i386.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * Low-Level PCI Access for i386 machines
  3. *
  4. * Copyright 1993, 1994 Drew Eckhardt
  5. * Visionary Computing
  6. * (Unix and Linux consulting and custom programming)
  7. * Drew@Colorado.EDU
  8. * +1 (303) 786-7975
  9. *
  10. * Drew's work was sponsored by:
  11. * iX Multiuser Multitasking Magazine
  12. * Hannover, Germany
  13. * hm@ix.de
  14. *
  15. * Copyright 1997--2000 Martin Mares <mj@ucw.cz>
  16. *
  17. * For more information, please consult the following manuals (look at
  18. * http://www.pcisig.com/ for how to get them):
  19. *
  20. * PCI BIOS Specification
  21. * PCI Local Bus Specification
  22. * PCI to PCI Bridge Specification
  23. * PCI System Design Guide
  24. *
  25. */
  26. #include <linux/types.h>
  27. #include <linux/kernel.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/ioport.h>
  31. #include <linux/errno.h>
  32. #include <linux/bootmem.h>
  33. #include <asm/pat.h>
  34. #include <asm/e820.h>
  35. #include <asm/pci_x86.h>
  36. #include <asm/io_apic.h>
  37. static int
  38. skip_isa_ioresource_align(struct pci_dev *dev) {
  39. if ((pci_probe & PCI_CAN_SKIP_ISA_ALIGN) &&
  40. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  41. return 1;
  42. return 0;
  43. }
  44. /*
  45. * We need to avoid collisions with `mirrored' VGA ports
  46. * and other strange ISA hardware, so we always want the
  47. * addresses to be allocated in the 0x000-0x0ff region
  48. * modulo 0x400.
  49. *
  50. * Why? Because some silly external IO cards only decode
  51. * the low 10 bits of the IO address. The 0x00-0xff region
  52. * is reserved for motherboard devices that decode all 16
  53. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  54. * but we want to try to avoid allocating at 0x2900-0x2bff
  55. * which might have be mirrored at 0x0100-0x03ff..
  56. */
  57. resource_size_t
  58. pcibios_align_resource(void *data, const struct resource *res,
  59. resource_size_t size, resource_size_t align)
  60. {
  61. struct pci_dev *dev = data;
  62. resource_size_t start = res->start;
  63. if (res->flags & IORESOURCE_IO) {
  64. if (skip_isa_ioresource_align(dev))
  65. return start;
  66. if (start & 0x300)
  67. start = (start + 0x3ff) & ~0x3ff;
  68. }
  69. return start;
  70. }
  71. EXPORT_SYMBOL(pcibios_align_resource);
  72. /*
  73. * Handle resources of PCI devices. If the world were perfect, we could
  74. * just allocate all the resource regions and do nothing more. It isn't.
  75. * On the other hand, we cannot just re-allocate all devices, as it would
  76. * require us to know lots of host bridge internals. So we attempt to
  77. * keep as much of the original configuration as possible, but tweak it
  78. * when it's found to be wrong.
  79. *
  80. * Known BIOS problems we have to work around:
  81. * - I/O or memory regions not configured
  82. * - regions configured, but not enabled in the command register
  83. * - bogus I/O addresses above 64K used
  84. * - expansion ROMs left enabled (this may sound harmless, but given
  85. * the fact the PCI specs explicitly allow address decoders to be
  86. * shared between expansion ROMs and other resource regions, it's
  87. * at least dangerous)
  88. * - bad resource sizes or overlaps with other regions
  89. *
  90. * Our solution:
  91. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  92. * This gives us fixed barriers on where we can allocate.
  93. * (2) Allocate resources for all enabled devices. If there is
  94. * a collision, just mark the resource as unallocated. Also
  95. * disable expansion ROMs during this step.
  96. * (3) Try to allocate resources for disabled devices. If the
  97. * resources were assigned correctly, everything goes well,
  98. * if they weren't, they won't disturb allocation of other
  99. * resources.
  100. * (4) Assign new addresses to resources which were either
  101. * not configured at all or misconfigured. If explicitly
  102. * requested by the user, configure expansion ROM address
  103. * as well.
  104. */
  105. static void __init pcibios_allocate_bus_resources(struct list_head *bus_list)
  106. {
  107. struct pci_bus *bus;
  108. struct pci_dev *dev;
  109. int idx;
  110. struct resource *r;
  111. /* Depth-First Search on bus tree */
  112. list_for_each_entry(bus, bus_list, node) {
  113. if ((dev = bus->self)) {
  114. for (idx = PCI_BRIDGE_RESOURCES;
  115. idx < PCI_NUM_RESOURCES; idx++) {
  116. r = &dev->resource[idx];
  117. if (!r->flags)
  118. continue;
  119. if (!r->start ||
  120. pci_claim_resource(dev, idx) < 0) {
  121. /*
  122. * Something is wrong with the region.
  123. * Invalidate the resource to prevent
  124. * child resource allocations in this
  125. * range.
  126. */
  127. r->start = r->end = 0;
  128. r->flags = 0;
  129. }
  130. }
  131. }
  132. pcibios_allocate_bus_resources(&bus->children);
  133. }
  134. }
  135. struct pci_check_idx_range {
  136. int start;
  137. int end;
  138. };
  139. static void __init pcibios_allocate_resources(int pass)
  140. {
  141. struct pci_dev *dev = NULL;
  142. int idx, disabled, i;
  143. u16 command;
  144. struct resource *r;
  145. struct pci_check_idx_range idx_range[] = {
  146. { PCI_STD_RESOURCES, PCI_STD_RESOURCE_END },
  147. #ifdef CONFIG_PCI_IOV
  148. { PCI_IOV_RESOURCES, PCI_IOV_RESOURCE_END },
  149. #endif
  150. };
  151. for_each_pci_dev(dev) {
  152. pci_read_config_word(dev, PCI_COMMAND, &command);
  153. for (i = 0; i < ARRAY_SIZE(idx_range); i++)
  154. for (idx = idx_range[i].start; idx <= idx_range[i].end; idx++) {
  155. r = &dev->resource[idx];
  156. if (r->parent) /* Already allocated */
  157. continue;
  158. if (!r->start) /* Address not assigned at all */
  159. continue;
  160. if (r->flags & IORESOURCE_IO)
  161. disabled = !(command & PCI_COMMAND_IO);
  162. else
  163. disabled = !(command & PCI_COMMAND_MEMORY);
  164. if (pass == disabled) {
  165. dev_dbg(&dev->dev,
  166. "BAR %d: reserving %pr (d=%d, p=%d)\n",
  167. idx, r, disabled, pass);
  168. if (pci_claim_resource(dev, idx) < 0) {
  169. /* We'll assign a new address later */
  170. dev->fw_addr[idx] = r->start;
  171. r->end -= r->start;
  172. r->start = 0;
  173. }
  174. }
  175. }
  176. if (!pass) {
  177. r = &dev->resource[PCI_ROM_RESOURCE];
  178. if (r->flags & IORESOURCE_ROM_ENABLE) {
  179. /* Turn the ROM off, leave the resource region,
  180. * but keep it unregistered. */
  181. u32 reg;
  182. dev_dbg(&dev->dev, "disabling ROM %pR\n", r);
  183. r->flags &= ~IORESOURCE_ROM_ENABLE;
  184. pci_read_config_dword(dev,
  185. dev->rom_base_reg, &reg);
  186. pci_write_config_dword(dev, dev->rom_base_reg,
  187. reg & ~PCI_ROM_ADDRESS_ENABLE);
  188. }
  189. }
  190. }
  191. }
  192. static int __init pcibios_assign_resources(void)
  193. {
  194. struct pci_dev *dev = NULL;
  195. struct resource *r;
  196. if (!(pci_probe & PCI_ASSIGN_ROMS)) {
  197. /*
  198. * Try to use BIOS settings for ROMs, otherwise let
  199. * pci_assign_unassigned_resources() allocate the new
  200. * addresses.
  201. */
  202. for_each_pci_dev(dev) {
  203. r = &dev->resource[PCI_ROM_RESOURCE];
  204. if (!r->flags || !r->start)
  205. continue;
  206. if (pci_claim_resource(dev, PCI_ROM_RESOURCE) < 0) {
  207. r->end -= r->start;
  208. r->start = 0;
  209. }
  210. }
  211. }
  212. pci_assign_unassigned_resources();
  213. return 0;
  214. }
  215. void __init pcibios_resource_survey(void)
  216. {
  217. DBG("PCI: Allocating resources\n");
  218. pcibios_allocate_bus_resources(&pci_root_buses);
  219. pcibios_allocate_resources(0);
  220. pcibios_allocate_resources(1);
  221. e820_reserve_resources_late();
  222. /*
  223. * Insert the IO APIC resources after PCI initialization has
  224. * occurred to handle IO APICS that are mapped in on a BAR in
  225. * PCI space, but before trying to assign unassigned pci res.
  226. */
  227. ioapic_insert_resources();
  228. }
  229. /**
  230. * called in fs_initcall (one below subsys_initcall),
  231. * give a chance for motherboard reserve resources
  232. */
  233. fs_initcall(pcibios_assign_resources);
  234. /*
  235. * If we set up a device for bus mastering, we need to check the latency
  236. * timer as certain crappy BIOSes forget to set it properly.
  237. */
  238. unsigned int pcibios_max_latency = 255;
  239. void pcibios_set_master(struct pci_dev *dev)
  240. {
  241. u8 lat;
  242. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  243. if (lat < 16)
  244. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  245. else if (lat > pcibios_max_latency)
  246. lat = pcibios_max_latency;
  247. else
  248. return;
  249. dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
  250. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  251. }
  252. static const struct vm_operations_struct pci_mmap_ops = {
  253. .access = generic_access_phys,
  254. };
  255. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  256. enum pci_mmap_state mmap_state, int write_combine)
  257. {
  258. unsigned long prot;
  259. /* I/O space cannot be accessed via normal processor loads and
  260. * stores on this platform.
  261. */
  262. if (mmap_state == pci_mmap_io)
  263. return -EINVAL;
  264. prot = pgprot_val(vma->vm_page_prot);
  265. /*
  266. * Return error if pat is not enabled and write_combine is requested.
  267. * Caller can followup with UC MINUS request and add a WC mtrr if there
  268. * is a free mtrr slot.
  269. */
  270. if (!pat_enabled && write_combine)
  271. return -EINVAL;
  272. if (pat_enabled && write_combine)
  273. prot |= _PAGE_CACHE_WC;
  274. else if (pat_enabled || boot_cpu_data.x86 > 3)
  275. /*
  276. * ioremap() and ioremap_nocache() defaults to UC MINUS for now.
  277. * To avoid attribute conflicts, request UC MINUS here
  278. * as well.
  279. */
  280. prot |= _PAGE_CACHE_UC_MINUS;
  281. prot |= _PAGE_IOMAP; /* creating a mapping for IO */
  282. vma->vm_page_prot = __pgprot(prot);
  283. if (io_remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  284. vma->vm_end - vma->vm_start,
  285. vma->vm_page_prot))
  286. return -EAGAIN;
  287. vma->vm_ops = &pci_mmap_ops;
  288. return 0;
  289. }