summit_32.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * IBM Summit-Specific Code
  3. *
  4. * Written By: Matthew Dobson, IBM Corporation
  5. *
  6. * Copyright (c) 2003 IBM Corp.
  7. *
  8. * All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  18. * NON INFRINGEMENT. See the GNU General Public License for more
  19. * details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Send feedback to <colpatch@us.ibm.com>
  26. *
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/init.h>
  30. #include <asm/io.h>
  31. #include <asm/bios_ebda.h>
  32. /*
  33. * APIC driver for the IBM "Summit" chipset.
  34. */
  35. #include <linux/threads.h>
  36. #include <linux/cpumask.h>
  37. #include <asm/mpspec.h>
  38. #include <asm/apic.h>
  39. #include <asm/smp.h>
  40. #include <asm/fixmap.h>
  41. #include <asm/apicdef.h>
  42. #include <asm/ipi.h>
  43. #include <linux/kernel.h>
  44. #include <linux/string.h>
  45. #include <linux/gfp.h>
  46. #include <linux/smp.h>
  47. static unsigned summit_get_apic_id(unsigned long x)
  48. {
  49. return (x >> 24) & 0xFF;
  50. }
  51. static inline void summit_send_IPI_mask(const struct cpumask *mask, int vector)
  52. {
  53. default_send_IPI_mask_sequence_logical(mask, vector);
  54. }
  55. static void summit_send_IPI_allbutself(int vector)
  56. {
  57. default_send_IPI_mask_allbutself_logical(cpu_online_mask, vector);
  58. }
  59. static void summit_send_IPI_all(int vector)
  60. {
  61. summit_send_IPI_mask(cpu_online_mask, vector);
  62. }
  63. #include <asm/tsc.h>
  64. extern int use_cyclone;
  65. #ifdef CONFIG_X86_SUMMIT_NUMA
  66. static void setup_summit(void);
  67. #else
  68. static inline void setup_summit(void) {}
  69. #endif
  70. static int summit_mps_oem_check(struct mpc_table *mpc, char *oem,
  71. char *productid)
  72. {
  73. if (!strncmp(oem, "IBM ENSW", 8) &&
  74. (!strncmp(productid, "VIGIL SMP", 9)
  75. || !strncmp(productid, "EXA", 3)
  76. || !strncmp(productid, "RUTHLESS SMP", 12))){
  77. mark_tsc_unstable("Summit based system");
  78. use_cyclone = 1; /*enable cyclone-timer*/
  79. setup_summit();
  80. return 1;
  81. }
  82. return 0;
  83. }
  84. /* Hook from generic ACPI tables.c */
  85. static int summit_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  86. {
  87. if (!strncmp(oem_id, "IBM", 3) &&
  88. (!strncmp(oem_table_id, "SERVIGIL", 8)
  89. || !strncmp(oem_table_id, "EXA", 3))){
  90. mark_tsc_unstable("Summit based system");
  91. use_cyclone = 1; /*enable cyclone-timer*/
  92. setup_summit();
  93. return 1;
  94. }
  95. return 0;
  96. }
  97. struct rio_table_hdr {
  98. unsigned char version; /* Version number of this data structure */
  99. /* Version 3 adds chassis_num & WP_index */
  100. unsigned char num_scal_dev; /* # of Scalability devices (Twisters for Vigil) */
  101. unsigned char num_rio_dev; /* # of RIO I/O devices (Cyclones and Winnipegs) */
  102. } __attribute__((packed));
  103. struct scal_detail {
  104. unsigned char node_id; /* Scalability Node ID */
  105. unsigned long CBAR; /* Address of 1MB register space */
  106. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  107. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  108. unsigned char port1node; /* Node ID port connected to: 0xFF = None */
  109. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  110. unsigned char port2node; /* Node ID port connected to: 0xFF = None */
  111. unsigned char port2port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  112. unsigned char chassis_num; /* 1 based Chassis number (1 = boot node) */
  113. } __attribute__((packed));
  114. struct rio_detail {
  115. unsigned char node_id; /* RIO Node ID */
  116. unsigned long BBAR; /* Address of 1MB register space */
  117. unsigned char type; /* Type of device */
  118. unsigned char owner_id; /* For WPEG: Node ID of Cyclone that owns this WPEG*/
  119. /* For CYC: Node ID of Twister that owns this CYC */
  120. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  121. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  122. unsigned char port1node; /* Node ID port connected to: 0xFF=None */
  123. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  124. unsigned char first_slot; /* For WPEG: Lowest slot number below this WPEG */
  125. /* For CYC: 0 */
  126. unsigned char status; /* For WPEG: Bit 0 = 1 : the XAPIC is used */
  127. /* = 0 : the XAPIC is not used, ie:*/
  128. /* ints fwded to another XAPIC */
  129. /* Bits1:7 Reserved */
  130. /* For CYC: Bits0:7 Reserved */
  131. unsigned char WP_index; /* For WPEG: WPEG instance index - lower ones have */
  132. /* lower slot numbers/PCI bus numbers */
  133. /* For CYC: No meaning */
  134. unsigned char chassis_num; /* 1 based Chassis number */
  135. /* For LookOut WPEGs this field indicates the */
  136. /* Expansion Chassis #, enumerated from Boot */
  137. /* Node WPEG external port, then Boot Node CYC */
  138. /* external port, then Next Vigil chassis WPEG */
  139. /* external port, etc. */
  140. /* Shared Lookouts have only 1 chassis number (the */
  141. /* first one assigned) */
  142. } __attribute__((packed));
  143. typedef enum {
  144. CompatTwister = 0, /* Compatibility Twister */
  145. AltTwister = 1, /* Alternate Twister of internal 8-way */
  146. CompatCyclone = 2, /* Compatibility Cyclone */
  147. AltCyclone = 3, /* Alternate Cyclone of internal 8-way */
  148. CompatWPEG = 4, /* Compatibility WPEG */
  149. AltWPEG = 5, /* Second Planar WPEG */
  150. LookOutAWPEG = 6, /* LookOut WPEG */
  151. LookOutBWPEG = 7, /* LookOut WPEG */
  152. } node_type;
  153. static inline int is_WPEG(struct rio_detail *rio){
  154. return (rio->type == CompatWPEG || rio->type == AltWPEG ||
  155. rio->type == LookOutAWPEG || rio->type == LookOutBWPEG);
  156. }
  157. #define SUMMIT_APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  158. static const struct cpumask *summit_target_cpus(void)
  159. {
  160. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  161. * dest_LowestPrio mode logical clustered apic interrupt routing
  162. * Just start on cpu 0. IRQ balancing will spread load
  163. */
  164. return cpumask_of(0);
  165. }
  166. static unsigned long summit_check_apicid_used(physid_mask_t *map, int apicid)
  167. {
  168. return 0;
  169. }
  170. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  171. static unsigned long summit_check_apicid_present(int bit)
  172. {
  173. return 1;
  174. }
  175. static int summit_early_logical_apicid(int cpu)
  176. {
  177. int count = 0;
  178. u8 my_id = early_per_cpu(x86_cpu_to_apicid, cpu);
  179. u8 my_cluster = APIC_CLUSTER(my_id);
  180. #ifdef CONFIG_SMP
  181. u8 lid;
  182. int i;
  183. /* Create logical APIC IDs by counting CPUs already in cluster. */
  184. for (count = 0, i = nr_cpu_ids; --i >= 0; ) {
  185. lid = early_per_cpu(x86_cpu_to_logical_apicid, i);
  186. if (lid != BAD_APICID && APIC_CLUSTER(lid) == my_cluster)
  187. ++count;
  188. }
  189. #endif
  190. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  191. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  192. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  193. return my_cluster | (1UL << count);
  194. }
  195. static void summit_init_apic_ldr(void)
  196. {
  197. int cpu = smp_processor_id();
  198. unsigned long id = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  199. unsigned long val;
  200. apic_write(APIC_DFR, SUMMIT_APIC_DFR_VALUE);
  201. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  202. val |= SET_APIC_LOGICAL_ID(id);
  203. apic_write(APIC_LDR, val);
  204. }
  205. static int summit_apic_id_registered(void)
  206. {
  207. return 1;
  208. }
  209. static void summit_setup_apic_routing(void)
  210. {
  211. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  212. nr_ioapics);
  213. }
  214. static int summit_cpu_present_to_apicid(int mps_cpu)
  215. {
  216. if (mps_cpu < nr_cpu_ids)
  217. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  218. else
  219. return BAD_APICID;
  220. }
  221. static void summit_ioapic_phys_id_map(physid_mask_t *phys_id_map, physid_mask_t *retmap)
  222. {
  223. /* For clustered we don't have a good way to do this yet - hack */
  224. physids_promote(0x0FL, retmap);
  225. }
  226. static void summit_apicid_to_cpu_present(int apicid, physid_mask_t *retmap)
  227. {
  228. physid_set_mask_of_physid(0, retmap);
  229. }
  230. static int summit_check_phys_apicid_present(int physical_apicid)
  231. {
  232. return 1;
  233. }
  234. static unsigned int summit_cpu_mask_to_apicid(const struct cpumask *cpumask)
  235. {
  236. unsigned int round = 0;
  237. int cpu, apicid = 0;
  238. /*
  239. * The cpus in the mask must all be on the apic cluster.
  240. */
  241. for_each_cpu(cpu, cpumask) {
  242. int new_apicid = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  243. if (round && APIC_CLUSTER(apicid) != APIC_CLUSTER(new_apicid)) {
  244. printk("%s: Not a valid mask!\n", __func__);
  245. return BAD_APICID;
  246. }
  247. apicid |= new_apicid;
  248. round++;
  249. }
  250. return apicid;
  251. }
  252. static unsigned int summit_cpu_mask_to_apicid_and(const struct cpumask *inmask,
  253. const struct cpumask *andmask)
  254. {
  255. int apicid = early_per_cpu(x86_cpu_to_logical_apicid, 0);
  256. cpumask_var_t cpumask;
  257. if (!alloc_cpumask_var(&cpumask, GFP_ATOMIC))
  258. return apicid;
  259. cpumask_and(cpumask, inmask, andmask);
  260. cpumask_and(cpumask, cpumask, cpu_online_mask);
  261. apicid = summit_cpu_mask_to_apicid(cpumask);
  262. free_cpumask_var(cpumask);
  263. return apicid;
  264. }
  265. /*
  266. * cpuid returns the value latched in the HW at reset, not the APIC ID
  267. * register's value. For any box whose BIOS changes APIC IDs, like
  268. * clustered APIC systems, we must use hard_smp_processor_id.
  269. *
  270. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  271. */
  272. static int summit_phys_pkg_id(int cpuid_apic, int index_msb)
  273. {
  274. return hard_smp_processor_id() >> index_msb;
  275. }
  276. static int probe_summit(void)
  277. {
  278. /* probed later in mptable/ACPI hooks */
  279. return 0;
  280. }
  281. static void summit_vector_allocation_domain(int cpu, struct cpumask *retmask)
  282. {
  283. /* Careful. Some cpus do not strictly honor the set of cpus
  284. * specified in the interrupt destination when using lowest
  285. * priority interrupt delivery mode.
  286. *
  287. * In particular there was a hyperthreading cpu observed to
  288. * deliver interrupts to the wrong hyperthread when only one
  289. * hyperthread was specified in the interrupt desitination.
  290. */
  291. cpumask_clear(retmask);
  292. cpumask_bits(retmask)[0] = APIC_ALL_CPUS;
  293. }
  294. #ifdef CONFIG_X86_SUMMIT_NUMA
  295. static struct rio_table_hdr *rio_table_hdr;
  296. static struct scal_detail *scal_devs[MAX_NUMNODES];
  297. static struct rio_detail *rio_devs[MAX_NUMNODES*4];
  298. #ifndef CONFIG_X86_NUMAQ
  299. static int mp_bus_id_to_node[MAX_MP_BUSSES];
  300. #endif
  301. static int setup_pci_node_map_for_wpeg(int wpeg_num, int last_bus)
  302. {
  303. int twister = 0, node = 0;
  304. int i, bus, num_buses;
  305. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  306. if (rio_devs[i]->node_id == rio_devs[wpeg_num]->owner_id) {
  307. twister = rio_devs[i]->owner_id;
  308. break;
  309. }
  310. }
  311. if (i == rio_table_hdr->num_rio_dev) {
  312. printk(KERN_ERR "%s: Couldn't find owner Cyclone for Winnipeg!\n", __func__);
  313. return last_bus;
  314. }
  315. for (i = 0; i < rio_table_hdr->num_scal_dev; i++) {
  316. if (scal_devs[i]->node_id == twister) {
  317. node = scal_devs[i]->node_id;
  318. break;
  319. }
  320. }
  321. if (i == rio_table_hdr->num_scal_dev) {
  322. printk(KERN_ERR "%s: Couldn't find owner Twister for Cyclone!\n", __func__);
  323. return last_bus;
  324. }
  325. switch (rio_devs[wpeg_num]->type) {
  326. case CompatWPEG:
  327. /*
  328. * The Compatibility Winnipeg controls the 2 legacy buses,
  329. * the 66MHz PCI bus [2 slots] and the 2 "extra" buses in case
  330. * a PCI-PCI bridge card is used in either slot: total 5 buses.
  331. */
  332. num_buses = 5;
  333. break;
  334. case AltWPEG:
  335. /*
  336. * The Alternate Winnipeg controls the 2 133MHz buses [1 slot
  337. * each], their 2 "extra" buses, the 100MHz bus [2 slots] and
  338. * the "extra" buses for each of those slots: total 7 buses.
  339. */
  340. num_buses = 7;
  341. break;
  342. case LookOutAWPEG:
  343. case LookOutBWPEG:
  344. /*
  345. * A Lookout Winnipeg controls 3 100MHz buses [2 slots each]
  346. * & the "extra" buses for each of those slots: total 9 buses.
  347. */
  348. num_buses = 9;
  349. break;
  350. default:
  351. printk(KERN_INFO "%s: Unsupported Winnipeg type!\n", __func__);
  352. return last_bus;
  353. }
  354. for (bus = last_bus; bus < last_bus + num_buses; bus++)
  355. mp_bus_id_to_node[bus] = node;
  356. return bus;
  357. }
  358. static int build_detail_arrays(void)
  359. {
  360. unsigned long ptr;
  361. int i, scal_detail_size, rio_detail_size;
  362. if (rio_table_hdr->num_scal_dev > MAX_NUMNODES) {
  363. printk(KERN_WARNING "%s: MAX_NUMNODES too low! Defined as %d, but system has %d nodes.\n", __func__, MAX_NUMNODES, rio_table_hdr->num_scal_dev);
  364. return 0;
  365. }
  366. switch (rio_table_hdr->version) {
  367. default:
  368. printk(KERN_WARNING "%s: Invalid Rio Grande Table Version: %d\n", __func__, rio_table_hdr->version);
  369. return 0;
  370. case 2:
  371. scal_detail_size = 11;
  372. rio_detail_size = 13;
  373. break;
  374. case 3:
  375. scal_detail_size = 12;
  376. rio_detail_size = 15;
  377. break;
  378. }
  379. ptr = (unsigned long)rio_table_hdr + 3;
  380. for (i = 0; i < rio_table_hdr->num_scal_dev; i++, ptr += scal_detail_size)
  381. scal_devs[i] = (struct scal_detail *)ptr;
  382. for (i = 0; i < rio_table_hdr->num_rio_dev; i++, ptr += rio_detail_size)
  383. rio_devs[i] = (struct rio_detail *)ptr;
  384. return 1;
  385. }
  386. void setup_summit(void)
  387. {
  388. unsigned long ptr;
  389. unsigned short offset;
  390. int i, next_wpeg, next_bus = 0;
  391. /* The pointer to the EBDA is stored in the word @ phys 0x40E(40:0E) */
  392. ptr = get_bios_ebda();
  393. ptr = (unsigned long)phys_to_virt(ptr);
  394. rio_table_hdr = NULL;
  395. offset = 0x180;
  396. while (offset) {
  397. /* The block id is stored in the 2nd word */
  398. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752) {
  399. /* set the pointer past the offset & block id */
  400. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  401. break;
  402. }
  403. /* The next offset is stored in the 1st word. 0 means no more */
  404. offset = *((unsigned short *)(ptr + offset));
  405. }
  406. if (!rio_table_hdr) {
  407. printk(KERN_ERR "%s: Unable to locate Rio Grande Table in EBDA - bailing!\n", __func__);
  408. return;
  409. }
  410. if (!build_detail_arrays())
  411. return;
  412. /* The first Winnipeg we're looking for has an index of 0 */
  413. next_wpeg = 0;
  414. do {
  415. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  416. if (is_WPEG(rio_devs[i]) && rio_devs[i]->WP_index == next_wpeg) {
  417. /* It's the Winnipeg we're looking for! */
  418. next_bus = setup_pci_node_map_for_wpeg(i, next_bus);
  419. next_wpeg++;
  420. break;
  421. }
  422. }
  423. /*
  424. * If we go through all Rio devices and don't find one with
  425. * the next index, it means we've found all the Winnipegs,
  426. * and thus all the PCI buses.
  427. */
  428. if (i == rio_table_hdr->num_rio_dev)
  429. next_wpeg = 0;
  430. } while (next_wpeg != 0);
  431. }
  432. #endif
  433. static struct apic apic_summit = {
  434. .name = "summit",
  435. .probe = probe_summit,
  436. .acpi_madt_oem_check = summit_acpi_madt_oem_check,
  437. .apic_id_registered = summit_apic_id_registered,
  438. .irq_delivery_mode = dest_LowestPrio,
  439. /* logical delivery broadcast to all CPUs: */
  440. .irq_dest_mode = 1,
  441. .target_cpus = summit_target_cpus,
  442. .disable_esr = 1,
  443. .dest_logical = APIC_DEST_LOGICAL,
  444. .check_apicid_used = summit_check_apicid_used,
  445. .check_apicid_present = summit_check_apicid_present,
  446. .vector_allocation_domain = summit_vector_allocation_domain,
  447. .init_apic_ldr = summit_init_apic_ldr,
  448. .ioapic_phys_id_map = summit_ioapic_phys_id_map,
  449. .setup_apic_routing = summit_setup_apic_routing,
  450. .multi_timer_check = NULL,
  451. .cpu_present_to_apicid = summit_cpu_present_to_apicid,
  452. .apicid_to_cpu_present = summit_apicid_to_cpu_present,
  453. .setup_portio_remap = NULL,
  454. .check_phys_apicid_present = summit_check_phys_apicid_present,
  455. .enable_apic_mode = NULL,
  456. .phys_pkg_id = summit_phys_pkg_id,
  457. .mps_oem_check = summit_mps_oem_check,
  458. .get_apic_id = summit_get_apic_id,
  459. .set_apic_id = NULL,
  460. .apic_id_mask = 0xFF << 24,
  461. .cpu_mask_to_apicid = summit_cpu_mask_to_apicid,
  462. .cpu_mask_to_apicid_and = summit_cpu_mask_to_apicid_and,
  463. .send_IPI_mask = summit_send_IPI_mask,
  464. .send_IPI_mask_allbutself = NULL,
  465. .send_IPI_allbutself = summit_send_IPI_allbutself,
  466. .send_IPI_all = summit_send_IPI_all,
  467. .send_IPI_self = default_send_IPI_self,
  468. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  469. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  470. .wait_for_init_deassert = default_wait_for_init_deassert,
  471. .smp_callin_clear_local_apic = NULL,
  472. .inquire_remote_apic = default_inquire_remote_apic,
  473. .read = native_apic_mem_read,
  474. .write = native_apic_mem_write,
  475. .icr_read = native_apic_icr_read,
  476. .icr_write = native_apic_icr_write,
  477. .wait_icr_idle = native_apic_wait_icr_idle,
  478. .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
  479. .x86_32_early_logical_apicid = summit_early_logical_apicid,
  480. };
  481. apic_driver(apic_summit);