setup-sh7757.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/sh_timer.h>
  19. #include <linux/sh_dma.h>
  20. #include <cpu/dma-register.h>
  21. #include <cpu/sh7757.h>
  22. static struct plat_sci_port scif2_platform_data = {
  23. .mapbase = 0xfe4b0000, /* SCIF2 */
  24. .flags = UPF_BOOT_AUTOCONF,
  25. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  26. .scbrr_algo_id = SCBRR_ALGO_2,
  27. .type = PORT_SCIF,
  28. .irqs = { 40, 40, 40, 40 },
  29. };
  30. static struct platform_device scif2_device = {
  31. .name = "sh-sci",
  32. .id = 0,
  33. .dev = {
  34. .platform_data = &scif2_platform_data,
  35. },
  36. };
  37. static struct plat_sci_port scif3_platform_data = {
  38. .mapbase = 0xfe4c0000, /* SCIF3 */
  39. .flags = UPF_BOOT_AUTOCONF,
  40. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  41. .scbrr_algo_id = SCBRR_ALGO_2,
  42. .type = PORT_SCIF,
  43. .irqs = { 76, 76, 76, 76 },
  44. };
  45. static struct platform_device scif3_device = {
  46. .name = "sh-sci",
  47. .id = 1,
  48. .dev = {
  49. .platform_data = &scif3_platform_data,
  50. },
  51. };
  52. static struct plat_sci_port scif4_platform_data = {
  53. .mapbase = 0xfe4d0000, /* SCIF4 */
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  56. .scbrr_algo_id = SCBRR_ALGO_2,
  57. .type = PORT_SCIF,
  58. .irqs = { 104, 104, 104, 104 },
  59. };
  60. static struct platform_device scif4_device = {
  61. .name = "sh-sci",
  62. .id = 2,
  63. .dev = {
  64. .platform_data = &scif4_platform_data,
  65. },
  66. };
  67. static struct sh_timer_config tmu0_platform_data = {
  68. .channel_offset = 0x04,
  69. .timer_bit = 0,
  70. .clockevent_rating = 200,
  71. };
  72. static struct resource tmu0_resources[] = {
  73. [0] = {
  74. .start = 0xfe430008,
  75. .end = 0xfe430013,
  76. .flags = IORESOURCE_MEM,
  77. },
  78. [1] = {
  79. .start = 28,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. static struct platform_device tmu0_device = {
  84. .name = "sh_tmu",
  85. .id = 0,
  86. .dev = {
  87. .platform_data = &tmu0_platform_data,
  88. },
  89. .resource = tmu0_resources,
  90. .num_resources = ARRAY_SIZE(tmu0_resources),
  91. };
  92. static struct sh_timer_config tmu1_platform_data = {
  93. .channel_offset = 0x10,
  94. .timer_bit = 1,
  95. .clocksource_rating = 200,
  96. };
  97. static struct resource tmu1_resources[] = {
  98. [0] = {
  99. .start = 0xfe430014,
  100. .end = 0xfe43001f,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. [1] = {
  104. .start = 29,
  105. .flags = IORESOURCE_IRQ,
  106. },
  107. };
  108. static struct platform_device tmu1_device = {
  109. .name = "sh_tmu",
  110. .id = 1,
  111. .dev = {
  112. .platform_data = &tmu1_platform_data,
  113. },
  114. .resource = tmu1_resources,
  115. .num_resources = ARRAY_SIZE(tmu1_resources),
  116. };
  117. static struct resource spi0_resources[] = {
  118. [0] = {
  119. .start = 0xfe002000,
  120. .end = 0xfe0020ff,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. [1] = {
  124. .start = 86,
  125. .flags = IORESOURCE_IRQ,
  126. },
  127. };
  128. /* DMA */
  129. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  130. {
  131. .slave_id = SHDMA_SLAVE_SDHI_TX,
  132. .addr = 0x1fe50030,
  133. .chcr = SM_INC | 0x800 | 0x40000000 |
  134. TS_INDEX2VAL(XMIT_SZ_16BIT),
  135. .mid_rid = 0xc5,
  136. },
  137. {
  138. .slave_id = SHDMA_SLAVE_SDHI_RX,
  139. .addr = 0x1fe50030,
  140. .chcr = DM_INC | 0x800 | 0x40000000 |
  141. TS_INDEX2VAL(XMIT_SZ_16BIT),
  142. .mid_rid = 0xc6,
  143. },
  144. {
  145. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  146. .addr = 0x1fcb0034,
  147. .chcr = SM_INC | 0x800 | 0x40000000 |
  148. TS_INDEX2VAL(XMIT_SZ_32BIT),
  149. .mid_rid = 0xd3,
  150. },
  151. {
  152. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  153. .addr = 0x1fcb0034,
  154. .chcr = DM_INC | 0x800 | 0x40000000 |
  155. TS_INDEX2VAL(XMIT_SZ_32BIT),
  156. .mid_rid = 0xd7,
  157. },
  158. };
  159. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  160. {
  161. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  162. .addr = 0x1f4b000c,
  163. .chcr = SM_INC | 0x800 | 0x40000000 |
  164. TS_INDEX2VAL(XMIT_SZ_8BIT),
  165. .mid_rid = 0x21,
  166. },
  167. {
  168. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  169. .addr = 0x1f4b0014,
  170. .chcr = DM_INC | 0x800 | 0x40000000 |
  171. TS_INDEX2VAL(XMIT_SZ_8BIT),
  172. .mid_rid = 0x22,
  173. },
  174. {
  175. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  176. .addr = 0x1f4c000c,
  177. .chcr = SM_INC | 0x800 | 0x40000000 |
  178. TS_INDEX2VAL(XMIT_SZ_8BIT),
  179. .mid_rid = 0x29,
  180. },
  181. {
  182. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  183. .addr = 0x1f4c0014,
  184. .chcr = DM_INC | 0x800 | 0x40000000 |
  185. TS_INDEX2VAL(XMIT_SZ_8BIT),
  186. .mid_rid = 0x2a,
  187. },
  188. {
  189. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  190. .addr = 0x1f4d000c,
  191. .chcr = SM_INC | 0x800 | 0x40000000 |
  192. TS_INDEX2VAL(XMIT_SZ_8BIT),
  193. .mid_rid = 0x41,
  194. },
  195. {
  196. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  197. .addr = 0x1f4d0014,
  198. .chcr = DM_INC | 0x800 | 0x40000000 |
  199. TS_INDEX2VAL(XMIT_SZ_8BIT),
  200. .mid_rid = 0x42,
  201. },
  202. };
  203. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  204. {
  205. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  206. .addr = 0x1e500012,
  207. .chcr = SM_INC | 0x800 | 0x40000000 |
  208. TS_INDEX2VAL(XMIT_SZ_8BIT),
  209. .mid_rid = 0x21,
  210. },
  211. {
  212. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  213. .addr = 0x1e500013,
  214. .chcr = DM_INC | 0x800 | 0x40000000 |
  215. TS_INDEX2VAL(XMIT_SZ_8BIT),
  216. .mid_rid = 0x22,
  217. },
  218. {
  219. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  220. .addr = 0x1e510012,
  221. .chcr = SM_INC | 0x800 | 0x40000000 |
  222. TS_INDEX2VAL(XMIT_SZ_8BIT),
  223. .mid_rid = 0x29,
  224. },
  225. {
  226. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  227. .addr = 0x1e510013,
  228. .chcr = DM_INC | 0x800 | 0x40000000 |
  229. TS_INDEX2VAL(XMIT_SZ_8BIT),
  230. .mid_rid = 0x2a,
  231. },
  232. {
  233. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  234. .addr = 0x1e520012,
  235. .chcr = SM_INC | 0x800 | 0x40000000 |
  236. TS_INDEX2VAL(XMIT_SZ_8BIT),
  237. .mid_rid = 0xa1,
  238. },
  239. {
  240. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  241. .addr = 0x1e520013,
  242. .chcr = DM_INC | 0x800 | 0x40000000 |
  243. TS_INDEX2VAL(XMIT_SZ_8BIT),
  244. .mid_rid = 0xa2,
  245. },
  246. {
  247. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  248. .addr = 0x1e530012,
  249. .chcr = SM_INC | 0x800 | 0x40000000 |
  250. TS_INDEX2VAL(XMIT_SZ_8BIT),
  251. .mid_rid = 0xa9,
  252. },
  253. {
  254. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  255. .addr = 0x1e530013,
  256. .chcr = DM_INC | 0x800 | 0x40000000 |
  257. TS_INDEX2VAL(XMIT_SZ_8BIT),
  258. .mid_rid = 0xaf,
  259. },
  260. {
  261. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  262. .addr = 0x1e540012,
  263. .chcr = SM_INC | 0x800 | 0x40000000 |
  264. TS_INDEX2VAL(XMIT_SZ_8BIT),
  265. .mid_rid = 0xc5,
  266. },
  267. {
  268. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  269. .addr = 0x1e540013,
  270. .chcr = DM_INC | 0x800 | 0x40000000 |
  271. TS_INDEX2VAL(XMIT_SZ_8BIT),
  272. .mid_rid = 0xc6,
  273. },
  274. };
  275. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  276. {
  277. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  278. .addr = 0x1e550012,
  279. .chcr = SM_INC | 0x800 | 0x40000000 |
  280. TS_INDEX2VAL(XMIT_SZ_8BIT),
  281. .mid_rid = 0x21,
  282. },
  283. {
  284. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  285. .addr = 0x1e550013,
  286. .chcr = DM_INC | 0x800 | 0x40000000 |
  287. TS_INDEX2VAL(XMIT_SZ_8BIT),
  288. .mid_rid = 0x22,
  289. },
  290. {
  291. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  292. .addr = 0x1e560012,
  293. .chcr = SM_INC | 0x800 | 0x40000000 |
  294. TS_INDEX2VAL(XMIT_SZ_8BIT),
  295. .mid_rid = 0x29,
  296. },
  297. {
  298. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  299. .addr = 0x1e560013,
  300. .chcr = DM_INC | 0x800 | 0x40000000 |
  301. TS_INDEX2VAL(XMIT_SZ_8BIT),
  302. .mid_rid = 0x2a,
  303. },
  304. {
  305. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  306. .addr = 0x1e570012,
  307. .chcr = SM_INC | 0x800 | 0x40000000 |
  308. TS_INDEX2VAL(XMIT_SZ_8BIT),
  309. .mid_rid = 0x41,
  310. },
  311. {
  312. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  313. .addr = 0x1e570013,
  314. .chcr = DM_INC | 0x800 | 0x40000000 |
  315. TS_INDEX2VAL(XMIT_SZ_8BIT),
  316. .mid_rid = 0x42,
  317. },
  318. {
  319. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  320. .addr = 0x1e580012,
  321. .chcr = SM_INC | 0x800 | 0x40000000 |
  322. TS_INDEX2VAL(XMIT_SZ_8BIT),
  323. .mid_rid = 0x45,
  324. },
  325. {
  326. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  327. .addr = 0x1e580013,
  328. .chcr = DM_INC | 0x800 | 0x40000000 |
  329. TS_INDEX2VAL(XMIT_SZ_8BIT),
  330. .mid_rid = 0x46,
  331. },
  332. {
  333. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  334. .addr = 0x1e590012,
  335. .chcr = SM_INC | 0x800 | 0x40000000 |
  336. TS_INDEX2VAL(XMIT_SZ_8BIT),
  337. .mid_rid = 0x51,
  338. },
  339. {
  340. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  341. .addr = 0x1e590013,
  342. .chcr = DM_INC | 0x800 | 0x40000000 |
  343. TS_INDEX2VAL(XMIT_SZ_8BIT),
  344. .mid_rid = 0x52,
  345. },
  346. };
  347. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  348. {
  349. .offset = 0,
  350. .dmars = 0,
  351. .dmars_bit = 0,
  352. }, {
  353. .offset = 0x10,
  354. .dmars = 0,
  355. .dmars_bit = 8,
  356. }, {
  357. .offset = 0x20,
  358. .dmars = 4,
  359. .dmars_bit = 0,
  360. }, {
  361. .offset = 0x30,
  362. .dmars = 4,
  363. .dmars_bit = 8,
  364. }, {
  365. .offset = 0x50,
  366. .dmars = 8,
  367. .dmars_bit = 0,
  368. }, {
  369. .offset = 0x60,
  370. .dmars = 8,
  371. .dmars_bit = 8,
  372. }
  373. };
  374. static const unsigned int ts_shift[] = TS_SHIFT;
  375. static struct sh_dmae_pdata dma0_platform_data = {
  376. .slave = sh7757_dmae0_slaves,
  377. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  378. .channel = sh7757_dmae_channels,
  379. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  380. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  381. .ts_low_mask = CHCR_TS_LOW_MASK,
  382. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  383. .ts_high_mask = CHCR_TS_HIGH_MASK,
  384. .ts_shift = ts_shift,
  385. .ts_shift_num = ARRAY_SIZE(ts_shift),
  386. .dmaor_init = DMAOR_INIT,
  387. };
  388. static struct sh_dmae_pdata dma1_platform_data = {
  389. .slave = sh7757_dmae1_slaves,
  390. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  391. .channel = sh7757_dmae_channels,
  392. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  393. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  394. .ts_low_mask = CHCR_TS_LOW_MASK,
  395. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  396. .ts_high_mask = CHCR_TS_HIGH_MASK,
  397. .ts_shift = ts_shift,
  398. .ts_shift_num = ARRAY_SIZE(ts_shift),
  399. .dmaor_init = DMAOR_INIT,
  400. };
  401. static struct sh_dmae_pdata dma2_platform_data = {
  402. .slave = sh7757_dmae2_slaves,
  403. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  404. .channel = sh7757_dmae_channels,
  405. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  406. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  407. .ts_low_mask = CHCR_TS_LOW_MASK,
  408. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  409. .ts_high_mask = CHCR_TS_HIGH_MASK,
  410. .ts_shift = ts_shift,
  411. .ts_shift_num = ARRAY_SIZE(ts_shift),
  412. .dmaor_init = DMAOR_INIT,
  413. };
  414. static struct sh_dmae_pdata dma3_platform_data = {
  415. .slave = sh7757_dmae3_slaves,
  416. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  417. .channel = sh7757_dmae_channels,
  418. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  419. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  420. .ts_low_mask = CHCR_TS_LOW_MASK,
  421. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  422. .ts_high_mask = CHCR_TS_HIGH_MASK,
  423. .ts_shift = ts_shift,
  424. .ts_shift_num = ARRAY_SIZE(ts_shift),
  425. .dmaor_init = DMAOR_INIT,
  426. };
  427. /* channel 0 to 5 */
  428. static struct resource sh7757_dmae0_resources[] = {
  429. [0] = {
  430. /* Channel registers and DMAOR */
  431. .start = 0xff608020,
  432. .end = 0xff60808f,
  433. .flags = IORESOURCE_MEM,
  434. },
  435. [1] = {
  436. /* DMARSx */
  437. .start = 0xff609000,
  438. .end = 0xff60900b,
  439. .flags = IORESOURCE_MEM,
  440. },
  441. {
  442. .start = 34,
  443. .end = 34,
  444. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  445. },
  446. };
  447. /* channel 6 to 11 */
  448. static struct resource sh7757_dmae1_resources[] = {
  449. [0] = {
  450. /* Channel registers and DMAOR */
  451. .start = 0xff618020,
  452. .end = 0xff61808f,
  453. .flags = IORESOURCE_MEM,
  454. },
  455. [1] = {
  456. /* DMARSx */
  457. .start = 0xff619000,
  458. .end = 0xff61900b,
  459. .flags = IORESOURCE_MEM,
  460. },
  461. {
  462. /* DMA error */
  463. .start = 34,
  464. .end = 34,
  465. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  466. },
  467. {
  468. /* IRQ for channels 4 */
  469. .start = 46,
  470. .end = 46,
  471. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  472. },
  473. {
  474. /* IRQ for channels 5 */
  475. .start = 46,
  476. .end = 46,
  477. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  478. },
  479. {
  480. /* IRQ for channels 6 */
  481. .start = 88,
  482. .end = 88,
  483. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  484. },
  485. {
  486. /* IRQ for channels 7 */
  487. .start = 88,
  488. .end = 88,
  489. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  490. },
  491. {
  492. /* IRQ for channels 8 */
  493. .start = 88,
  494. .end = 88,
  495. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  496. },
  497. {
  498. /* IRQ for channels 9 */
  499. .start = 88,
  500. .end = 88,
  501. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  502. },
  503. {
  504. /* IRQ for channels 10 */
  505. .start = 88,
  506. .end = 88,
  507. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  508. },
  509. {
  510. /* IRQ for channels 11 */
  511. .start = 88,
  512. .end = 88,
  513. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  514. },
  515. };
  516. /* channel 12 to 17 */
  517. static struct resource sh7757_dmae2_resources[] = {
  518. [0] = {
  519. /* Channel registers and DMAOR */
  520. .start = 0xff708020,
  521. .end = 0xff70808f,
  522. .flags = IORESOURCE_MEM,
  523. },
  524. [1] = {
  525. /* DMARSx */
  526. .start = 0xff709000,
  527. .end = 0xff70900b,
  528. .flags = IORESOURCE_MEM,
  529. },
  530. {
  531. /* DMA error */
  532. .start = 323,
  533. .end = 323,
  534. .flags = IORESOURCE_IRQ,
  535. },
  536. {
  537. /* IRQ for channels 12 to 16 */
  538. .start = 272,
  539. .end = 276,
  540. .flags = IORESOURCE_IRQ,
  541. },
  542. {
  543. /* IRQ for channel 17 */
  544. .start = 279,
  545. .end = 279,
  546. .flags = IORESOURCE_IRQ,
  547. },
  548. };
  549. /* channel 18 to 23 */
  550. static struct resource sh7757_dmae3_resources[] = {
  551. [0] = {
  552. /* Channel registers and DMAOR */
  553. .start = 0xff718020,
  554. .end = 0xff71808f,
  555. .flags = IORESOURCE_MEM,
  556. },
  557. [1] = {
  558. /* DMARSx */
  559. .start = 0xff719000,
  560. .end = 0xff71900b,
  561. .flags = IORESOURCE_MEM,
  562. },
  563. {
  564. /* DMA error */
  565. .start = 324,
  566. .end = 324,
  567. .flags = IORESOURCE_IRQ,
  568. },
  569. {
  570. /* IRQ for channels 18 to 22 */
  571. .start = 280,
  572. .end = 284,
  573. .flags = IORESOURCE_IRQ,
  574. },
  575. {
  576. /* IRQ for channel 23 */
  577. .start = 288,
  578. .end = 288,
  579. .flags = IORESOURCE_IRQ,
  580. },
  581. };
  582. static struct platform_device dma0_device = {
  583. .name = "sh-dma-engine",
  584. .id = 0,
  585. .resource = sh7757_dmae0_resources,
  586. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  587. .dev = {
  588. .platform_data = &dma0_platform_data,
  589. },
  590. };
  591. static struct platform_device dma1_device = {
  592. .name = "sh-dma-engine",
  593. .id = 1,
  594. .resource = sh7757_dmae1_resources,
  595. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  596. .dev = {
  597. .platform_data = &dma1_platform_data,
  598. },
  599. };
  600. static struct platform_device dma2_device = {
  601. .name = "sh-dma-engine",
  602. .id = 2,
  603. .resource = sh7757_dmae2_resources,
  604. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  605. .dev = {
  606. .platform_data = &dma2_platform_data,
  607. },
  608. };
  609. static struct platform_device dma3_device = {
  610. .name = "sh-dma-engine",
  611. .id = 3,
  612. .resource = sh7757_dmae3_resources,
  613. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  614. .dev = {
  615. .platform_data = &dma3_platform_data,
  616. },
  617. };
  618. static struct platform_device spi0_device = {
  619. .name = "sh_spi",
  620. .id = 0,
  621. .dev = {
  622. .dma_mask = NULL,
  623. .coherent_dma_mask = 0xffffffff,
  624. },
  625. .num_resources = ARRAY_SIZE(spi0_resources),
  626. .resource = spi0_resources,
  627. };
  628. static struct resource usb_ehci_resources[] = {
  629. [0] = {
  630. .start = 0xfe4f1000,
  631. .end = 0xfe4f10ff,
  632. .flags = IORESOURCE_MEM,
  633. },
  634. [1] = {
  635. .start = 57,
  636. .end = 57,
  637. .flags = IORESOURCE_IRQ,
  638. },
  639. };
  640. static struct platform_device usb_ehci_device = {
  641. .name = "sh_ehci",
  642. .id = -1,
  643. .dev = {
  644. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  645. .coherent_dma_mask = DMA_BIT_MASK(32),
  646. },
  647. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  648. .resource = usb_ehci_resources,
  649. };
  650. static struct resource usb_ohci_resources[] = {
  651. [0] = {
  652. .start = 0xfe4f1800,
  653. .end = 0xfe4f18ff,
  654. .flags = IORESOURCE_MEM,
  655. },
  656. [1] = {
  657. .start = 57,
  658. .end = 57,
  659. .flags = IORESOURCE_IRQ,
  660. },
  661. };
  662. static struct platform_device usb_ohci_device = {
  663. .name = "sh_ohci",
  664. .id = -1,
  665. .dev = {
  666. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  667. .coherent_dma_mask = DMA_BIT_MASK(32),
  668. },
  669. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  670. .resource = usb_ohci_resources,
  671. };
  672. static struct platform_device *sh7757_devices[] __initdata = {
  673. &scif2_device,
  674. &scif3_device,
  675. &scif4_device,
  676. &tmu0_device,
  677. &tmu1_device,
  678. &dma0_device,
  679. &dma1_device,
  680. &dma2_device,
  681. &dma3_device,
  682. &spi0_device,
  683. &usb_ehci_device,
  684. &usb_ohci_device,
  685. };
  686. static int __init sh7757_devices_setup(void)
  687. {
  688. return platform_add_devices(sh7757_devices,
  689. ARRAY_SIZE(sh7757_devices));
  690. }
  691. arch_initcall(sh7757_devices_setup);
  692. static struct platform_device *sh7757_early_devices[] __initdata = {
  693. &scif2_device,
  694. &scif3_device,
  695. &scif4_device,
  696. &tmu0_device,
  697. &tmu1_device,
  698. };
  699. void __init plat_early_device_setup(void)
  700. {
  701. early_platform_add_devices(sh7757_early_devices,
  702. ARRAY_SIZE(sh7757_early_devices));
  703. }
  704. enum {
  705. UNUSED = 0,
  706. /* interrupt sources */
  707. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  708. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  709. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  710. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  711. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  712. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  713. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  714. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  715. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  716. SDHI, DVC,
  717. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  718. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  719. HUDI,
  720. ARC4,
  721. DMAC0_5, DMAC6_7, DMAC8_11,
  722. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  723. USB0, USB1,
  724. JMC,
  725. SPI0, SPI1,
  726. TMR01, TMR23, TMR45,
  727. FRT,
  728. LPC, LPC5, LPC6, LPC7, LPC8,
  729. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  730. ETHERC,
  731. ADC0, ADC1,
  732. SIM,
  733. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  734. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  735. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  736. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  737. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  738. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  739. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  740. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  741. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  742. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  743. ONFICTL,
  744. MMC1, MMC2,
  745. ECCU,
  746. PCIC,
  747. G200,
  748. RSPI,
  749. SGPIO,
  750. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  751. DMINT20, DMINT21, DMINT22, DMINT23,
  752. DDRECC,
  753. TSIP,
  754. PCIE_BRIDGE,
  755. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  756. GETHER0, GETHER1, GETHER2,
  757. PBIA, PBIB, PBIC,
  758. DMAE2, DMAE3,
  759. SERMUX2, SERMUX3,
  760. /* interrupt groups */
  761. TMU012, TMU345,
  762. };
  763. static struct intc_vect vectors[] __initdata = {
  764. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  765. INTC_VECT(SDHI, 0x4c0),
  766. INTC_VECT(DVC, 0x4e0),
  767. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  768. INTC_VECT(IRQ10, 0x540),
  769. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  770. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  771. INTC_VECT(HUDI, 0x600),
  772. INTC_VECT(ARC4, 0x620),
  773. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  774. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  775. INTC_VECT(DMAC0_5, 0x6c0),
  776. INTC_VECT(IRQ11, 0x6e0),
  777. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  778. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  779. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  780. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  781. INTC_VECT(USB0, 0x840),
  782. INTC_VECT(IRQ12, 0x880),
  783. INTC_VECT(JMC, 0x8a0),
  784. INTC_VECT(SPI1, 0x8c0),
  785. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  786. INTC_VECT(USB1, 0x920),
  787. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  788. INTC_VECT(TMR45, 0xa40),
  789. INTC_VECT(FRT, 0xa80),
  790. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  791. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  792. INTC_VECT(LPC, 0xb20),
  793. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  794. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  795. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  796. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  797. INTC_VECT(PECI2, 0xc40),
  798. INTC_VECT(IRQ15, 0xc60),
  799. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  800. INTC_VECT(SPI0, 0xcc0),
  801. INTC_VECT(ADC1, 0xce0),
  802. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  803. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  804. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  805. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  806. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  807. INTC_VECT(TMU5, 0xe40),
  808. INTC_VECT(ADC0, 0xe60),
  809. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  810. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  811. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  812. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  813. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  814. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  815. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  816. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  817. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  818. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  819. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  820. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  821. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  822. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  823. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  824. INTC_VECT(IIC6_2, 0x1920),
  825. INTC_VECT(ONFICTL, 0x1960),
  826. INTC_VECT(IIC6_3, 0x1980),
  827. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  828. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  829. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  830. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  831. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  832. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  833. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  834. INTC_VECT(ECCU, 0x1cc0),
  835. INTC_VECT(PCIC, 0x1ce0),
  836. INTC_VECT(G200, 0x1d00),
  837. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  838. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  839. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  840. INTC_VECT(PECI5, 0x1f00),
  841. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  842. INTC_VECT(SGPIO, 0x1fc0),
  843. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  844. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  845. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  846. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  847. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  848. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  849. INTC_VECT(DDRECC, 0x2620),
  850. INTC_VECT(TSIP, 0x2640),
  851. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  852. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  853. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  854. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  855. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  856. INTC_VECT(WDT8B, 0x2900),
  857. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  858. INTC_VECT(GETHER2, 0x29a0),
  859. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  860. INTC_VECT(PBIC, 0x2a40),
  861. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  862. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  863. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  864. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  865. };
  866. static struct intc_group groups[] __initdata = {
  867. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  868. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  869. };
  870. static struct intc_mask_reg mask_registers[] __initdata = {
  871. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  872. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  873. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  874. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  875. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  876. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  877. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  878. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  879. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  880. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  881. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  882. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  883. { 0, 0, 0, 0, 0, 0, 0, 0,
  884. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  885. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  886. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  887. } },
  888. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  889. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  890. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  891. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  892. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  893. } },
  894. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  895. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  896. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  897. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  898. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  899. } },
  900. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  901. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  902. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  903. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  904. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  905. } },
  906. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  907. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  908. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  909. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  910. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  911. } },
  912. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  913. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  914. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  915. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  916. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  917. } },
  918. };
  919. #define INTPRI 0xffd00010
  920. #define INT2PRI0 0xffd40000
  921. #define INT2PRI1 0xffd40004
  922. #define INT2PRI2 0xffd40008
  923. #define INT2PRI3 0xffd4000c
  924. #define INT2PRI4 0xffd40010
  925. #define INT2PRI5 0xffd40014
  926. #define INT2PRI6 0xffd40018
  927. #define INT2PRI7 0xffd4001c
  928. #define INT2PRI8 0xffd400a0
  929. #define INT2PRI9 0xffd400a4
  930. #define INT2PRI10 0xffd400a8
  931. #define INT2PRI11 0xffd400ac
  932. #define INT2PRI12 0xffd400b0
  933. #define INT2PRI13 0xffd400b4
  934. #define INT2PRI14 0xffd400b8
  935. #define INT2PRI15 0xffd400bc
  936. #define INT2PRI16 0xffd10000
  937. #define INT2PRI17 0xffd10004
  938. #define INT2PRI18 0xffd10008
  939. #define INT2PRI19 0xffd1000c
  940. #define INT2PRI20 0xffd10010
  941. #define INT2PRI21 0xffd10014
  942. #define INT2PRI22 0xffd10018
  943. #define INT2PRI23 0xffd1001c
  944. #define INT2PRI24 0xffd100a0
  945. #define INT2PRI25 0xffd100a4
  946. #define INT2PRI26 0xffd100a8
  947. #define INT2PRI27 0xffd100ac
  948. #define INT2PRI28 0xffd100b0
  949. #define INT2PRI29 0xffd100b4
  950. #define INT2PRI30 0xffd100b8
  951. #define INT2PRI31 0xffd100bc
  952. #define INT2PRI32 0xffd20000
  953. #define INT2PRI33 0xffd20004
  954. #define INT2PRI34 0xffd20008
  955. #define INT2PRI35 0xffd2000c
  956. #define INT2PRI36 0xffd20010
  957. #define INT2PRI37 0xffd20014
  958. #define INT2PRI38 0xffd20018
  959. #define INT2PRI39 0xffd2001c
  960. #define INT2PRI40 0xffd200a0
  961. #define INT2PRI41 0xffd200a4
  962. #define INT2PRI42 0xffd200a8
  963. #define INT2PRI43 0xffd200ac
  964. #define INT2PRI44 0xffd200b0
  965. #define INT2PRI45 0xffd200b4
  966. #define INT2PRI46 0xffd200b8
  967. #define INT2PRI47 0xffd200bc
  968. static struct intc_prio_reg prio_registers[] __initdata = {
  969. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  970. IRQ4, IRQ5, IRQ6, IRQ7 } },
  971. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  972. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  973. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  974. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  975. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  976. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  977. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  978. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  979. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  980. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  981. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  982. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  983. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  984. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  985. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  986. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  987. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  988. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  989. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  990. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  991. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  992. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  993. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  994. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  995. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  996. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  997. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  998. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  999. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1000. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1001. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1002. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1003. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1004. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1005. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1006. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1007. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1008. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1009. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1010. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1011. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1012. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1013. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1014. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1015. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1016. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1017. };
  1018. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1019. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1020. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1021. };
  1022. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1023. mask_registers, prio_registers,
  1024. sense_registers_irq8to15);
  1025. /* Support for external interrupt pins in IRQ mode */
  1026. static struct intc_vect vectors_irq0123[] __initdata = {
  1027. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1028. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1029. };
  1030. static struct intc_vect vectors_irq4567[] __initdata = {
  1031. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1032. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1033. };
  1034. static struct intc_sense_reg sense_registers[] __initdata = {
  1035. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1036. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1037. };
  1038. static struct intc_mask_reg ack_registers[] __initdata = {
  1039. { 0xffd00024, 0, 32, /* INTREQ */
  1040. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1041. };
  1042. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1043. vectors_irq0123, NULL, mask_registers,
  1044. prio_registers, sense_registers, ack_registers);
  1045. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1046. vectors_irq4567, NULL, mask_registers,
  1047. prio_registers, sense_registers, ack_registers);
  1048. /* External interrupt pins in IRL mode */
  1049. static struct intc_vect vectors_irl0123[] __initdata = {
  1050. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1051. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1052. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1053. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1054. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1055. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1056. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1057. INTC_VECT(IRL0_HHHL, 0x3c0),
  1058. };
  1059. static struct intc_vect vectors_irl4567[] __initdata = {
  1060. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1061. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1062. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1063. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1064. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1065. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1066. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1067. INTC_VECT(IRL4_HHHL, 0x3c0),
  1068. };
  1069. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1070. NULL, mask_registers, NULL, NULL);
  1071. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1072. NULL, mask_registers, NULL, NULL);
  1073. #define INTC_ICR0 0xffd00000
  1074. #define INTC_INTMSK0 0xffd00044
  1075. #define INTC_INTMSK1 0xffd00048
  1076. #define INTC_INTMSK2 0xffd40080
  1077. #define INTC_INTMSKCLR1 0xffd00068
  1078. #define INTC_INTMSKCLR2 0xffd40084
  1079. void __init plat_irq_setup(void)
  1080. {
  1081. /* disable IRQ3-0 + IRQ7-4 */
  1082. __raw_writel(0xff000000, INTC_INTMSK0);
  1083. /* disable IRL3-0 + IRL7-4 */
  1084. __raw_writel(0xc0000000, INTC_INTMSK1);
  1085. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1086. /* select IRL mode for IRL3-0 + IRL7-4 */
  1087. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1088. /* disable holding function, ie enable "SH-4 Mode" */
  1089. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1090. register_intc_controller(&intc_desc);
  1091. }
  1092. void __init plat_irq_setup_pins(int mode)
  1093. {
  1094. switch (mode) {
  1095. case IRQ_MODE_IRQ7654:
  1096. /* select IRQ mode for IRL7-4 */
  1097. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1098. register_intc_controller(&intc_desc_irq4567);
  1099. break;
  1100. case IRQ_MODE_IRQ3210:
  1101. /* select IRQ mode for IRL3-0 */
  1102. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1103. register_intc_controller(&intc_desc_irq0123);
  1104. break;
  1105. case IRQ_MODE_IRL7654:
  1106. /* enable IRL7-4 but don't provide any masking */
  1107. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1108. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1109. break;
  1110. case IRQ_MODE_IRL3210:
  1111. /* enable IRL0-3 but don't provide any masking */
  1112. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1113. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1114. break;
  1115. case IRQ_MODE_IRL7654_MASK:
  1116. /* enable IRL7-4 and mask using cpu intc controller */
  1117. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1118. register_intc_controller(&intc_desc_irl4567);
  1119. break;
  1120. case IRQ_MODE_IRL3210_MASK:
  1121. /* enable IRL0-3 and mask using cpu intc controller */
  1122. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1123. register_intc_controller(&intc_desc_irl0123);
  1124. break;
  1125. default:
  1126. BUG();
  1127. }
  1128. }
  1129. void __init plat_mem_setup(void)
  1130. {
  1131. }