board-sh7757lcr.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Renesas R0P7757LC0012RL Support.
  3. *
  4. * Copyright (C) 2009 - 2010 Renesas Solutions Corp.
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/gpio.h>
  13. #include <linux/irq.h>
  14. #include <linux/spi/spi.h>
  15. #include <linux/spi/flash.h>
  16. #include <linux/io.h>
  17. #include <linux/mmc/host.h>
  18. #include <linux/mmc/sh_mmcif.h>
  19. #include <linux/mmc/sh_mobile_sdhi.h>
  20. #include <cpu/sh7757.h>
  21. #include <asm/sh_eth.h>
  22. #include <asm/heartbeat.h>
  23. static struct resource heartbeat_resource = {
  24. .start = 0xffec005c, /* PUDR */
  25. .end = 0xffec005c,
  26. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  27. };
  28. static unsigned char heartbeat_bit_pos[] = { 0, 1, 2, 3 };
  29. static struct heartbeat_data heartbeat_data = {
  30. .bit_pos = heartbeat_bit_pos,
  31. .nr_bits = ARRAY_SIZE(heartbeat_bit_pos),
  32. .flags = HEARTBEAT_INVERTED,
  33. };
  34. static struct platform_device heartbeat_device = {
  35. .name = "heartbeat",
  36. .id = -1,
  37. .dev = {
  38. .platform_data = &heartbeat_data,
  39. },
  40. .num_resources = 1,
  41. .resource = &heartbeat_resource,
  42. };
  43. /* Fast Ethernet */
  44. #define GBECONT 0xffc10100
  45. #define GBECONT_RMII1 BIT(17)
  46. #define GBECONT_RMII0 BIT(16)
  47. static void sh7757_eth_set_mdio_gate(unsigned long addr)
  48. {
  49. if ((addr & 0x00000fff) < 0x0800)
  50. writel(readl(GBECONT) | GBECONT_RMII0, GBECONT);
  51. else
  52. writel(readl(GBECONT) | GBECONT_RMII1, GBECONT);
  53. }
  54. static struct resource sh_eth0_resources[] = {
  55. {
  56. .start = 0xfef00000,
  57. .end = 0xfef001ff,
  58. .flags = IORESOURCE_MEM,
  59. }, {
  60. .start = 84,
  61. .end = 84,
  62. .flags = IORESOURCE_IRQ,
  63. },
  64. };
  65. static struct sh_eth_plat_data sh7757_eth0_pdata = {
  66. .phy = 1,
  67. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  68. .register_type = SH_ETH_REG_FAST_SH4,
  69. .set_mdio_gate = sh7757_eth_set_mdio_gate,
  70. };
  71. static struct platform_device sh7757_eth0_device = {
  72. .name = "sh-eth",
  73. .resource = sh_eth0_resources,
  74. .id = 0,
  75. .num_resources = ARRAY_SIZE(sh_eth0_resources),
  76. .dev = {
  77. .platform_data = &sh7757_eth0_pdata,
  78. },
  79. };
  80. static struct resource sh_eth1_resources[] = {
  81. {
  82. .start = 0xfef00800,
  83. .end = 0xfef009ff,
  84. .flags = IORESOURCE_MEM,
  85. }, {
  86. .start = 84,
  87. .end = 84,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. };
  91. static struct sh_eth_plat_data sh7757_eth1_pdata = {
  92. .phy = 1,
  93. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  94. .register_type = SH_ETH_REG_FAST_SH4,
  95. .set_mdio_gate = sh7757_eth_set_mdio_gate,
  96. };
  97. static struct platform_device sh7757_eth1_device = {
  98. .name = "sh-eth",
  99. .resource = sh_eth1_resources,
  100. .id = 1,
  101. .num_resources = ARRAY_SIZE(sh_eth1_resources),
  102. .dev = {
  103. .platform_data = &sh7757_eth1_pdata,
  104. },
  105. };
  106. static void sh7757_eth_giga_set_mdio_gate(unsigned long addr)
  107. {
  108. if ((addr & 0x00000fff) < 0x0800) {
  109. gpio_set_value(GPIO_PTT4, 1);
  110. writel(readl(GBECONT) & ~GBECONT_RMII0, GBECONT);
  111. } else {
  112. gpio_set_value(GPIO_PTT4, 0);
  113. writel(readl(GBECONT) & ~GBECONT_RMII1, GBECONT);
  114. }
  115. }
  116. static struct resource sh_eth_giga0_resources[] = {
  117. {
  118. .start = 0xfee00000,
  119. .end = 0xfee007ff,
  120. .flags = IORESOURCE_MEM,
  121. }, {
  122. /* TSU */
  123. .start = 0xfee01800,
  124. .end = 0xfee01fff,
  125. .flags = IORESOURCE_MEM,
  126. }, {
  127. .start = 315,
  128. .end = 315,
  129. .flags = IORESOURCE_IRQ,
  130. },
  131. };
  132. static struct sh_eth_plat_data sh7757_eth_giga0_pdata = {
  133. .phy = 18,
  134. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  135. .register_type = SH_ETH_REG_GIGABIT,
  136. .set_mdio_gate = sh7757_eth_giga_set_mdio_gate,
  137. .phy_interface = PHY_INTERFACE_MODE_RGMII_ID,
  138. };
  139. static struct platform_device sh7757_eth_giga0_device = {
  140. .name = "sh-eth",
  141. .resource = sh_eth_giga0_resources,
  142. .id = 2,
  143. .num_resources = ARRAY_SIZE(sh_eth_giga0_resources),
  144. .dev = {
  145. .platform_data = &sh7757_eth_giga0_pdata,
  146. },
  147. };
  148. static struct resource sh_eth_giga1_resources[] = {
  149. {
  150. .start = 0xfee00800,
  151. .end = 0xfee00fff,
  152. .flags = IORESOURCE_MEM,
  153. }, {
  154. .start = 316,
  155. .end = 316,
  156. .flags = IORESOURCE_IRQ,
  157. },
  158. };
  159. static struct sh_eth_plat_data sh7757_eth_giga1_pdata = {
  160. .phy = 19,
  161. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  162. .register_type = SH_ETH_REG_GIGABIT,
  163. .set_mdio_gate = sh7757_eth_giga_set_mdio_gate,
  164. .phy_interface = PHY_INTERFACE_MODE_RGMII_ID,
  165. };
  166. static struct platform_device sh7757_eth_giga1_device = {
  167. .name = "sh-eth",
  168. .resource = sh_eth_giga1_resources,
  169. .id = 3,
  170. .num_resources = ARRAY_SIZE(sh_eth_giga1_resources),
  171. .dev = {
  172. .platform_data = &sh7757_eth_giga1_pdata,
  173. },
  174. };
  175. /* SH_MMCIF */
  176. static struct resource sh_mmcif_resources[] = {
  177. [0] = {
  178. .start = 0xffcb0000,
  179. .end = 0xffcb00ff,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. [1] = {
  183. .start = 211,
  184. .flags = IORESOURCE_IRQ,
  185. },
  186. [2] = {
  187. .start = 212,
  188. .flags = IORESOURCE_IRQ,
  189. },
  190. };
  191. static struct sh_mmcif_dma sh7757lcr_mmcif_dma = {
  192. .chan_priv_tx = SHDMA_SLAVE_MMCIF_TX,
  193. .chan_priv_rx = SHDMA_SLAVE_MMCIF_RX,
  194. };
  195. static struct sh_mmcif_plat_data sh_mmcif_plat = {
  196. .dma = &sh7757lcr_mmcif_dma,
  197. .sup_pclk = 0x0f,
  198. .caps = MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA,
  199. .ocr = MMC_VDD_32_33 | MMC_VDD_33_34,
  200. };
  201. static struct platform_device sh_mmcif_device = {
  202. .name = "sh_mmcif",
  203. .id = 0,
  204. .dev = {
  205. .platform_data = &sh_mmcif_plat,
  206. },
  207. .num_resources = ARRAY_SIZE(sh_mmcif_resources),
  208. .resource = sh_mmcif_resources,
  209. };
  210. /* SDHI0 */
  211. static struct sh_mobile_sdhi_info sdhi_info = {
  212. .dma_slave_tx = SHDMA_SLAVE_SDHI_TX,
  213. .dma_slave_rx = SHDMA_SLAVE_SDHI_RX,
  214. .tmio_caps = MMC_CAP_SD_HIGHSPEED,
  215. };
  216. static struct resource sdhi_resources[] = {
  217. [0] = {
  218. .start = 0xffe50000,
  219. .end = 0xffe501ff,
  220. .flags = IORESOURCE_MEM,
  221. },
  222. [1] = {
  223. .start = 20,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. };
  227. static struct platform_device sdhi_device = {
  228. .name = "sh_mobile_sdhi",
  229. .num_resources = ARRAY_SIZE(sdhi_resources),
  230. .resource = sdhi_resources,
  231. .id = 0,
  232. .dev = {
  233. .platform_data = &sdhi_info,
  234. },
  235. };
  236. static struct platform_device *sh7757lcr_devices[] __initdata = {
  237. &heartbeat_device,
  238. &sh7757_eth0_device,
  239. &sh7757_eth1_device,
  240. &sh7757_eth_giga0_device,
  241. &sh7757_eth_giga1_device,
  242. &sh_mmcif_device,
  243. &sdhi_device,
  244. };
  245. static struct flash_platform_data spi_flash_data = {
  246. .name = "m25p80",
  247. .type = "m25px64",
  248. };
  249. static struct spi_board_info spi_board_info[] = {
  250. {
  251. .modalias = "m25p80",
  252. .max_speed_hz = 25000000,
  253. .bus_num = 0,
  254. .chip_select = 1,
  255. .platform_data = &spi_flash_data,
  256. },
  257. };
  258. static int __init sh7757lcr_devices_setup(void)
  259. {
  260. /* RGMII (PTA) */
  261. gpio_request(GPIO_FN_ET0_MDC, NULL);
  262. gpio_request(GPIO_FN_ET0_MDIO, NULL);
  263. gpio_request(GPIO_FN_ET1_MDC, NULL);
  264. gpio_request(GPIO_FN_ET1_MDIO, NULL);
  265. /* ONFI (PTB, PTZ) */
  266. gpio_request(GPIO_FN_ON_NRE, NULL);
  267. gpio_request(GPIO_FN_ON_NWE, NULL);
  268. gpio_request(GPIO_FN_ON_NWP, NULL);
  269. gpio_request(GPIO_FN_ON_NCE0, NULL);
  270. gpio_request(GPIO_FN_ON_R_B0, NULL);
  271. gpio_request(GPIO_FN_ON_ALE, NULL);
  272. gpio_request(GPIO_FN_ON_CLE, NULL);
  273. gpio_request(GPIO_FN_ON_DQ7, NULL);
  274. gpio_request(GPIO_FN_ON_DQ6, NULL);
  275. gpio_request(GPIO_FN_ON_DQ5, NULL);
  276. gpio_request(GPIO_FN_ON_DQ4, NULL);
  277. gpio_request(GPIO_FN_ON_DQ3, NULL);
  278. gpio_request(GPIO_FN_ON_DQ2, NULL);
  279. gpio_request(GPIO_FN_ON_DQ1, NULL);
  280. gpio_request(GPIO_FN_ON_DQ0, NULL);
  281. /* IRQ8 to 0 (PTB, PTC) */
  282. gpio_request(GPIO_FN_IRQ8, NULL);
  283. gpio_request(GPIO_FN_IRQ7, NULL);
  284. gpio_request(GPIO_FN_IRQ6, NULL);
  285. gpio_request(GPIO_FN_IRQ5, NULL);
  286. gpio_request(GPIO_FN_IRQ4, NULL);
  287. gpio_request(GPIO_FN_IRQ3, NULL);
  288. gpio_request(GPIO_FN_IRQ2, NULL);
  289. gpio_request(GPIO_FN_IRQ1, NULL);
  290. gpio_request(GPIO_FN_IRQ0, NULL);
  291. /* SPI0 (PTD) */
  292. gpio_request(GPIO_FN_SP0_MOSI, NULL);
  293. gpio_request(GPIO_FN_SP0_MISO, NULL);
  294. gpio_request(GPIO_FN_SP0_SCK, NULL);
  295. gpio_request(GPIO_FN_SP0_SCK_FB, NULL);
  296. gpio_request(GPIO_FN_SP0_SS0, NULL);
  297. gpio_request(GPIO_FN_SP0_SS1, NULL);
  298. gpio_request(GPIO_FN_SP0_SS2, NULL);
  299. gpio_request(GPIO_FN_SP0_SS3, NULL);
  300. /* RMII 0/1 (PTE, PTF) */
  301. gpio_request(GPIO_FN_RMII0_CRS_DV, NULL);
  302. gpio_request(GPIO_FN_RMII0_TXD1, NULL);
  303. gpio_request(GPIO_FN_RMII0_TXD0, NULL);
  304. gpio_request(GPIO_FN_RMII0_TXEN, NULL);
  305. gpio_request(GPIO_FN_RMII0_REFCLK, NULL);
  306. gpio_request(GPIO_FN_RMII0_RXD1, NULL);
  307. gpio_request(GPIO_FN_RMII0_RXD0, NULL);
  308. gpio_request(GPIO_FN_RMII0_RX_ER, NULL);
  309. gpio_request(GPIO_FN_RMII1_CRS_DV, NULL);
  310. gpio_request(GPIO_FN_RMII1_TXD1, NULL);
  311. gpio_request(GPIO_FN_RMII1_TXD0, NULL);
  312. gpio_request(GPIO_FN_RMII1_TXEN, NULL);
  313. gpio_request(GPIO_FN_RMII1_REFCLK, NULL);
  314. gpio_request(GPIO_FN_RMII1_RXD1, NULL);
  315. gpio_request(GPIO_FN_RMII1_RXD0, NULL);
  316. gpio_request(GPIO_FN_RMII1_RX_ER, NULL);
  317. /* eMMC (PTG) */
  318. gpio_request(GPIO_FN_MMCCLK, NULL);
  319. gpio_request(GPIO_FN_MMCCMD, NULL);
  320. gpio_request(GPIO_FN_MMCDAT7, NULL);
  321. gpio_request(GPIO_FN_MMCDAT6, NULL);
  322. gpio_request(GPIO_FN_MMCDAT5, NULL);
  323. gpio_request(GPIO_FN_MMCDAT4, NULL);
  324. gpio_request(GPIO_FN_MMCDAT3, NULL);
  325. gpio_request(GPIO_FN_MMCDAT2, NULL);
  326. gpio_request(GPIO_FN_MMCDAT1, NULL);
  327. gpio_request(GPIO_FN_MMCDAT0, NULL);
  328. /* LPC (PTG, PTH, PTQ, PTU) */
  329. gpio_request(GPIO_FN_SERIRQ, NULL);
  330. gpio_request(GPIO_FN_LPCPD, NULL);
  331. gpio_request(GPIO_FN_LDRQ, NULL);
  332. gpio_request(GPIO_FN_WP, NULL);
  333. gpio_request(GPIO_FN_FMS0, NULL);
  334. gpio_request(GPIO_FN_LAD3, NULL);
  335. gpio_request(GPIO_FN_LAD2, NULL);
  336. gpio_request(GPIO_FN_LAD1, NULL);
  337. gpio_request(GPIO_FN_LAD0, NULL);
  338. gpio_request(GPIO_FN_LFRAME, NULL);
  339. gpio_request(GPIO_FN_LRESET, NULL);
  340. gpio_request(GPIO_FN_LCLK, NULL);
  341. gpio_request(GPIO_FN_LGPIO7, NULL);
  342. gpio_request(GPIO_FN_LGPIO6, NULL);
  343. gpio_request(GPIO_FN_LGPIO5, NULL);
  344. gpio_request(GPIO_FN_LGPIO4, NULL);
  345. /* SPI1 (PTH) */
  346. gpio_request(GPIO_FN_SP1_MOSI, NULL);
  347. gpio_request(GPIO_FN_SP1_MISO, NULL);
  348. gpio_request(GPIO_FN_SP1_SCK, NULL);
  349. gpio_request(GPIO_FN_SP1_SCK_FB, NULL);
  350. gpio_request(GPIO_FN_SP1_SS0, NULL);
  351. gpio_request(GPIO_FN_SP1_SS1, NULL);
  352. /* SDHI (PTI) */
  353. gpio_request(GPIO_FN_SD_WP, NULL);
  354. gpio_request(GPIO_FN_SD_CD, NULL);
  355. gpio_request(GPIO_FN_SD_CLK, NULL);
  356. gpio_request(GPIO_FN_SD_CMD, NULL);
  357. gpio_request(GPIO_FN_SD_D3, NULL);
  358. gpio_request(GPIO_FN_SD_D2, NULL);
  359. gpio_request(GPIO_FN_SD_D1, NULL);
  360. gpio_request(GPIO_FN_SD_D0, NULL);
  361. /* SCIF3/4 (PTJ, PTW) */
  362. gpio_request(GPIO_FN_RTS3, NULL);
  363. gpio_request(GPIO_FN_CTS3, NULL);
  364. gpio_request(GPIO_FN_TXD3, NULL);
  365. gpio_request(GPIO_FN_RXD3, NULL);
  366. gpio_request(GPIO_FN_RTS4, NULL);
  367. gpio_request(GPIO_FN_RXD4, NULL);
  368. gpio_request(GPIO_FN_TXD4, NULL);
  369. gpio_request(GPIO_FN_CTS4, NULL);
  370. /* SERMUX (PTK, PTL, PTO, PTV) */
  371. gpio_request(GPIO_FN_COM2_TXD, NULL);
  372. gpio_request(GPIO_FN_COM2_RXD, NULL);
  373. gpio_request(GPIO_FN_COM2_RTS, NULL);
  374. gpio_request(GPIO_FN_COM2_CTS, NULL);
  375. gpio_request(GPIO_FN_COM2_DTR, NULL);
  376. gpio_request(GPIO_FN_COM2_DSR, NULL);
  377. gpio_request(GPIO_FN_COM2_DCD, NULL);
  378. gpio_request(GPIO_FN_COM2_RI, NULL);
  379. gpio_request(GPIO_FN_RAC_RXD, NULL);
  380. gpio_request(GPIO_FN_RAC_RTS, NULL);
  381. gpio_request(GPIO_FN_RAC_CTS, NULL);
  382. gpio_request(GPIO_FN_RAC_DTR, NULL);
  383. gpio_request(GPIO_FN_RAC_DSR, NULL);
  384. gpio_request(GPIO_FN_RAC_DCD, NULL);
  385. gpio_request(GPIO_FN_RAC_TXD, NULL);
  386. gpio_request(GPIO_FN_COM1_TXD, NULL);
  387. gpio_request(GPIO_FN_COM1_RXD, NULL);
  388. gpio_request(GPIO_FN_COM1_RTS, NULL);
  389. gpio_request(GPIO_FN_COM1_CTS, NULL);
  390. writeb(0x10, 0xfe470000); /* SMR0: SerMux mode 0 */
  391. /* IIC (PTM, PTR, PTS) */
  392. gpio_request(GPIO_FN_SDA7, NULL);
  393. gpio_request(GPIO_FN_SCL7, NULL);
  394. gpio_request(GPIO_FN_SDA6, NULL);
  395. gpio_request(GPIO_FN_SCL6, NULL);
  396. gpio_request(GPIO_FN_SDA5, NULL);
  397. gpio_request(GPIO_FN_SCL5, NULL);
  398. gpio_request(GPIO_FN_SDA4, NULL);
  399. gpio_request(GPIO_FN_SCL4, NULL);
  400. gpio_request(GPIO_FN_SDA3, NULL);
  401. gpio_request(GPIO_FN_SCL3, NULL);
  402. gpio_request(GPIO_FN_SDA2, NULL);
  403. gpio_request(GPIO_FN_SCL2, NULL);
  404. gpio_request(GPIO_FN_SDA1, NULL);
  405. gpio_request(GPIO_FN_SCL1, NULL);
  406. gpio_request(GPIO_FN_SDA0, NULL);
  407. gpio_request(GPIO_FN_SCL0, NULL);
  408. /* USB (PTN) */
  409. gpio_request(GPIO_FN_VBUS_EN, NULL);
  410. gpio_request(GPIO_FN_VBUS_OC, NULL);
  411. /* SGPIO1/0 (PTN, PTO) */
  412. gpio_request(GPIO_FN_SGPIO1_CLK, NULL);
  413. gpio_request(GPIO_FN_SGPIO1_LOAD, NULL);
  414. gpio_request(GPIO_FN_SGPIO1_DI, NULL);
  415. gpio_request(GPIO_FN_SGPIO1_DO, NULL);
  416. gpio_request(GPIO_FN_SGPIO0_CLK, NULL);
  417. gpio_request(GPIO_FN_SGPIO0_LOAD, NULL);
  418. gpio_request(GPIO_FN_SGPIO0_DI, NULL);
  419. gpio_request(GPIO_FN_SGPIO0_DO, NULL);
  420. /* WDT (PTN) */
  421. gpio_request(GPIO_FN_SUB_CLKIN, NULL);
  422. /* System (PTT) */
  423. gpio_request(GPIO_FN_STATUS1, NULL);
  424. gpio_request(GPIO_FN_STATUS0, NULL);
  425. /* PWMX (PTT) */
  426. gpio_request(GPIO_FN_PWMX1, NULL);
  427. gpio_request(GPIO_FN_PWMX0, NULL);
  428. /* R-SPI (PTV) */
  429. gpio_request(GPIO_FN_R_SPI_MOSI, NULL);
  430. gpio_request(GPIO_FN_R_SPI_MISO, NULL);
  431. gpio_request(GPIO_FN_R_SPI_RSPCK, NULL);
  432. gpio_request(GPIO_FN_R_SPI_SSL0, NULL);
  433. gpio_request(GPIO_FN_R_SPI_SSL1, NULL);
  434. /* EVC (PTV, PTW) */
  435. gpio_request(GPIO_FN_EVENT7, NULL);
  436. gpio_request(GPIO_FN_EVENT6, NULL);
  437. gpio_request(GPIO_FN_EVENT5, NULL);
  438. gpio_request(GPIO_FN_EVENT4, NULL);
  439. gpio_request(GPIO_FN_EVENT3, NULL);
  440. gpio_request(GPIO_FN_EVENT2, NULL);
  441. gpio_request(GPIO_FN_EVENT1, NULL);
  442. gpio_request(GPIO_FN_EVENT0, NULL);
  443. /* LED for heartbeat */
  444. gpio_request(GPIO_PTU3, NULL);
  445. gpio_direction_output(GPIO_PTU3, 1);
  446. gpio_request(GPIO_PTU2, NULL);
  447. gpio_direction_output(GPIO_PTU2, 1);
  448. gpio_request(GPIO_PTU1, NULL);
  449. gpio_direction_output(GPIO_PTU1, 1);
  450. gpio_request(GPIO_PTU0, NULL);
  451. gpio_direction_output(GPIO_PTU0, 1);
  452. /* control for MDIO of Gigabit Ethernet */
  453. gpio_request(GPIO_PTT4, NULL);
  454. gpio_direction_output(GPIO_PTT4, 1);
  455. /* control for eMMC */
  456. gpio_request(GPIO_PTT7, NULL); /* eMMC_RST# */
  457. gpio_direction_output(GPIO_PTT7, 0);
  458. gpio_request(GPIO_PTT6, NULL); /* eMMC_INDEX# */
  459. gpio_direction_output(GPIO_PTT6, 0);
  460. gpio_request(GPIO_PTT5, NULL); /* eMMC_PRST# */
  461. gpio_direction_output(GPIO_PTT5, 1);
  462. /* register SPI device information */
  463. spi_register_board_info(spi_board_info,
  464. ARRAY_SIZE(spi_board_info));
  465. /* General platform */
  466. return platform_add_devices(sh7757lcr_devices,
  467. ARRAY_SIZE(sh7757lcr_devices));
  468. }
  469. arch_initcall(sh7757lcr_devices_setup);
  470. /* Initialize IRQ setting */
  471. void __init init_sh7757lcr_IRQ(void)
  472. {
  473. plat_irq_setup_pins(IRQ_MODE_IRQ7654);
  474. plat_irq_setup_pins(IRQ_MODE_IRQ3210);
  475. }
  476. /* Initialize the board */
  477. static void __init sh7757lcr_setup(char **cmdline_p)
  478. {
  479. printk(KERN_INFO "Renesas R0P7757LC0012RL support.\n");
  480. }
  481. static int sh7757lcr_mode_pins(void)
  482. {
  483. int value = 0;
  484. /* These are the factory default settings of S3 (Low active).
  485. * If you change these dip switches then you will need to
  486. * adjust the values below as well.
  487. */
  488. value |= MODE_PIN0; /* Clock Mode: 1 */
  489. return value;
  490. }
  491. /* The Machine Vector */
  492. static struct sh_machine_vector mv_sh7757lcr __initmv = {
  493. .mv_name = "SH7757LCR",
  494. .mv_setup = sh7757lcr_setup,
  495. .mv_init_irq = init_sh7757lcr_IRQ,
  496. .mv_mode_pins = sh7757lcr_mode_pins,
  497. };