cpm2_pic.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /*
  2. * Platform information definitions.
  3. *
  4. * Copied from arch/ppc/syslib/cpm2_pic.c with minor subsequent updates
  5. * to make in work in arch/powerpc/. Original (c) belongs to Dan Malek.
  6. *
  7. * Author: Vitaly Bordug <vbordug@ru.mvista.com>
  8. *
  9. * 1999-2001 (c) Dan Malek <dan@embeddedalley.com>
  10. * 2006 (c) MontaVista Software, Inc.
  11. *
  12. * This file is licensed under the terms of the GNU General Public License
  13. * version 2. This program is licensed "as is" without any warranty of any
  14. * kind, whether express or implied.
  15. */
  16. /* The CPM2 internal interrupt controller. It is usually
  17. * the only interrupt controller.
  18. * There are two 32-bit registers (high/low) for up to 64
  19. * possible interrupts.
  20. *
  21. * Now, the fun starts.....Interrupt Numbers DO NOT MAP
  22. * in a simple arithmetic fashion to mask or pending registers.
  23. * That is, interrupt 4 does not map to bit position 4.
  24. * We create two tables, indexed by vector number, to indicate
  25. * which register to use and which bit in the register to use.
  26. */
  27. #include <linux/stddef.h>
  28. #include <linux/init.h>
  29. #include <linux/sched.h>
  30. #include <linux/signal.h>
  31. #include <linux/irq.h>
  32. #include <asm/immap_cpm2.h>
  33. #include <asm/mpc8260.h>
  34. #include <asm/io.h>
  35. #include <asm/prom.h>
  36. #include <asm/fs_pd.h>
  37. #include "cpm2_pic.h"
  38. /* External IRQS */
  39. #define CPM2_IRQ_EXT1 19
  40. #define CPM2_IRQ_EXT7 25
  41. /* Port C IRQS */
  42. #define CPM2_IRQ_PORTC15 48
  43. #define CPM2_IRQ_PORTC0 63
  44. static intctl_cpm2_t __iomem *cpm2_intctl;
  45. static struct irq_host *cpm2_pic_host;
  46. #define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
  47. static unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
  48. static const u_char irq_to_siureg[] = {
  49. 1, 1, 1, 1, 1, 1, 1, 1,
  50. 1, 1, 1, 1, 1, 1, 1, 1,
  51. 0, 0, 0, 0, 0, 0, 0, 0,
  52. 0, 0, 0, 0, 0, 0, 0, 0,
  53. 1, 1, 1, 1, 1, 1, 1, 1,
  54. 1, 1, 1, 1, 1, 1, 1, 1,
  55. 0, 0, 0, 0, 0, 0, 0, 0,
  56. 0, 0, 0, 0, 0, 0, 0, 0
  57. };
  58. /* bit numbers do not match the docs, these are precomputed so the bit for
  59. * a given irq is (1 << irq_to_siubit[irq]) */
  60. static const u_char irq_to_siubit[] = {
  61. 0, 15, 14, 13, 12, 11, 10, 9,
  62. 8, 7, 6, 5, 4, 3, 2, 1,
  63. 2, 1, 0, 14, 13, 12, 11, 10,
  64. 9, 8, 7, 6, 5, 4, 3, 0,
  65. 31, 30, 29, 28, 27, 26, 25, 24,
  66. 23, 22, 21, 20, 19, 18, 17, 16,
  67. 16, 17, 18, 19, 20, 21, 22, 23,
  68. 24, 25, 26, 27, 28, 29, 30, 31,
  69. };
  70. static void cpm2_mask_irq(struct irq_data *d)
  71. {
  72. int bit, word;
  73. unsigned int irq_nr = irqd_to_hwirq(d);
  74. bit = irq_to_siubit[irq_nr];
  75. word = irq_to_siureg[irq_nr];
  76. ppc_cached_irq_mask[word] &= ~(1 << bit);
  77. out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
  78. }
  79. static void cpm2_unmask_irq(struct irq_data *d)
  80. {
  81. int bit, word;
  82. unsigned int irq_nr = irqd_to_hwirq(d);
  83. bit = irq_to_siubit[irq_nr];
  84. word = irq_to_siureg[irq_nr];
  85. ppc_cached_irq_mask[word] |= 1 << bit;
  86. out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
  87. }
  88. static void cpm2_ack(struct irq_data *d)
  89. {
  90. int bit, word;
  91. unsigned int irq_nr = irqd_to_hwirq(d);
  92. bit = irq_to_siubit[irq_nr];
  93. word = irq_to_siureg[irq_nr];
  94. out_be32(&cpm2_intctl->ic_sipnrh + word, 1 << bit);
  95. }
  96. static void cpm2_end_irq(struct irq_data *d)
  97. {
  98. int bit, word;
  99. unsigned int irq_nr = irqd_to_hwirq(d);
  100. bit = irq_to_siubit[irq_nr];
  101. word = irq_to_siureg[irq_nr];
  102. ppc_cached_irq_mask[word] |= 1 << bit;
  103. out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
  104. /*
  105. * Work around large numbers of spurious IRQs on PowerPC 82xx
  106. * systems.
  107. */
  108. mb();
  109. }
  110. static int cpm2_set_irq_type(struct irq_data *d, unsigned int flow_type)
  111. {
  112. unsigned int src = irqd_to_hwirq(d);
  113. unsigned int vold, vnew, edibit;
  114. /* Port C interrupts are either IRQ_TYPE_EDGE_FALLING or
  115. * IRQ_TYPE_EDGE_BOTH (default). All others are IRQ_TYPE_EDGE_FALLING
  116. * or IRQ_TYPE_LEVEL_LOW (default)
  117. */
  118. if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0) {
  119. if (flow_type == IRQ_TYPE_NONE)
  120. flow_type = IRQ_TYPE_EDGE_BOTH;
  121. if (flow_type != IRQ_TYPE_EDGE_BOTH &&
  122. flow_type != IRQ_TYPE_EDGE_FALLING)
  123. goto err_sense;
  124. } else {
  125. if (flow_type == IRQ_TYPE_NONE)
  126. flow_type = IRQ_TYPE_LEVEL_LOW;
  127. if (flow_type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH))
  128. goto err_sense;
  129. }
  130. irqd_set_trigger_type(d, flow_type);
  131. if (flow_type & IRQ_TYPE_LEVEL_LOW)
  132. __irq_set_handler_locked(d->irq, handle_level_irq);
  133. else
  134. __irq_set_handler_locked(d->irq, handle_edge_irq);
  135. /* internal IRQ senses are LEVEL_LOW
  136. * EXT IRQ and Port C IRQ senses are programmable
  137. */
  138. if (src >= CPM2_IRQ_EXT1 && src <= CPM2_IRQ_EXT7)
  139. edibit = (14 - (src - CPM2_IRQ_EXT1));
  140. else
  141. if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0)
  142. edibit = (31 - (CPM2_IRQ_PORTC0 - src));
  143. else
  144. return (flow_type & IRQ_TYPE_LEVEL_LOW) ?
  145. IRQ_SET_MASK_OK_NOCOPY : -EINVAL;
  146. vold = in_be32(&cpm2_intctl->ic_siexr);
  147. if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING)
  148. vnew = vold | (1 << edibit);
  149. else
  150. vnew = vold & ~(1 << edibit);
  151. if (vold != vnew)
  152. out_be32(&cpm2_intctl->ic_siexr, vnew);
  153. return IRQ_SET_MASK_OK_NOCOPY;
  154. err_sense:
  155. pr_err("CPM2 PIC: sense type 0x%x not supported\n", flow_type);
  156. return -EINVAL;
  157. }
  158. static struct irq_chip cpm2_pic = {
  159. .name = "CPM2 SIU",
  160. .irq_mask = cpm2_mask_irq,
  161. .irq_unmask = cpm2_unmask_irq,
  162. .irq_ack = cpm2_ack,
  163. .irq_eoi = cpm2_end_irq,
  164. .irq_set_type = cpm2_set_irq_type,
  165. .flags = IRQCHIP_EOI_IF_HANDLED,
  166. };
  167. unsigned int cpm2_get_irq(void)
  168. {
  169. int irq;
  170. unsigned long bits;
  171. /* For CPM2, read the SIVEC register and shift the bits down
  172. * to get the irq number. */
  173. bits = in_be32(&cpm2_intctl->ic_sivec);
  174. irq = bits >> 26;
  175. if (irq == 0)
  176. return(-1);
  177. return irq_linear_revmap(cpm2_pic_host, irq);
  178. }
  179. static int cpm2_pic_host_map(struct irq_host *h, unsigned int virq,
  180. irq_hw_number_t hw)
  181. {
  182. pr_debug("cpm2_pic_host_map(%d, 0x%lx)\n", virq, hw);
  183. irq_set_status_flags(virq, IRQ_LEVEL);
  184. irq_set_chip_and_handler(virq, &cpm2_pic, handle_level_irq);
  185. return 0;
  186. }
  187. static int cpm2_pic_host_xlate(struct irq_host *h, struct device_node *ct,
  188. const u32 *intspec, unsigned int intsize,
  189. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  190. {
  191. *out_hwirq = intspec[0];
  192. if (intsize > 1)
  193. *out_flags = intspec[1];
  194. else
  195. *out_flags = IRQ_TYPE_NONE;
  196. return 0;
  197. }
  198. static struct irq_host_ops cpm2_pic_host_ops = {
  199. .map = cpm2_pic_host_map,
  200. .xlate = cpm2_pic_host_xlate,
  201. };
  202. void cpm2_pic_init(struct device_node *node)
  203. {
  204. int i;
  205. cpm2_intctl = cpm2_map(im_intctl);
  206. /* Clear the CPM IRQ controller, in case it has any bits set
  207. * from the bootloader
  208. */
  209. /* Mask out everything */
  210. out_be32(&cpm2_intctl->ic_simrh, 0x00000000);
  211. out_be32(&cpm2_intctl->ic_simrl, 0x00000000);
  212. wmb();
  213. /* Ack everything */
  214. out_be32(&cpm2_intctl->ic_sipnrh, 0xffffffff);
  215. out_be32(&cpm2_intctl->ic_sipnrl, 0xffffffff);
  216. wmb();
  217. /* Dummy read of the vector */
  218. i = in_be32(&cpm2_intctl->ic_sivec);
  219. rmb();
  220. /* Initialize the default interrupt mapping priorities,
  221. * in case the boot rom changed something on us.
  222. */
  223. out_be16(&cpm2_intctl->ic_sicr, 0);
  224. out_be32(&cpm2_intctl->ic_scprrh, 0x05309770);
  225. out_be32(&cpm2_intctl->ic_scprrl, 0x05309770);
  226. /* create a legacy host */
  227. cpm2_pic_host = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
  228. 64, &cpm2_pic_host_ops, 64);
  229. if (cpm2_pic_host == NULL) {
  230. printk(KERN_ERR "CPM2 PIC: failed to allocate irq host!\n");
  231. return;
  232. }
  233. }