celleb_scc_pciex.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * Support for Celleb PCI-Express.
  3. *
  4. * (C) Copyright 2007-2008 TOSHIBA CORPORATION
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #undef DEBUG
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/string.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/bootmem.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <asm/iommu.h>
  32. #include <asm/byteorder.h>
  33. #include "celleb_scc.h"
  34. #include "celleb_pci.h"
  35. #define PEX_IN(base, off) in_be32((void __iomem *)(base) + (off))
  36. #define PEX_OUT(base, off, data) out_be32((void __iomem *)(base) + (off), (data))
  37. static void scc_pciex_io_flush(struct iowa_bus *bus)
  38. {
  39. (void)PEX_IN(bus->phb->cfg_addr, PEXDMRDEN0);
  40. }
  41. /*
  42. * Memory space access to device on PCIEX
  43. */
  44. #define PCIEX_MMIO_READ(name, ret) \
  45. static ret scc_pciex_##name(const PCI_IO_ADDR addr) \
  46. { \
  47. ret val = __do_##name(addr); \
  48. scc_pciex_io_flush(iowa_mem_find_bus(addr)); \
  49. return val; \
  50. }
  51. #define PCIEX_MMIO_READ_STR(name) \
  52. static void scc_pciex_##name(const PCI_IO_ADDR addr, void *buf, \
  53. unsigned long count) \
  54. { \
  55. __do_##name(addr, buf, count); \
  56. scc_pciex_io_flush(iowa_mem_find_bus(addr)); \
  57. }
  58. PCIEX_MMIO_READ(readb, u8)
  59. PCIEX_MMIO_READ(readw, u16)
  60. PCIEX_MMIO_READ(readl, u32)
  61. PCIEX_MMIO_READ(readq, u64)
  62. PCIEX_MMIO_READ(readw_be, u16)
  63. PCIEX_MMIO_READ(readl_be, u32)
  64. PCIEX_MMIO_READ(readq_be, u64)
  65. PCIEX_MMIO_READ_STR(readsb)
  66. PCIEX_MMIO_READ_STR(readsw)
  67. PCIEX_MMIO_READ_STR(readsl)
  68. static void scc_pciex_memcpy_fromio(void *dest, const PCI_IO_ADDR src,
  69. unsigned long n)
  70. {
  71. __do_memcpy_fromio(dest, src, n);
  72. scc_pciex_io_flush(iowa_mem_find_bus(src));
  73. }
  74. /*
  75. * I/O port access to devices on PCIEX.
  76. */
  77. static inline unsigned long get_bus_address(struct pci_controller *phb,
  78. unsigned long port)
  79. {
  80. return port - ((unsigned long)(phb->io_base_virt) - _IO_BASE);
  81. }
  82. static u32 scc_pciex_read_port(struct pci_controller *phb,
  83. unsigned long port, int size)
  84. {
  85. unsigned int byte_enable;
  86. unsigned int cmd, shift;
  87. unsigned long addr;
  88. u32 data, ret;
  89. BUG_ON(((port & 0x3ul) + size) > 4);
  90. addr = get_bus_address(phb, port);
  91. shift = addr & 0x3ul;
  92. byte_enable = ((1 << size) - 1) << shift;
  93. cmd = PEXDCMND_IO_READ | (byte_enable << PEXDCMND_BYTE_EN_SHIFT);
  94. PEX_OUT(phb->cfg_addr, PEXDADRS, (addr & ~0x3ul));
  95. PEX_OUT(phb->cfg_addr, PEXDCMND, cmd);
  96. data = PEX_IN(phb->cfg_addr, PEXDRDATA);
  97. ret = (data >> (shift * 8)) & (0xFFFFFFFF >> ((4 - size) * 8));
  98. pr_debug("PCIEX:PIO READ:port=0x%lx, addr=0x%lx, size=%d, be=%x,"
  99. " cmd=%x, data=%x, ret=%x\n", port, addr, size, byte_enable,
  100. cmd, data, ret);
  101. return ret;
  102. }
  103. static void scc_pciex_write_port(struct pci_controller *phb,
  104. unsigned long port, int size, u32 val)
  105. {
  106. unsigned int byte_enable;
  107. unsigned int cmd, shift;
  108. unsigned long addr;
  109. u32 data;
  110. BUG_ON(((port & 0x3ul) + size) > 4);
  111. addr = get_bus_address(phb, port);
  112. shift = addr & 0x3ul;
  113. byte_enable = ((1 << size) - 1) << shift;
  114. cmd = PEXDCMND_IO_WRITE | (byte_enable << PEXDCMND_BYTE_EN_SHIFT);
  115. data = (val & (0xFFFFFFFF >> (4 - size) * 8)) << (shift * 8);
  116. PEX_OUT(phb->cfg_addr, PEXDADRS, (addr & ~0x3ul));
  117. PEX_OUT(phb->cfg_addr, PEXDCMND, cmd);
  118. PEX_OUT(phb->cfg_addr, PEXDWDATA, data);
  119. pr_debug("PCIEX:PIO WRITE:port=0x%lx, addr=%lx, size=%d, val=%x,"
  120. " be=%x, cmd=%x, data=%x\n", port, addr, size, val,
  121. byte_enable, cmd, data);
  122. }
  123. static u8 __scc_pciex_inb(struct pci_controller *phb, unsigned long port)
  124. {
  125. return (u8)scc_pciex_read_port(phb, port, 1);
  126. }
  127. static u16 __scc_pciex_inw(struct pci_controller *phb, unsigned long port)
  128. {
  129. u32 data;
  130. if ((port & 0x3ul) < 3)
  131. data = scc_pciex_read_port(phb, port, 2);
  132. else {
  133. u32 d1 = scc_pciex_read_port(phb, port, 1);
  134. u32 d2 = scc_pciex_read_port(phb, port + 1, 1);
  135. data = d1 | (d2 << 8);
  136. }
  137. return (u16)data;
  138. }
  139. static u32 __scc_pciex_inl(struct pci_controller *phb, unsigned long port)
  140. {
  141. unsigned int mod = port & 0x3ul;
  142. u32 data;
  143. if (mod == 0)
  144. data = scc_pciex_read_port(phb, port, 4);
  145. else {
  146. u32 d1 = scc_pciex_read_port(phb, port, 4 - mod);
  147. u32 d2 = scc_pciex_read_port(phb, port + 1, mod);
  148. data = d1 | (d2 << (mod * 8));
  149. }
  150. return data;
  151. }
  152. static void __scc_pciex_outb(struct pci_controller *phb,
  153. u8 val, unsigned long port)
  154. {
  155. scc_pciex_write_port(phb, port, 1, (u32)val);
  156. }
  157. static void __scc_pciex_outw(struct pci_controller *phb,
  158. u16 val, unsigned long port)
  159. {
  160. if ((port & 0x3ul) < 3)
  161. scc_pciex_write_port(phb, port, 2, (u32)val);
  162. else {
  163. u32 d1 = val & 0x000000FF;
  164. u32 d2 = (val & 0x0000FF00) >> 8;
  165. scc_pciex_write_port(phb, port, 1, d1);
  166. scc_pciex_write_port(phb, port + 1, 1, d2);
  167. }
  168. }
  169. static void __scc_pciex_outl(struct pci_controller *phb,
  170. u32 val, unsigned long port)
  171. {
  172. unsigned int mod = port & 0x3ul;
  173. if (mod == 0)
  174. scc_pciex_write_port(phb, port, 4, val);
  175. else {
  176. u32 d1 = val & (0xFFFFFFFFul >> (mod * 8));
  177. u32 d2 = val >> ((4 - mod) * 8);
  178. scc_pciex_write_port(phb, port, 4 - mod, d1);
  179. scc_pciex_write_port(phb, port + 1, mod, d2);
  180. }
  181. }
  182. #define PCIEX_PIO_FUNC(size, name) \
  183. static u##size scc_pciex_in##name(unsigned long port) \
  184. { \
  185. struct iowa_bus *bus = iowa_pio_find_bus(port); \
  186. u##size data = __scc_pciex_in##name(bus->phb, port); \
  187. scc_pciex_io_flush(bus); \
  188. return data; \
  189. } \
  190. static void scc_pciex_ins##name(unsigned long p, void *b, unsigned long c) \
  191. { \
  192. struct iowa_bus *bus = iowa_pio_find_bus(p); \
  193. __le##size *dst = b; \
  194. for (; c != 0; c--, dst++) \
  195. *dst = cpu_to_le##size(__scc_pciex_in##name(bus->phb, p)); \
  196. scc_pciex_io_flush(bus); \
  197. } \
  198. static void scc_pciex_out##name(u##size val, unsigned long port) \
  199. { \
  200. struct iowa_bus *bus = iowa_pio_find_bus(port); \
  201. __scc_pciex_out##name(bus->phb, val, port); \
  202. } \
  203. static void scc_pciex_outs##name(unsigned long p, const void *b, \
  204. unsigned long c) \
  205. { \
  206. struct iowa_bus *bus = iowa_pio_find_bus(p); \
  207. const __le##size *src = b; \
  208. for (; c != 0; c--, src++) \
  209. __scc_pciex_out##name(bus->phb, le##size##_to_cpu(*src), p); \
  210. }
  211. #define __le8 u8
  212. #define cpu_to_le8(x) (x)
  213. #define le8_to_cpu(x) (x)
  214. PCIEX_PIO_FUNC(8, b)
  215. PCIEX_PIO_FUNC(16, w)
  216. PCIEX_PIO_FUNC(32, l)
  217. static struct ppc_pci_io scc_pciex_ops = {
  218. .readb = scc_pciex_readb,
  219. .readw = scc_pciex_readw,
  220. .readl = scc_pciex_readl,
  221. .readq = scc_pciex_readq,
  222. .readw_be = scc_pciex_readw_be,
  223. .readl_be = scc_pciex_readl_be,
  224. .readq_be = scc_pciex_readq_be,
  225. .readsb = scc_pciex_readsb,
  226. .readsw = scc_pciex_readsw,
  227. .readsl = scc_pciex_readsl,
  228. .memcpy_fromio = scc_pciex_memcpy_fromio,
  229. .inb = scc_pciex_inb,
  230. .inw = scc_pciex_inw,
  231. .inl = scc_pciex_inl,
  232. .outb = scc_pciex_outb,
  233. .outw = scc_pciex_outw,
  234. .outl = scc_pciex_outl,
  235. .insb = scc_pciex_insb,
  236. .insw = scc_pciex_insw,
  237. .insl = scc_pciex_insl,
  238. .outsb = scc_pciex_outsb,
  239. .outsw = scc_pciex_outsw,
  240. .outsl = scc_pciex_outsl,
  241. };
  242. static int __init scc_pciex_iowa_init(struct iowa_bus *bus, void *data)
  243. {
  244. dma_addr_t dummy_page_da;
  245. void *dummy_page_va;
  246. dummy_page_va = kmalloc(PAGE_SIZE, GFP_KERNEL);
  247. if (!dummy_page_va) {
  248. pr_err("PCIEX:Alloc dummy_page_va failed\n");
  249. return -1;
  250. }
  251. dummy_page_da = dma_map_single(bus->phb->parent, dummy_page_va,
  252. PAGE_SIZE, DMA_FROM_DEVICE);
  253. if (dma_mapping_error(bus->phb->parent, dummy_page_da)) {
  254. pr_err("PCIEX:Map dummy page failed.\n");
  255. kfree(dummy_page_va);
  256. return -1;
  257. }
  258. PEX_OUT(bus->phb->cfg_addr, PEXDMRDADR0, dummy_page_da);
  259. return 0;
  260. }
  261. /*
  262. * config space access
  263. */
  264. #define MK_PEXDADRS(bus_no, dev_no, func_no, addr) \
  265. ((uint32_t)(((addr) & ~0x3UL) | \
  266. ((bus_no) << PEXDADRS_BUSNO_SHIFT) | \
  267. ((dev_no) << PEXDADRS_DEVNO_SHIFT) | \
  268. ((func_no) << PEXDADRS_FUNCNO_SHIFT)))
  269. #define MK_PEXDCMND_BYTE_EN(addr, size) \
  270. ((((0x1 << (size))-1) << ((addr) & 0x3)) << PEXDCMND_BYTE_EN_SHIFT)
  271. #define MK_PEXDCMND(cmd, addr, size) ((cmd) | MK_PEXDCMND_BYTE_EN(addr, size))
  272. static uint32_t config_read_pciex_dev(unsigned int __iomem *base,
  273. uint64_t bus_no, uint64_t dev_no, uint64_t func_no,
  274. uint64_t off, uint64_t size)
  275. {
  276. uint32_t ret;
  277. uint32_t addr, cmd;
  278. addr = MK_PEXDADRS(bus_no, dev_no, func_no, off);
  279. cmd = MK_PEXDCMND(PEXDCMND_CONFIG_READ, off, size);
  280. PEX_OUT(base, PEXDADRS, addr);
  281. PEX_OUT(base, PEXDCMND, cmd);
  282. ret = (PEX_IN(base, PEXDRDATA)
  283. >> ((off & (4-size)) * 8)) & ((0x1 << (size * 8)) - 1);
  284. return ret;
  285. }
  286. static void config_write_pciex_dev(unsigned int __iomem *base, uint64_t bus_no,
  287. uint64_t dev_no, uint64_t func_no, uint64_t off, uint64_t size,
  288. uint32_t data)
  289. {
  290. uint32_t addr, cmd;
  291. addr = MK_PEXDADRS(bus_no, dev_no, func_no, off);
  292. cmd = MK_PEXDCMND(PEXDCMND_CONFIG_WRITE, off, size);
  293. PEX_OUT(base, PEXDADRS, addr);
  294. PEX_OUT(base, PEXDCMND, cmd);
  295. PEX_OUT(base, PEXDWDATA,
  296. (data & ((0x1 << (size * 8)) - 1)) << ((off & (4-size)) * 8));
  297. }
  298. #define MK_PEXCADRS_BYTE_EN(off, len) \
  299. ((((0x1 << (len)) - 1) << ((off) & 0x3)) << PEXCADRS_BYTE_EN_SHIFT)
  300. #define MK_PEXCADRS(cmd, addr, size) \
  301. ((cmd) | MK_PEXCADRS_BYTE_EN(addr, size) | ((addr) & ~0x3))
  302. static uint32_t config_read_pciex_rc(unsigned int __iomem *base,
  303. uint32_t where, uint32_t size)
  304. {
  305. PEX_OUT(base, PEXCADRS, MK_PEXCADRS(PEXCADRS_CMD_READ, where, size));
  306. return (PEX_IN(base, PEXCRDATA)
  307. >> ((where & (4 - size)) * 8)) & ((0x1 << (size * 8)) - 1);
  308. }
  309. static void config_write_pciex_rc(unsigned int __iomem *base, uint32_t where,
  310. uint32_t size, uint32_t val)
  311. {
  312. uint32_t data;
  313. data = (val & ((0x1 << (size * 8)) - 1)) << ((where & (4 - size)) * 8);
  314. PEX_OUT(base, PEXCADRS, MK_PEXCADRS(PEXCADRS_CMD_WRITE, where, size));
  315. PEX_OUT(base, PEXCWDATA, data);
  316. }
  317. /* Interfaces */
  318. /* Note: Work-around
  319. * On SCC PCIEXC, one device is seen on all 32 dev_no.
  320. * As SCC PCIEXC can have only one device on the bus, we look only one dev_no.
  321. * (dev_no = 1)
  322. */
  323. static int scc_pciex_read_config(struct pci_bus *bus, unsigned int devfn,
  324. int where, int size, unsigned int *val)
  325. {
  326. struct pci_controller *phb = pci_bus_to_host(bus);
  327. if (bus->number == phb->first_busno && PCI_SLOT(devfn) != 1) {
  328. *val = ~0;
  329. return PCIBIOS_DEVICE_NOT_FOUND;
  330. }
  331. if (bus->number == 0 && PCI_SLOT(devfn) == 0)
  332. *val = config_read_pciex_rc(phb->cfg_addr, where, size);
  333. else
  334. *val = config_read_pciex_dev(phb->cfg_addr, bus->number,
  335. PCI_SLOT(devfn), PCI_FUNC(devfn), where, size);
  336. return PCIBIOS_SUCCESSFUL;
  337. }
  338. static int scc_pciex_write_config(struct pci_bus *bus, unsigned int devfn,
  339. int where, int size, unsigned int val)
  340. {
  341. struct pci_controller *phb = pci_bus_to_host(bus);
  342. if (bus->number == phb->first_busno && PCI_SLOT(devfn) != 1)
  343. return PCIBIOS_DEVICE_NOT_FOUND;
  344. if (bus->number == 0 && PCI_SLOT(devfn) == 0)
  345. config_write_pciex_rc(phb->cfg_addr, where, size, val);
  346. else
  347. config_write_pciex_dev(phb->cfg_addr, bus->number,
  348. PCI_SLOT(devfn), PCI_FUNC(devfn), where, size, val);
  349. return PCIBIOS_SUCCESSFUL;
  350. }
  351. static struct pci_ops scc_pciex_pci_ops = {
  352. scc_pciex_read_config,
  353. scc_pciex_write_config,
  354. };
  355. static void pciex_clear_intr_all(unsigned int __iomem *base)
  356. {
  357. PEX_OUT(base, PEXAERRSTS, 0xffffffff);
  358. PEX_OUT(base, PEXPRERRSTS, 0xffffffff);
  359. PEX_OUT(base, PEXINTSTS, 0xffffffff);
  360. }
  361. #if 0
  362. static void pciex_disable_intr_all(unsigned int *base)
  363. {
  364. PEX_OUT(base, PEXINTMASK, 0x0);
  365. PEX_OUT(base, PEXAERRMASK, 0x0);
  366. PEX_OUT(base, PEXPRERRMASK, 0x0);
  367. PEX_OUT(base, PEXVDMASK, 0x0);
  368. }
  369. #endif
  370. static void pciex_enable_intr_all(unsigned int __iomem *base)
  371. {
  372. PEX_OUT(base, PEXINTMASK, 0x0000e7f1);
  373. PEX_OUT(base, PEXAERRMASK, 0x03ff01ff);
  374. PEX_OUT(base, PEXPRERRMASK, 0x0001010f);
  375. PEX_OUT(base, PEXVDMASK, 0x00000001);
  376. }
  377. static void pciex_check_status(unsigned int __iomem *base)
  378. {
  379. uint32_t err = 0;
  380. uint32_t intsts, aerr, prerr, rcvcp, lenerr;
  381. uint32_t maea, maec;
  382. intsts = PEX_IN(base, PEXINTSTS);
  383. aerr = PEX_IN(base, PEXAERRSTS);
  384. prerr = PEX_IN(base, PEXPRERRSTS);
  385. rcvcp = PEX_IN(base, PEXRCVCPLIDA);
  386. lenerr = PEX_IN(base, PEXLENERRIDA);
  387. if (intsts || aerr || prerr || rcvcp || lenerr)
  388. err = 1;
  389. pr_info("PCEXC interrupt!!\n");
  390. pr_info("PEXINTSTS :0x%08x\n", intsts);
  391. pr_info("PEXAERRSTS :0x%08x\n", aerr);
  392. pr_info("PEXPRERRSTS :0x%08x\n", prerr);
  393. pr_info("PEXRCVCPLIDA :0x%08x\n", rcvcp);
  394. pr_info("PEXLENERRIDA :0x%08x\n", lenerr);
  395. /* print detail of Protection Error */
  396. if (intsts & 0x00004000) {
  397. uint32_t i, n;
  398. for (i = 0; i < 4; i++) {
  399. n = 1 << i;
  400. if (prerr & n) {
  401. maea = PEX_IN(base, PEXMAEA(i));
  402. maec = PEX_IN(base, PEXMAEC(i));
  403. pr_info("PEXMAEC%d :0x%08x\n", i, maec);
  404. pr_info("PEXMAEA%d :0x%08x\n", i, maea);
  405. }
  406. }
  407. }
  408. if (err)
  409. pciex_clear_intr_all(base);
  410. }
  411. static irqreturn_t pciex_handle_internal_irq(int irq, void *dev_id)
  412. {
  413. struct pci_controller *phb = dev_id;
  414. pr_debug("PCIEX:pciex_handle_internal_irq(irq=%d)\n", irq);
  415. BUG_ON(phb->cfg_addr == NULL);
  416. pciex_check_status(phb->cfg_addr);
  417. return IRQ_HANDLED;
  418. }
  419. static __init int celleb_setup_pciex(struct device_node *node,
  420. struct pci_controller *phb)
  421. {
  422. struct resource r;
  423. struct of_irq oirq;
  424. int virq;
  425. /* SMMIO registers; used inside this file */
  426. if (of_address_to_resource(node, 0, &r)) {
  427. pr_err("PCIEXC:Failed to get config resource.\n");
  428. return 1;
  429. }
  430. phb->cfg_addr = ioremap(r.start, resource_size(&r));
  431. if (!phb->cfg_addr) {
  432. pr_err("PCIEXC:Failed to remap SMMIO region.\n");
  433. return 1;
  434. }
  435. /* Not use cfg_data, cmd and data regs are near address reg */
  436. phb->cfg_data = NULL;
  437. /* set pci_ops */
  438. phb->ops = &scc_pciex_pci_ops;
  439. /* internal interrupt handler */
  440. if (of_irq_map_one(node, 1, &oirq)) {
  441. pr_err("PCIEXC:Failed to map irq\n");
  442. goto error;
  443. }
  444. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  445. oirq.size);
  446. if (request_irq(virq, pciex_handle_internal_irq,
  447. IRQF_DISABLED, "pciex", (void *)phb)) {
  448. pr_err("PCIEXC:Failed to request irq\n");
  449. goto error;
  450. }
  451. /* enable all interrupts */
  452. pciex_clear_intr_all(phb->cfg_addr);
  453. pciex_enable_intr_all(phb->cfg_addr);
  454. /* MSI: TBD */
  455. return 0;
  456. error:
  457. phb->cfg_data = NULL;
  458. if (phb->cfg_addr)
  459. iounmap(phb->cfg_addr);
  460. phb->cfg_addr = NULL;
  461. return 1;
  462. }
  463. struct celleb_phb_spec celleb_pciex_spec __initdata = {
  464. .setup = celleb_setup_pciex,
  465. .ops = &scc_pciex_ops,
  466. .iowa_init = &scc_pciex_iowa_init,
  467. };