slb.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * PowerPC64 SLB support.
  3. *
  4. * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
  5. * Based on earlier code written by:
  6. * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
  7. * Copyright (c) 2001 Dave Engebretsen
  8. * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <asm/pgtable.h>
  17. #include <asm/mmu.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/paca.h>
  20. #include <asm/cputable.h>
  21. #include <asm/cacheflush.h>
  22. #include <asm/smp.h>
  23. #include <asm/firmware.h>
  24. #include <linux/compiler.h>
  25. #include <asm/udbg.h>
  26. #include <asm/code-patching.h>
  27. extern void slb_allocate_realmode(unsigned long ea);
  28. extern void slb_allocate_user(unsigned long ea);
  29. static void slb_allocate(unsigned long ea)
  30. {
  31. /* Currently, we do real mode for all SLBs including user, but
  32. * that will change if we bring back dynamic VSIDs
  33. */
  34. slb_allocate_realmode(ea);
  35. }
  36. #define slb_esid_mask(ssize) \
  37. (((ssize) == MMU_SEGSIZE_256M)? ESID_MASK: ESID_MASK_1T)
  38. static inline unsigned long mk_esid_data(unsigned long ea, int ssize,
  39. unsigned long slot)
  40. {
  41. return (ea & slb_esid_mask(ssize)) | SLB_ESID_V | slot;
  42. }
  43. #define slb_vsid_shift(ssize) \
  44. ((ssize) == MMU_SEGSIZE_256M? SLB_VSID_SHIFT: SLB_VSID_SHIFT_1T)
  45. static inline unsigned long mk_vsid_data(unsigned long ea, int ssize,
  46. unsigned long flags)
  47. {
  48. return (get_kernel_vsid(ea, ssize) << slb_vsid_shift(ssize)) | flags |
  49. ((unsigned long) ssize << SLB_VSID_SSIZE_SHIFT);
  50. }
  51. static inline void slb_shadow_update(unsigned long ea, int ssize,
  52. unsigned long flags,
  53. unsigned long entry)
  54. {
  55. /*
  56. * Clear the ESID first so the entry is not valid while we are
  57. * updating it. No write barriers are needed here, provided
  58. * we only update the current CPU's SLB shadow buffer.
  59. */
  60. get_slb_shadow()->save_area[entry].esid = 0;
  61. get_slb_shadow()->save_area[entry].vsid = mk_vsid_data(ea, ssize, flags);
  62. get_slb_shadow()->save_area[entry].esid = mk_esid_data(ea, ssize, entry);
  63. }
  64. static inline void slb_shadow_clear(unsigned long entry)
  65. {
  66. get_slb_shadow()->save_area[entry].esid = 0;
  67. }
  68. static inline void create_shadowed_slbe(unsigned long ea, int ssize,
  69. unsigned long flags,
  70. unsigned long entry)
  71. {
  72. /*
  73. * Updating the shadow buffer before writing the SLB ensures
  74. * we don't get a stale entry here if we get preempted by PHYP
  75. * between these two statements.
  76. */
  77. slb_shadow_update(ea, ssize, flags, entry);
  78. asm volatile("slbmte %0,%1" :
  79. : "r" (mk_vsid_data(ea, ssize, flags)),
  80. "r" (mk_esid_data(ea, ssize, entry))
  81. : "memory" );
  82. }
  83. static void __slb_flush_and_rebolt(void)
  84. {
  85. /* If you change this make sure you change SLB_NUM_BOLTED
  86. * appropriately too. */
  87. unsigned long linear_llp, vmalloc_llp, lflags, vflags;
  88. unsigned long ksp_esid_data, ksp_vsid_data;
  89. linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
  90. vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
  91. lflags = SLB_VSID_KERNEL | linear_llp;
  92. vflags = SLB_VSID_KERNEL | vmalloc_llp;
  93. ksp_esid_data = mk_esid_data(get_paca()->kstack, mmu_kernel_ssize, 2);
  94. if ((ksp_esid_data & ~0xfffffffUL) <= PAGE_OFFSET) {
  95. ksp_esid_data &= ~SLB_ESID_V;
  96. ksp_vsid_data = 0;
  97. slb_shadow_clear(2);
  98. } else {
  99. /* Update stack entry; others don't change */
  100. slb_shadow_update(get_paca()->kstack, mmu_kernel_ssize, lflags, 2);
  101. ksp_vsid_data = get_slb_shadow()->save_area[2].vsid;
  102. }
  103. /* We need to do this all in asm, so we're sure we don't touch
  104. * the stack between the slbia and rebolting it. */
  105. asm volatile("isync\n"
  106. "slbia\n"
  107. /* Slot 1 - first VMALLOC segment */
  108. "slbmte %0,%1\n"
  109. /* Slot 2 - kernel stack */
  110. "slbmte %2,%3\n"
  111. "isync"
  112. :: "r"(mk_vsid_data(VMALLOC_START, mmu_kernel_ssize, vflags)),
  113. "r"(mk_esid_data(VMALLOC_START, mmu_kernel_ssize, 1)),
  114. "r"(ksp_vsid_data),
  115. "r"(ksp_esid_data)
  116. : "memory");
  117. }
  118. void slb_flush_and_rebolt(void)
  119. {
  120. WARN_ON(!irqs_disabled());
  121. /*
  122. * We can't take a PMU exception in the following code, so hard
  123. * disable interrupts.
  124. */
  125. hard_irq_disable();
  126. __slb_flush_and_rebolt();
  127. get_paca()->slb_cache_ptr = 0;
  128. }
  129. void slb_vmalloc_update(void)
  130. {
  131. unsigned long vflags;
  132. vflags = SLB_VSID_KERNEL | mmu_psize_defs[mmu_vmalloc_psize].sllp;
  133. slb_shadow_update(VMALLOC_START, mmu_kernel_ssize, vflags, 1);
  134. slb_flush_and_rebolt();
  135. }
  136. /* Helper function to compare esids. There are four cases to handle.
  137. * 1. The system is not 1T segment size capable. Use the GET_ESID compare.
  138. * 2. The system is 1T capable, both addresses are < 1T, use the GET_ESID compare.
  139. * 3. The system is 1T capable, only one of the two addresses is > 1T. This is not a match.
  140. * 4. The system is 1T capable, both addresses are > 1T, use the GET_ESID_1T macro to compare.
  141. */
  142. static inline int esids_match(unsigned long addr1, unsigned long addr2)
  143. {
  144. int esid_1t_count;
  145. /* System is not 1T segment size capable. */
  146. if (!mmu_has_feature(MMU_FTR_1T_SEGMENT))
  147. return (GET_ESID(addr1) == GET_ESID(addr2));
  148. esid_1t_count = (((addr1 >> SID_SHIFT_1T) != 0) +
  149. ((addr2 >> SID_SHIFT_1T) != 0));
  150. /* both addresses are < 1T */
  151. if (esid_1t_count == 0)
  152. return (GET_ESID(addr1) == GET_ESID(addr2));
  153. /* One address < 1T, the other > 1T. Not a match */
  154. if (esid_1t_count == 1)
  155. return 0;
  156. /* Both addresses are > 1T. */
  157. return (GET_ESID_1T(addr1) == GET_ESID_1T(addr2));
  158. }
  159. /* Flush all user entries from the segment table of the current processor. */
  160. void switch_slb(struct task_struct *tsk, struct mm_struct *mm)
  161. {
  162. unsigned long offset;
  163. unsigned long slbie_data = 0;
  164. unsigned long pc = KSTK_EIP(tsk);
  165. unsigned long stack = KSTK_ESP(tsk);
  166. unsigned long exec_base;
  167. /*
  168. * We need interrupts hard-disabled here, not just soft-disabled,
  169. * so that a PMU interrupt can't occur, which might try to access
  170. * user memory (to get a stack trace) and possible cause an SLB miss
  171. * which would update the slb_cache/slb_cache_ptr fields in the PACA.
  172. */
  173. hard_irq_disable();
  174. offset = get_paca()->slb_cache_ptr;
  175. if (!mmu_has_feature(MMU_FTR_NO_SLBIE_B) &&
  176. offset <= SLB_CACHE_ENTRIES) {
  177. int i;
  178. asm volatile("isync" : : : "memory");
  179. for (i = 0; i < offset; i++) {
  180. slbie_data = (unsigned long)get_paca()->slb_cache[i]
  181. << SID_SHIFT; /* EA */
  182. slbie_data |= user_segment_size(slbie_data)
  183. << SLBIE_SSIZE_SHIFT;
  184. slbie_data |= SLBIE_C; /* C set for user addresses */
  185. asm volatile("slbie %0" : : "r" (slbie_data));
  186. }
  187. asm volatile("isync" : : : "memory");
  188. } else {
  189. __slb_flush_and_rebolt();
  190. }
  191. /* Workaround POWER5 < DD2.1 issue */
  192. if (offset == 1 || offset > SLB_CACHE_ENTRIES)
  193. asm volatile("slbie %0" : : "r" (slbie_data));
  194. get_paca()->slb_cache_ptr = 0;
  195. get_paca()->context = mm->context;
  196. /*
  197. * preload some userspace segments into the SLB.
  198. * Almost all 32 and 64bit PowerPC executables are linked at
  199. * 0x10000000 so it makes sense to preload this segment.
  200. */
  201. exec_base = 0x10000000;
  202. if (is_kernel_addr(pc) || is_kernel_addr(stack) ||
  203. is_kernel_addr(exec_base))
  204. return;
  205. slb_allocate(pc);
  206. if (!esids_match(pc, stack))
  207. slb_allocate(stack);
  208. if (!esids_match(pc, exec_base) &&
  209. !esids_match(stack, exec_base))
  210. slb_allocate(exec_base);
  211. }
  212. static inline void patch_slb_encoding(unsigned int *insn_addr,
  213. unsigned int immed)
  214. {
  215. int insn = (*insn_addr & 0xffff0000) | immed;
  216. patch_instruction(insn_addr, insn);
  217. }
  218. void slb_set_size(u16 size)
  219. {
  220. extern unsigned int *slb_compare_rr_to_size;
  221. if (mmu_slb_size == size)
  222. return;
  223. mmu_slb_size = size;
  224. patch_slb_encoding(slb_compare_rr_to_size, mmu_slb_size);
  225. }
  226. void slb_initialize(void)
  227. {
  228. unsigned long linear_llp, vmalloc_llp, io_llp;
  229. unsigned long lflags, vflags;
  230. static int slb_encoding_inited;
  231. extern unsigned int *slb_miss_kernel_load_linear;
  232. extern unsigned int *slb_miss_kernel_load_io;
  233. extern unsigned int *slb_compare_rr_to_size;
  234. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  235. extern unsigned int *slb_miss_kernel_load_vmemmap;
  236. unsigned long vmemmap_llp;
  237. #endif
  238. /* Prepare our SLB miss handler based on our page size */
  239. linear_llp = mmu_psize_defs[mmu_linear_psize].sllp;
  240. io_llp = mmu_psize_defs[mmu_io_psize].sllp;
  241. vmalloc_llp = mmu_psize_defs[mmu_vmalloc_psize].sllp;
  242. get_paca()->vmalloc_sllp = SLB_VSID_KERNEL | vmalloc_llp;
  243. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  244. vmemmap_llp = mmu_psize_defs[mmu_vmemmap_psize].sllp;
  245. #endif
  246. if (!slb_encoding_inited) {
  247. slb_encoding_inited = 1;
  248. patch_slb_encoding(slb_miss_kernel_load_linear,
  249. SLB_VSID_KERNEL | linear_llp);
  250. patch_slb_encoding(slb_miss_kernel_load_io,
  251. SLB_VSID_KERNEL | io_llp);
  252. patch_slb_encoding(slb_compare_rr_to_size,
  253. mmu_slb_size);
  254. pr_devel("SLB: linear LLP = %04lx\n", linear_llp);
  255. pr_devel("SLB: io LLP = %04lx\n", io_llp);
  256. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  257. patch_slb_encoding(slb_miss_kernel_load_vmemmap,
  258. SLB_VSID_KERNEL | vmemmap_llp);
  259. pr_devel("SLB: vmemmap LLP = %04lx\n", vmemmap_llp);
  260. #endif
  261. }
  262. get_paca()->stab_rr = SLB_NUM_BOLTED;
  263. /* On iSeries the bolted entries have already been set up by
  264. * the hypervisor from the lparMap data in head.S */
  265. if (firmware_has_feature(FW_FEATURE_ISERIES))
  266. return;
  267. lflags = SLB_VSID_KERNEL | linear_llp;
  268. vflags = SLB_VSID_KERNEL | vmalloc_llp;
  269. /* Invalidate the entire SLB (even slot 0) & all the ERATS */
  270. asm volatile("isync":::"memory");
  271. asm volatile("slbmte %0,%0"::"r" (0) : "memory");
  272. asm volatile("isync; slbia; isync":::"memory");
  273. create_shadowed_slbe(PAGE_OFFSET, mmu_kernel_ssize, lflags, 0);
  274. create_shadowed_slbe(VMALLOC_START, mmu_kernel_ssize, vflags, 1);
  275. /* For the boot cpu, we're running on the stack in init_thread_union,
  276. * which is in the first segment of the linear mapping, and also
  277. * get_paca()->kstack hasn't been initialized yet.
  278. * For secondary cpus, we need to bolt the kernel stack entry now.
  279. */
  280. slb_shadow_clear(2);
  281. if (raw_smp_processor_id() != boot_cpuid &&
  282. (get_paca()->kstack & slb_esid_mask(mmu_kernel_ssize)) > PAGE_OFFSET)
  283. create_shadowed_slbe(get_paca()->kstack,
  284. mmu_kernel_ssize, lflags, 2);
  285. asm volatile("isync":::"memory");
  286. }