math_efp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * arch/powerpc/math-emu/math_efp.c
  3. *
  4. * Copyright (C) 2006-2008, 2010 Freescale Semiconductor, Inc.
  5. *
  6. * Author: Ebony Zhu, <ebony.zhu@freescale.com>
  7. * Yu Liu, <yu.liu@freescale.com>
  8. *
  9. * Derived from arch/alpha/math-emu/math.c
  10. * arch/powerpc/math-emu/math.c
  11. *
  12. * Description:
  13. * This file is the exception handler to make E500 SPE instructions
  14. * fully comply with IEEE-754 floating point standard.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License
  18. * as published by the Free Software Foundation; either version
  19. * 2 of the License, or (at your option) any later version.
  20. */
  21. #include <linux/types.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/reg.h>
  24. #define FP_EX_BOOKE_E500_SPE
  25. #include <asm/sfp-machine.h>
  26. #include <math-emu/soft-fp.h>
  27. #include <math-emu/single.h>
  28. #include <math-emu/double.h>
  29. #define EFAPU 0x4
  30. #define VCT 0x4
  31. #define SPFP 0x6
  32. #define DPFP 0x7
  33. #define EFSADD 0x2c0
  34. #define EFSSUB 0x2c1
  35. #define EFSABS 0x2c4
  36. #define EFSNABS 0x2c5
  37. #define EFSNEG 0x2c6
  38. #define EFSMUL 0x2c8
  39. #define EFSDIV 0x2c9
  40. #define EFSCMPGT 0x2cc
  41. #define EFSCMPLT 0x2cd
  42. #define EFSCMPEQ 0x2ce
  43. #define EFSCFD 0x2cf
  44. #define EFSCFSI 0x2d1
  45. #define EFSCTUI 0x2d4
  46. #define EFSCTSI 0x2d5
  47. #define EFSCTUF 0x2d6
  48. #define EFSCTSF 0x2d7
  49. #define EFSCTUIZ 0x2d8
  50. #define EFSCTSIZ 0x2da
  51. #define EVFSADD 0x280
  52. #define EVFSSUB 0x281
  53. #define EVFSABS 0x284
  54. #define EVFSNABS 0x285
  55. #define EVFSNEG 0x286
  56. #define EVFSMUL 0x288
  57. #define EVFSDIV 0x289
  58. #define EVFSCMPGT 0x28c
  59. #define EVFSCMPLT 0x28d
  60. #define EVFSCMPEQ 0x28e
  61. #define EVFSCTUI 0x294
  62. #define EVFSCTSI 0x295
  63. #define EVFSCTUF 0x296
  64. #define EVFSCTSF 0x297
  65. #define EVFSCTUIZ 0x298
  66. #define EVFSCTSIZ 0x29a
  67. #define EFDADD 0x2e0
  68. #define EFDSUB 0x2e1
  69. #define EFDABS 0x2e4
  70. #define EFDNABS 0x2e5
  71. #define EFDNEG 0x2e6
  72. #define EFDMUL 0x2e8
  73. #define EFDDIV 0x2e9
  74. #define EFDCTUIDZ 0x2ea
  75. #define EFDCTSIDZ 0x2eb
  76. #define EFDCMPGT 0x2ec
  77. #define EFDCMPLT 0x2ed
  78. #define EFDCMPEQ 0x2ee
  79. #define EFDCFS 0x2ef
  80. #define EFDCTUI 0x2f4
  81. #define EFDCTSI 0x2f5
  82. #define EFDCTUF 0x2f6
  83. #define EFDCTSF 0x2f7
  84. #define EFDCTUIZ 0x2f8
  85. #define EFDCTSIZ 0x2fa
  86. #define AB 2
  87. #define XA 3
  88. #define XB 4
  89. #define XCR 5
  90. #define NOTYPE 0
  91. #define SIGN_BIT_S (1UL << 31)
  92. #define SIGN_BIT_D (1ULL << 63)
  93. #define FP_EX_MASK (FP_EX_INEXACT | FP_EX_INVALID | FP_EX_DIVZERO | \
  94. FP_EX_UNDERFLOW | FP_EX_OVERFLOW)
  95. static int have_e500_cpu_a005_erratum;
  96. union dw_union {
  97. u64 dp[1];
  98. u32 wp[2];
  99. };
  100. static unsigned long insn_type(unsigned long speinsn)
  101. {
  102. unsigned long ret = NOTYPE;
  103. switch (speinsn & 0x7ff) {
  104. case EFSABS: ret = XA; break;
  105. case EFSADD: ret = AB; break;
  106. case EFSCFD: ret = XB; break;
  107. case EFSCMPEQ: ret = XCR; break;
  108. case EFSCMPGT: ret = XCR; break;
  109. case EFSCMPLT: ret = XCR; break;
  110. case EFSCTSF: ret = XB; break;
  111. case EFSCTSI: ret = XB; break;
  112. case EFSCTSIZ: ret = XB; break;
  113. case EFSCTUF: ret = XB; break;
  114. case EFSCTUI: ret = XB; break;
  115. case EFSCTUIZ: ret = XB; break;
  116. case EFSDIV: ret = AB; break;
  117. case EFSMUL: ret = AB; break;
  118. case EFSNABS: ret = XA; break;
  119. case EFSNEG: ret = XA; break;
  120. case EFSSUB: ret = AB; break;
  121. case EFSCFSI: ret = XB; break;
  122. case EVFSABS: ret = XA; break;
  123. case EVFSADD: ret = AB; break;
  124. case EVFSCMPEQ: ret = XCR; break;
  125. case EVFSCMPGT: ret = XCR; break;
  126. case EVFSCMPLT: ret = XCR; break;
  127. case EVFSCTSF: ret = XB; break;
  128. case EVFSCTSI: ret = XB; break;
  129. case EVFSCTSIZ: ret = XB; break;
  130. case EVFSCTUF: ret = XB; break;
  131. case EVFSCTUI: ret = XB; break;
  132. case EVFSCTUIZ: ret = XB; break;
  133. case EVFSDIV: ret = AB; break;
  134. case EVFSMUL: ret = AB; break;
  135. case EVFSNABS: ret = XA; break;
  136. case EVFSNEG: ret = XA; break;
  137. case EVFSSUB: ret = AB; break;
  138. case EFDABS: ret = XA; break;
  139. case EFDADD: ret = AB; break;
  140. case EFDCFS: ret = XB; break;
  141. case EFDCMPEQ: ret = XCR; break;
  142. case EFDCMPGT: ret = XCR; break;
  143. case EFDCMPLT: ret = XCR; break;
  144. case EFDCTSF: ret = XB; break;
  145. case EFDCTSI: ret = XB; break;
  146. case EFDCTSIDZ: ret = XB; break;
  147. case EFDCTSIZ: ret = XB; break;
  148. case EFDCTUF: ret = XB; break;
  149. case EFDCTUI: ret = XB; break;
  150. case EFDCTUIDZ: ret = XB; break;
  151. case EFDCTUIZ: ret = XB; break;
  152. case EFDDIV: ret = AB; break;
  153. case EFDMUL: ret = AB; break;
  154. case EFDNABS: ret = XA; break;
  155. case EFDNEG: ret = XA; break;
  156. case EFDSUB: ret = AB; break;
  157. default:
  158. printk(KERN_ERR "\nOoops! SPE instruction no type found.");
  159. printk(KERN_ERR "\ninst code: %08lx\n", speinsn);
  160. }
  161. return ret;
  162. }
  163. int do_spe_mathemu(struct pt_regs *regs)
  164. {
  165. FP_DECL_EX;
  166. int IR, cmp;
  167. unsigned long type, func, fc, fa, fb, src, speinsn;
  168. union dw_union vc, va, vb;
  169. if (get_user(speinsn, (unsigned int __user *) regs->nip))
  170. return -EFAULT;
  171. if ((speinsn >> 26) != EFAPU)
  172. return -EINVAL; /* not an spe instruction */
  173. type = insn_type(speinsn);
  174. if (type == NOTYPE)
  175. return -ENOSYS;
  176. func = speinsn & 0x7ff;
  177. fc = (speinsn >> 21) & 0x1f;
  178. fa = (speinsn >> 16) & 0x1f;
  179. fb = (speinsn >> 11) & 0x1f;
  180. src = (speinsn >> 5) & 0x7;
  181. vc.wp[0] = current->thread.evr[fc];
  182. vc.wp[1] = regs->gpr[fc];
  183. va.wp[0] = current->thread.evr[fa];
  184. va.wp[1] = regs->gpr[fa];
  185. vb.wp[0] = current->thread.evr[fb];
  186. vb.wp[1] = regs->gpr[fb];
  187. __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
  188. #ifdef DEBUG
  189. printk("speinsn:%08lx spefscr:%08lx\n", speinsn, __FPU_FPSCR);
  190. printk("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
  191. printk("va: %08x %08x\n", va.wp[0], va.wp[1]);
  192. printk("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
  193. #endif
  194. switch (src) {
  195. case SPFP: {
  196. FP_DECL_S(SA); FP_DECL_S(SB); FP_DECL_S(SR);
  197. switch (type) {
  198. case AB:
  199. case XCR:
  200. FP_UNPACK_SP(SA, va.wp + 1);
  201. case XB:
  202. FP_UNPACK_SP(SB, vb.wp + 1);
  203. break;
  204. case XA:
  205. FP_UNPACK_SP(SA, va.wp + 1);
  206. break;
  207. }
  208. #ifdef DEBUG
  209. printk("SA: %ld %08lx %ld (%ld)\n", SA_s, SA_f, SA_e, SA_c);
  210. printk("SB: %ld %08lx %ld (%ld)\n", SB_s, SB_f, SB_e, SB_c);
  211. #endif
  212. switch (func) {
  213. case EFSABS:
  214. vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
  215. goto update_regs;
  216. case EFSNABS:
  217. vc.wp[1] = va.wp[1] | SIGN_BIT_S;
  218. goto update_regs;
  219. case EFSNEG:
  220. vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
  221. goto update_regs;
  222. case EFSADD:
  223. FP_ADD_S(SR, SA, SB);
  224. goto pack_s;
  225. case EFSSUB:
  226. FP_SUB_S(SR, SA, SB);
  227. goto pack_s;
  228. case EFSMUL:
  229. FP_MUL_S(SR, SA, SB);
  230. goto pack_s;
  231. case EFSDIV:
  232. FP_DIV_S(SR, SA, SB);
  233. goto pack_s;
  234. case EFSCMPEQ:
  235. cmp = 0;
  236. goto cmp_s;
  237. case EFSCMPGT:
  238. cmp = 1;
  239. goto cmp_s;
  240. case EFSCMPLT:
  241. cmp = -1;
  242. goto cmp_s;
  243. case EFSCTSF:
  244. case EFSCTUF:
  245. if (!((vb.wp[1] >> 23) == 0xff && ((vb.wp[1] & 0x7fffff) > 0))) {
  246. /* NaN */
  247. if (((vb.wp[1] >> 23) & 0xff) == 0) {
  248. /* denorm */
  249. vc.wp[1] = 0x0;
  250. } else if ((vb.wp[1] >> 31) == 0) {
  251. /* positive normal */
  252. vc.wp[1] = (func == EFSCTSF) ?
  253. 0x7fffffff : 0xffffffff;
  254. } else { /* negative normal */
  255. vc.wp[1] = (func == EFSCTSF) ?
  256. 0x80000000 : 0x0;
  257. }
  258. } else { /* rB is NaN */
  259. vc.wp[1] = 0x0;
  260. }
  261. goto update_regs;
  262. case EFSCFD: {
  263. FP_DECL_D(DB);
  264. FP_CLEAR_EXCEPTIONS;
  265. FP_UNPACK_DP(DB, vb.dp);
  266. #ifdef DEBUG
  267. printk("DB: %ld %08lx %08lx %ld (%ld)\n",
  268. DB_s, DB_f1, DB_f0, DB_e, DB_c);
  269. #endif
  270. FP_CONV(S, D, 1, 2, SR, DB);
  271. goto pack_s;
  272. }
  273. case EFSCTSI:
  274. case EFSCTSIZ:
  275. case EFSCTUI:
  276. case EFSCTUIZ:
  277. if (func & 0x4) {
  278. _FP_ROUND(1, SB);
  279. } else {
  280. _FP_ROUND_ZERO(1, SB);
  281. }
  282. FP_TO_INT_S(vc.wp[1], SB, 32,
  283. (((func & 0x3) != 0) || SB_s));
  284. goto update_regs;
  285. default:
  286. goto illegal;
  287. }
  288. break;
  289. pack_s:
  290. #ifdef DEBUG
  291. printk("SR: %ld %08lx %ld (%ld)\n", SR_s, SR_f, SR_e, SR_c);
  292. #endif
  293. FP_PACK_SP(vc.wp + 1, SR);
  294. goto update_regs;
  295. cmp_s:
  296. FP_CMP_S(IR, SA, SB, 3);
  297. if (IR == 3 && (FP_ISSIGNAN_S(SA) || FP_ISSIGNAN_S(SB)))
  298. FP_SET_EXCEPTION(FP_EX_INVALID);
  299. if (IR == cmp) {
  300. IR = 0x4;
  301. } else {
  302. IR = 0;
  303. }
  304. goto update_ccr;
  305. }
  306. case DPFP: {
  307. FP_DECL_D(DA); FP_DECL_D(DB); FP_DECL_D(DR);
  308. switch (type) {
  309. case AB:
  310. case XCR:
  311. FP_UNPACK_DP(DA, va.dp);
  312. case XB:
  313. FP_UNPACK_DP(DB, vb.dp);
  314. break;
  315. case XA:
  316. FP_UNPACK_DP(DA, va.dp);
  317. break;
  318. }
  319. #ifdef DEBUG
  320. printk("DA: %ld %08lx %08lx %ld (%ld)\n",
  321. DA_s, DA_f1, DA_f0, DA_e, DA_c);
  322. printk("DB: %ld %08lx %08lx %ld (%ld)\n",
  323. DB_s, DB_f1, DB_f0, DB_e, DB_c);
  324. #endif
  325. switch (func) {
  326. case EFDABS:
  327. vc.dp[0] = va.dp[0] & ~SIGN_BIT_D;
  328. goto update_regs;
  329. case EFDNABS:
  330. vc.dp[0] = va.dp[0] | SIGN_BIT_D;
  331. goto update_regs;
  332. case EFDNEG:
  333. vc.dp[0] = va.dp[0] ^ SIGN_BIT_D;
  334. goto update_regs;
  335. case EFDADD:
  336. FP_ADD_D(DR, DA, DB);
  337. goto pack_d;
  338. case EFDSUB:
  339. FP_SUB_D(DR, DA, DB);
  340. goto pack_d;
  341. case EFDMUL:
  342. FP_MUL_D(DR, DA, DB);
  343. goto pack_d;
  344. case EFDDIV:
  345. FP_DIV_D(DR, DA, DB);
  346. goto pack_d;
  347. case EFDCMPEQ:
  348. cmp = 0;
  349. goto cmp_d;
  350. case EFDCMPGT:
  351. cmp = 1;
  352. goto cmp_d;
  353. case EFDCMPLT:
  354. cmp = -1;
  355. goto cmp_d;
  356. case EFDCTSF:
  357. case EFDCTUF:
  358. if (!((vb.wp[0] >> 20) == 0x7ff &&
  359. ((vb.wp[0] & 0xfffff) > 0 || (vb.wp[1] > 0)))) {
  360. /* not a NaN */
  361. if (((vb.wp[0] >> 20) & 0x7ff) == 0) {
  362. /* denorm */
  363. vc.wp[1] = 0x0;
  364. } else if ((vb.wp[0] >> 31) == 0) {
  365. /* positive normal */
  366. vc.wp[1] = (func == EFDCTSF) ?
  367. 0x7fffffff : 0xffffffff;
  368. } else { /* negative normal */
  369. vc.wp[1] = (func == EFDCTSF) ?
  370. 0x80000000 : 0x0;
  371. }
  372. } else { /* NaN */
  373. vc.wp[1] = 0x0;
  374. }
  375. goto update_regs;
  376. case EFDCFS: {
  377. FP_DECL_S(SB);
  378. FP_CLEAR_EXCEPTIONS;
  379. FP_UNPACK_SP(SB, vb.wp + 1);
  380. #ifdef DEBUG
  381. printk("SB: %ld %08lx %ld (%ld)\n",
  382. SB_s, SB_f, SB_e, SB_c);
  383. #endif
  384. FP_CONV(D, S, 2, 1, DR, SB);
  385. goto pack_d;
  386. }
  387. case EFDCTUIDZ:
  388. case EFDCTSIDZ:
  389. _FP_ROUND_ZERO(2, DB);
  390. FP_TO_INT_D(vc.dp[0], DB, 64, ((func & 0x1) == 0));
  391. goto update_regs;
  392. case EFDCTUI:
  393. case EFDCTSI:
  394. case EFDCTUIZ:
  395. case EFDCTSIZ:
  396. if (func & 0x4) {
  397. _FP_ROUND(2, DB);
  398. } else {
  399. _FP_ROUND_ZERO(2, DB);
  400. }
  401. FP_TO_INT_D(vc.wp[1], DB, 32,
  402. (((func & 0x3) != 0) || DB_s));
  403. goto update_regs;
  404. default:
  405. goto illegal;
  406. }
  407. break;
  408. pack_d:
  409. #ifdef DEBUG
  410. printk("DR: %ld %08lx %08lx %ld (%ld)\n",
  411. DR_s, DR_f1, DR_f0, DR_e, DR_c);
  412. #endif
  413. FP_PACK_DP(vc.dp, DR);
  414. goto update_regs;
  415. cmp_d:
  416. FP_CMP_D(IR, DA, DB, 3);
  417. if (IR == 3 && (FP_ISSIGNAN_D(DA) || FP_ISSIGNAN_D(DB)))
  418. FP_SET_EXCEPTION(FP_EX_INVALID);
  419. if (IR == cmp) {
  420. IR = 0x4;
  421. } else {
  422. IR = 0;
  423. }
  424. goto update_ccr;
  425. }
  426. case VCT: {
  427. FP_DECL_S(SA0); FP_DECL_S(SB0); FP_DECL_S(SR0);
  428. FP_DECL_S(SA1); FP_DECL_S(SB1); FP_DECL_S(SR1);
  429. int IR0, IR1;
  430. switch (type) {
  431. case AB:
  432. case XCR:
  433. FP_UNPACK_SP(SA0, va.wp);
  434. FP_UNPACK_SP(SA1, va.wp + 1);
  435. case XB:
  436. FP_UNPACK_SP(SB0, vb.wp);
  437. FP_UNPACK_SP(SB1, vb.wp + 1);
  438. break;
  439. case XA:
  440. FP_UNPACK_SP(SA0, va.wp);
  441. FP_UNPACK_SP(SA1, va.wp + 1);
  442. break;
  443. }
  444. #ifdef DEBUG
  445. printk("SA0: %ld %08lx %ld (%ld)\n", SA0_s, SA0_f, SA0_e, SA0_c);
  446. printk("SA1: %ld %08lx %ld (%ld)\n", SA1_s, SA1_f, SA1_e, SA1_c);
  447. printk("SB0: %ld %08lx %ld (%ld)\n", SB0_s, SB0_f, SB0_e, SB0_c);
  448. printk("SB1: %ld %08lx %ld (%ld)\n", SB1_s, SB1_f, SB1_e, SB1_c);
  449. #endif
  450. switch (func) {
  451. case EVFSABS:
  452. vc.wp[0] = va.wp[0] & ~SIGN_BIT_S;
  453. vc.wp[1] = va.wp[1] & ~SIGN_BIT_S;
  454. goto update_regs;
  455. case EVFSNABS:
  456. vc.wp[0] = va.wp[0] | SIGN_BIT_S;
  457. vc.wp[1] = va.wp[1] | SIGN_BIT_S;
  458. goto update_regs;
  459. case EVFSNEG:
  460. vc.wp[0] = va.wp[0] ^ SIGN_BIT_S;
  461. vc.wp[1] = va.wp[1] ^ SIGN_BIT_S;
  462. goto update_regs;
  463. case EVFSADD:
  464. FP_ADD_S(SR0, SA0, SB0);
  465. FP_ADD_S(SR1, SA1, SB1);
  466. goto pack_vs;
  467. case EVFSSUB:
  468. FP_SUB_S(SR0, SA0, SB0);
  469. FP_SUB_S(SR1, SA1, SB1);
  470. goto pack_vs;
  471. case EVFSMUL:
  472. FP_MUL_S(SR0, SA0, SB0);
  473. FP_MUL_S(SR1, SA1, SB1);
  474. goto pack_vs;
  475. case EVFSDIV:
  476. FP_DIV_S(SR0, SA0, SB0);
  477. FP_DIV_S(SR1, SA1, SB1);
  478. goto pack_vs;
  479. case EVFSCMPEQ:
  480. cmp = 0;
  481. goto cmp_vs;
  482. case EVFSCMPGT:
  483. cmp = 1;
  484. goto cmp_vs;
  485. case EVFSCMPLT:
  486. cmp = -1;
  487. goto cmp_vs;
  488. case EVFSCTSF:
  489. __asm__ __volatile__ ("mtspr 512, %4\n"
  490. "efsctsf %0, %2\n"
  491. "efsctsf %1, %3\n"
  492. : "=r" (vc.wp[0]), "=r" (vc.wp[1])
  493. : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
  494. goto update_regs;
  495. case EVFSCTUF:
  496. __asm__ __volatile__ ("mtspr 512, %4\n"
  497. "efsctuf %0, %2\n"
  498. "efsctuf %1, %3\n"
  499. : "=r" (vc.wp[0]), "=r" (vc.wp[1])
  500. : "r" (vb.wp[0]), "r" (vb.wp[1]), "r" (0));
  501. goto update_regs;
  502. case EVFSCTUI:
  503. case EVFSCTSI:
  504. case EVFSCTUIZ:
  505. case EVFSCTSIZ:
  506. if (func & 0x4) {
  507. _FP_ROUND(1, SB0);
  508. _FP_ROUND(1, SB1);
  509. } else {
  510. _FP_ROUND_ZERO(1, SB0);
  511. _FP_ROUND_ZERO(1, SB1);
  512. }
  513. FP_TO_INT_S(vc.wp[0], SB0, 32,
  514. (((func & 0x3) != 0) || SB0_s));
  515. FP_TO_INT_S(vc.wp[1], SB1, 32,
  516. (((func & 0x3) != 0) || SB1_s));
  517. goto update_regs;
  518. default:
  519. goto illegal;
  520. }
  521. break;
  522. pack_vs:
  523. #ifdef DEBUG
  524. printk("SR0: %ld %08lx %ld (%ld)\n", SR0_s, SR0_f, SR0_e, SR0_c);
  525. printk("SR1: %ld %08lx %ld (%ld)\n", SR1_s, SR1_f, SR1_e, SR1_c);
  526. #endif
  527. FP_PACK_SP(vc.wp, SR0);
  528. FP_PACK_SP(vc.wp + 1, SR1);
  529. goto update_regs;
  530. cmp_vs:
  531. {
  532. int ch, cl;
  533. FP_CMP_S(IR0, SA0, SB0, 3);
  534. FP_CMP_S(IR1, SA1, SB1, 3);
  535. if (IR0 == 3 && (FP_ISSIGNAN_S(SA0) || FP_ISSIGNAN_S(SB0)))
  536. FP_SET_EXCEPTION(FP_EX_INVALID);
  537. if (IR1 == 3 && (FP_ISSIGNAN_S(SA1) || FP_ISSIGNAN_S(SB1)))
  538. FP_SET_EXCEPTION(FP_EX_INVALID);
  539. ch = (IR0 == cmp) ? 1 : 0;
  540. cl = (IR1 == cmp) ? 1 : 0;
  541. IR = (ch << 3) | (cl << 2) | ((ch | cl) << 1) |
  542. ((ch & cl) << 0);
  543. goto update_ccr;
  544. }
  545. }
  546. default:
  547. return -EINVAL;
  548. }
  549. update_ccr:
  550. regs->ccr &= ~(15 << ((7 - ((speinsn >> 23) & 0x7)) << 2));
  551. regs->ccr |= (IR << ((7 - ((speinsn >> 23) & 0x7)) << 2));
  552. update_regs:
  553. __FPU_FPSCR &= ~FP_EX_MASK;
  554. __FPU_FPSCR |= (FP_CUR_EXCEPTIONS & FP_EX_MASK);
  555. mtspr(SPRN_SPEFSCR, __FPU_FPSCR);
  556. current->thread.evr[fc] = vc.wp[0];
  557. regs->gpr[fc] = vc.wp[1];
  558. #ifdef DEBUG
  559. printk("ccr = %08lx\n", regs->ccr);
  560. printk("cur exceptions = %08x spefscr = %08lx\n",
  561. FP_CUR_EXCEPTIONS, __FPU_FPSCR);
  562. printk("vc: %08x %08x\n", vc.wp[0], vc.wp[1]);
  563. printk("va: %08x %08x\n", va.wp[0], va.wp[1]);
  564. printk("vb: %08x %08x\n", vb.wp[0], vb.wp[1]);
  565. #endif
  566. return 0;
  567. illegal:
  568. if (have_e500_cpu_a005_erratum) {
  569. /* according to e500 cpu a005 erratum, reissue efp inst */
  570. regs->nip -= 4;
  571. #ifdef DEBUG
  572. printk(KERN_DEBUG "re-issue efp inst: %08lx\n", speinsn);
  573. #endif
  574. return 0;
  575. }
  576. printk(KERN_ERR "\nOoops! IEEE-754 compliance handler encountered un-supported instruction.\ninst code: %08lx\n", speinsn);
  577. return -ENOSYS;
  578. }
  579. int speround_handler(struct pt_regs *regs)
  580. {
  581. union dw_union fgpr;
  582. int s_lo, s_hi;
  583. unsigned long speinsn, type, fc;
  584. if (get_user(speinsn, (unsigned int __user *) regs->nip))
  585. return -EFAULT;
  586. if ((speinsn >> 26) != 4)
  587. return -EINVAL; /* not an spe instruction */
  588. type = insn_type(speinsn & 0x7ff);
  589. if (type == XCR) return -ENOSYS;
  590. fc = (speinsn >> 21) & 0x1f;
  591. s_lo = regs->gpr[fc] & SIGN_BIT_S;
  592. s_hi = current->thread.evr[fc] & SIGN_BIT_S;
  593. fgpr.wp[0] = current->thread.evr[fc];
  594. fgpr.wp[1] = regs->gpr[fc];
  595. __FPU_FPSCR = mfspr(SPRN_SPEFSCR);
  596. switch ((speinsn >> 5) & 0x7) {
  597. /* Since SPE instructions on E500 core can handle round to nearest
  598. * and round toward zero with IEEE-754 complied, we just need
  599. * to handle round toward +Inf and round toward -Inf by software.
  600. */
  601. case SPFP:
  602. if ((FP_ROUNDMODE) == FP_RND_PINF) {
  603. if (!s_lo) fgpr.wp[1]++; /* Z > 0, choose Z1 */
  604. } else { /* round to -Inf */
  605. if (s_lo) fgpr.wp[1]++; /* Z < 0, choose Z2 */
  606. }
  607. break;
  608. case DPFP:
  609. if (FP_ROUNDMODE == FP_RND_PINF) {
  610. if (!s_hi) fgpr.dp[0]++; /* Z > 0, choose Z1 */
  611. } else { /* round to -Inf */
  612. if (s_hi) fgpr.dp[0]++; /* Z < 0, choose Z2 */
  613. }
  614. break;
  615. case VCT:
  616. if (FP_ROUNDMODE == FP_RND_PINF) {
  617. if (!s_lo) fgpr.wp[1]++; /* Z_low > 0, choose Z1 */
  618. if (!s_hi) fgpr.wp[0]++; /* Z_high word > 0, choose Z1 */
  619. } else { /* round to -Inf */
  620. if (s_lo) fgpr.wp[1]++; /* Z_low < 0, choose Z2 */
  621. if (s_hi) fgpr.wp[0]++; /* Z_high < 0, choose Z2 */
  622. }
  623. break;
  624. default:
  625. return -EINVAL;
  626. }
  627. current->thread.evr[fc] = fgpr.wp[0];
  628. regs->gpr[fc] = fgpr.wp[1];
  629. return 0;
  630. }
  631. int __init spe_mathemu_init(void)
  632. {
  633. u32 pvr, maj, min;
  634. pvr = mfspr(SPRN_PVR);
  635. if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
  636. (PVR_VER(pvr) == PVR_VER_E500V2)) {
  637. maj = PVR_MAJ(pvr);
  638. min = PVR_MIN(pvr);
  639. /*
  640. * E500 revision below 1.1, 2.3, 3.1, 4.1, 5.1
  641. * need cpu a005 errata workaround
  642. */
  643. switch (maj) {
  644. case 1:
  645. if (min < 1)
  646. have_e500_cpu_a005_erratum = 1;
  647. break;
  648. case 2:
  649. if (min < 3)
  650. have_e500_cpu_a005_erratum = 1;
  651. break;
  652. case 3:
  653. case 4:
  654. case 5:
  655. if (min < 1)
  656. have_e500_cpu_a005_erratum = 1;
  657. break;
  658. default:
  659. break;
  660. }
  661. }
  662. return 0;
  663. }
  664. module_init(spe_mathemu_init);