head_8xx.S 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. /* Macro to make the code more readable. */
  33. #ifdef CONFIG_8xx_CPU6
  34. #define DO_8xx_CPU6(val, reg) \
  35. li reg, val; \
  36. stw reg, 12(r0); \
  37. lwz reg, 12(r0);
  38. #else
  39. #define DO_8xx_CPU6(val, reg)
  40. #endif
  41. __HEAD
  42. _ENTRY(_stext);
  43. _ENTRY(_start);
  44. /* MPC8xx
  45. * This port was done on an MBX board with an 860. Right now I only
  46. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  47. * code there loads up some registers before calling us:
  48. * r3: ptr to board info data
  49. * r4: initrd_start or if no initrd then 0
  50. * r5: initrd_end - unused if r4 is 0
  51. * r6: Start of command line string
  52. * r7: End of command line string
  53. *
  54. * I decided to use conditional compilation instead of checking PVR and
  55. * adding more processor specific branches around code I don't need.
  56. * Since this is an embedded processor, I also appreciate any memory
  57. * savings I can get.
  58. *
  59. * The MPC8xx does not have any BATs, but it supports large page sizes.
  60. * We first initialize the MMU to support 8M byte pages, then load one
  61. * entry into each of the instruction and data TLBs to map the first
  62. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  63. * the "internal" processor registers before MMU_init is called.
  64. *
  65. * The TLB code currently contains a major hack. Since I use the condition
  66. * code register, I have to save and restore it. I am out of registers, so
  67. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  68. * To avoid making any decisions, I need to use the "segment" valid bit
  69. * in the first level table, but that would require many changes to the
  70. * Linux page directory/table functions that I don't want to do right now.
  71. *
  72. * -- Dan
  73. */
  74. .globl __start
  75. __start:
  76. mr r31,r3 /* save parameters */
  77. mr r30,r4
  78. mr r29,r5
  79. mr r28,r6
  80. mr r27,r7
  81. /* We have to turn on the MMU right away so we get cache modes
  82. * set correctly.
  83. */
  84. bl initial_mmu
  85. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  86. * ready to work.
  87. */
  88. turn_on_mmu:
  89. mfmsr r0
  90. ori r0,r0,MSR_DR|MSR_IR
  91. mtspr SPRN_SRR1,r0
  92. lis r0,start_here@h
  93. ori r0,r0,start_here@l
  94. mtspr SPRN_SRR0,r0
  95. SYNC
  96. rfi /* enables MMU */
  97. /*
  98. * Exception entry code. This code runs with address translation
  99. * turned off, i.e. using physical addresses.
  100. * We assume sprg3 has the physical address of the current
  101. * task's thread_struct.
  102. */
  103. #define EXCEPTION_PROLOG \
  104. mtspr SPRN_SPRG_SCRATCH0,r10; \
  105. mtspr SPRN_SPRG_SCRATCH1,r11; \
  106. mfcr r10; \
  107. EXCEPTION_PROLOG_1; \
  108. EXCEPTION_PROLOG_2
  109. #define EXCEPTION_PROLOG_1 \
  110. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  111. andi. r11,r11,MSR_PR; \
  112. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  113. beq 1f; \
  114. mfspr r11,SPRN_SPRG_THREAD; \
  115. lwz r11,THREAD_INFO-THREAD(r11); \
  116. addi r11,r11,THREAD_SIZE; \
  117. tophys(r11,r11); \
  118. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  119. #define EXCEPTION_PROLOG_2 \
  120. CLR_TOP32(r11); \
  121. stw r10,_CCR(r11); /* save registers */ \
  122. stw r12,GPR12(r11); \
  123. stw r9,GPR9(r11); \
  124. mfspr r10,SPRN_SPRG_SCRATCH0; \
  125. stw r10,GPR10(r11); \
  126. mfspr r12,SPRN_SPRG_SCRATCH1; \
  127. stw r12,GPR11(r11); \
  128. mflr r10; \
  129. stw r10,_LINK(r11); \
  130. mfspr r12,SPRN_SRR0; \
  131. mfspr r9,SPRN_SRR1; \
  132. stw r1,GPR1(r11); \
  133. stw r1,0(r11); \
  134. tovirt(r1,r11); /* set new kernel sp */ \
  135. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  136. MTMSRD(r10); /* (except for mach check in rtas) */ \
  137. stw r0,GPR0(r11); \
  138. SAVE_4GPRS(3, r11); \
  139. SAVE_2GPRS(7, r11)
  140. /*
  141. * Note: code which follows this uses cr0.eq (set if from kernel),
  142. * r11, r12 (SRR0), and r9 (SRR1).
  143. *
  144. * Note2: once we have set r1 we are in a position to take exceptions
  145. * again, and we could thus set MSR:RI at that point.
  146. */
  147. /*
  148. * Exception vectors.
  149. */
  150. #define EXCEPTION(n, label, hdlr, xfer) \
  151. . = n; \
  152. label: \
  153. EXCEPTION_PROLOG; \
  154. addi r3,r1,STACK_FRAME_OVERHEAD; \
  155. xfer(n, hdlr)
  156. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  157. li r10,trap; \
  158. stw r10,_TRAP(r11); \
  159. li r10,MSR_KERNEL; \
  160. copyee(r10, r9); \
  161. bl tfer; \
  162. i##n: \
  163. .long hdlr; \
  164. .long ret
  165. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  166. #define NOCOPY(d, s)
  167. #define EXC_XFER_STD(n, hdlr) \
  168. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  169. ret_from_except_full)
  170. #define EXC_XFER_LITE(n, hdlr) \
  171. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  172. ret_from_except)
  173. #define EXC_XFER_EE(n, hdlr) \
  174. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  175. ret_from_except_full)
  176. #define EXC_XFER_EE_LITE(n, hdlr) \
  177. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  178. ret_from_except)
  179. /* System reset */
  180. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  181. /* Machine check */
  182. . = 0x200
  183. MachineCheck:
  184. EXCEPTION_PROLOG
  185. mfspr r4,SPRN_DAR
  186. stw r4,_DAR(r11)
  187. li r5,0x00f0
  188. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  189. mfspr r5,SPRN_DSISR
  190. stw r5,_DSISR(r11)
  191. addi r3,r1,STACK_FRAME_OVERHEAD
  192. EXC_XFER_STD(0x200, machine_check_exception)
  193. /* Data access exception.
  194. * This is "never generated" by the MPC8xx. We jump to it for other
  195. * translation errors.
  196. */
  197. . = 0x300
  198. DataAccess:
  199. EXCEPTION_PROLOG
  200. mfspr r10,SPRN_DSISR
  201. stw r10,_DSISR(r11)
  202. mr r5,r10
  203. mfspr r4,SPRN_DAR
  204. li r10,0x00f0
  205. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  206. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  207. /* Instruction access exception.
  208. * This is "never generated" by the MPC8xx. We jump to it for other
  209. * translation errors.
  210. */
  211. . = 0x400
  212. InstructionAccess:
  213. EXCEPTION_PROLOG
  214. mr r4,r12
  215. mr r5,r9
  216. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  217. /* External interrupt */
  218. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  219. /* Alignment exception */
  220. . = 0x600
  221. Alignment:
  222. EXCEPTION_PROLOG
  223. mfspr r4,SPRN_DAR
  224. stw r4,_DAR(r11)
  225. li r5,0x00f0
  226. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  227. mfspr r5,SPRN_DSISR
  228. stw r5,_DSISR(r11)
  229. addi r3,r1,STACK_FRAME_OVERHEAD
  230. EXC_XFER_EE(0x600, alignment_exception)
  231. /* Program check exception */
  232. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  233. /* No FPU on MPC8xx. This exception is not supposed to happen.
  234. */
  235. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  236. /* Decrementer */
  237. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  238. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  239. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  240. /* System call */
  241. . = 0xc00
  242. SystemCall:
  243. EXCEPTION_PROLOG
  244. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  245. /* Single step - not used on 601 */
  246. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  247. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  248. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  249. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  250. * for all unimplemented and illegal instructions.
  251. */
  252. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  253. . = 0x1100
  254. /*
  255. * For the MPC8xx, this is a software tablewalk to load the instruction
  256. * TLB. It is modelled after the example in the Motorola manual. The task
  257. * switch loads the M_TWB register with the pointer to the first level table.
  258. * If we discover there is no second level table (value is zero) or if there
  259. * is an invalid pte, we load that into the TLB, which causes another fault
  260. * into the TLB Error interrupt where we can handle such problems.
  261. * We have to use the MD_xxx registers for the tablewalk because the
  262. * equivalent MI_xxx registers only perform the attribute functions.
  263. */
  264. InstructionTLBMiss:
  265. #ifdef CONFIG_8xx_CPU6
  266. stw r3, 8(r0)
  267. #endif
  268. DO_8xx_CPU6(0x3f80, r3)
  269. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  270. mfcr r10
  271. #ifdef CONFIG_8xx_CPU6
  272. stw r10, 0(r0)
  273. stw r11, 4(r0)
  274. #else
  275. mtspr SPRN_DAR, r10
  276. mtspr SPRN_SPRG2, r11
  277. #endif
  278. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  279. #ifdef CONFIG_8xx_CPU15
  280. addi r11, r10, 0x1000
  281. tlbie r11
  282. addi r11, r10, -0x1000
  283. tlbie r11
  284. #endif
  285. DO_8xx_CPU6(0x3780, r3)
  286. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  287. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  288. /* If we are faulting a kernel address, we have to use the
  289. * kernel page tables.
  290. */
  291. #ifdef CONFIG_MODULES
  292. /* Only modules will cause ITLB Misses as we always
  293. * pin the first 8MB of kernel memory */
  294. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  295. beq 3f
  296. lis r11, swapper_pg_dir@h
  297. ori r11, r11, swapper_pg_dir@l
  298. rlwimi r10, r11, 0, 2, 19
  299. 3:
  300. #endif
  301. lwz r11, 0(r10) /* Get the level 1 entry */
  302. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  303. beq 2f /* If zero, don't try to find a pte */
  304. /* We have a pte table, so load the MI_TWC with the attributes
  305. * for this "segment."
  306. */
  307. ori r11,r11,1 /* Set valid bit */
  308. DO_8xx_CPU6(0x2b80, r3)
  309. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  310. DO_8xx_CPU6(0x3b80, r3)
  311. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  312. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  313. lwz r10, 0(r11) /* Get the pte */
  314. #ifdef CONFIG_SWAP
  315. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  316. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  317. bne- cr0, 2f
  318. #endif
  319. /* The Linux PTE won't go exactly into the MMU TLB.
  320. * Software indicator bits 21 and 28 must be clear.
  321. * Software indicator bits 24, 25, 26, and 27 must be
  322. * set. All other Linux PTE bits control the behavior
  323. * of the MMU.
  324. */
  325. li r11, 0x00f0
  326. rlwimi r10, r11, 0, 0x07f8 /* Set 24-27, clear 21-23,28 */
  327. DO_8xx_CPU6(0x2d80, r3)
  328. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  329. /* Restore registers */
  330. #ifndef CONFIG_8xx_CPU6
  331. mfspr r10, SPRN_DAR
  332. mtcr r10
  333. mtspr SPRN_DAR, r11 /* Tag DAR */
  334. mfspr r11, SPRN_SPRG2
  335. #else
  336. lwz r11, 0(r0)
  337. mtcr r11
  338. lwz r11, 4(r0)
  339. lwz r3, 8(r0)
  340. #endif
  341. mfspr r10, SPRN_M_TW
  342. rfi
  343. 2:
  344. mfspr r11, SPRN_SRR1
  345. /* clear all error bits as TLB Miss
  346. * sets a few unconditionally
  347. */
  348. rlwinm r11, r11, 0, 0xffff
  349. mtspr SPRN_SRR1, r11
  350. /* Restore registers */
  351. #ifndef CONFIG_8xx_CPU6
  352. mfspr r10, SPRN_DAR
  353. mtcr r10
  354. li r11, 0x00f0
  355. mtspr SPRN_DAR, r11 /* Tag DAR */
  356. mfspr r11, SPRN_SPRG2
  357. #else
  358. lwz r11, 0(r0)
  359. mtcr r11
  360. lwz r11, 4(r0)
  361. lwz r3, 8(r0)
  362. #endif
  363. mfspr r10, SPRN_M_TW
  364. b InstructionAccess
  365. . = 0x1200
  366. DataStoreTLBMiss:
  367. #ifdef CONFIG_8xx_CPU6
  368. stw r3, 8(r0)
  369. #endif
  370. DO_8xx_CPU6(0x3f80, r3)
  371. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  372. mfcr r10
  373. #ifdef CONFIG_8xx_CPU6
  374. stw r10, 0(r0)
  375. stw r11, 4(r0)
  376. #else
  377. mtspr SPRN_DAR, r10
  378. mtspr SPRN_SPRG2, r11
  379. #endif
  380. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  381. /* If we are faulting a kernel address, we have to use the
  382. * kernel page tables.
  383. */
  384. andi. r11, r10, 0x0800
  385. beq 3f
  386. lis r11, swapper_pg_dir@h
  387. ori r11, r11, swapper_pg_dir@l
  388. rlwimi r10, r11, 0, 2, 19
  389. 3:
  390. lwz r11, 0(r10) /* Get the level 1 entry */
  391. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  392. beq 2f /* If zero, don't try to find a pte */
  393. /* We have a pte table, so load fetch the pte from the table.
  394. */
  395. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  396. DO_8xx_CPU6(0x3b80, r3)
  397. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  398. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  399. lwz r10, 0(r10) /* Get the pte */
  400. /* Insert the Guarded flag into the TWC from the Linux PTE.
  401. * It is bit 27 of both the Linux PTE and the TWC (at least
  402. * I got that right :-). It will be better when we can put
  403. * this into the Linux pgd/pmd and load it in the operation
  404. * above.
  405. */
  406. rlwimi r11, r10, 0, 27, 27
  407. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  408. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  409. */
  410. rlwimi r11, r10, 32-5, 30, 30
  411. DO_8xx_CPU6(0x3b80, r3)
  412. mtspr SPRN_MD_TWC, r11
  413. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  414. * We also need to know if the insn is a load/store, so:
  415. * Clear _PAGE_PRESENT and load that which will
  416. * trap into DTLB Error with store bit set accordinly.
  417. */
  418. /* PRESENT=0x1, ACCESSED=0x20
  419. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  420. * r10 = (r10 & ~PRESENT) | r11;
  421. */
  422. #ifdef CONFIG_SWAP
  423. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  424. and r11, r11, r10
  425. rlwimi r10, r11, 0, _PAGE_PRESENT
  426. #endif
  427. /* Honour kernel RO, User NA */
  428. /* 0x200 == Extended encoding, bit 22 */
  429. rlwimi r10, r10, 32-2, 0x200 /* Copy USER to bit 22, 0x200 */
  430. /* r11 = (r10 & _PAGE_RW) >> 1 */
  431. rlwinm r11, r10, 32-1, 0x200
  432. or r10, r11, r10
  433. /* invert RW and 0x200 bits */
  434. xori r10, r10, _PAGE_RW | 0x200
  435. /* The Linux PTE won't go exactly into the MMU TLB.
  436. * Software indicator bits 22 and 28 must be clear.
  437. * Software indicator bits 24, 25, 26, and 27 must be
  438. * set. All other Linux PTE bits control the behavior
  439. * of the MMU.
  440. */
  441. 2: li r11, 0x00f0
  442. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  443. DO_8xx_CPU6(0x3d80, r3)
  444. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  445. /* Restore registers */
  446. #ifndef CONFIG_8xx_CPU6
  447. mfspr r10, SPRN_DAR
  448. mtcr r10
  449. mtspr SPRN_DAR, r11 /* Tag DAR */
  450. mfspr r11, SPRN_SPRG2
  451. #else
  452. mtspr SPRN_DAR, r11 /* Tag DAR */
  453. lwz r11, 0(r0)
  454. mtcr r11
  455. lwz r11, 4(r0)
  456. lwz r3, 8(r0)
  457. #endif
  458. mfspr r10, SPRN_M_TW
  459. rfi
  460. /* This is an instruction TLB error on the MPC8xx. This could be due
  461. * to many reasons, such as executing guarded memory or illegal instruction
  462. * addresses. There is nothing to do but handle a big time error fault.
  463. */
  464. . = 0x1300
  465. InstructionTLBError:
  466. b InstructionAccess
  467. /* This is the data TLB error on the MPC8xx. This could be due to
  468. * many reasons, including a dirty update to a pte. We can catch that
  469. * one here, but anything else is an error. First, we track down the
  470. * Linux pte. If it is valid, write access is allowed, but the
  471. * page dirty bit is not set, we will set it and reload the TLB. For
  472. * any other case, we bail out to a higher level function that can
  473. * handle it.
  474. */
  475. . = 0x1400
  476. DataTLBError:
  477. #ifdef CONFIG_8xx_CPU6
  478. stw r3, 8(r0)
  479. #endif
  480. DO_8xx_CPU6(0x3f80, r3)
  481. mtspr SPRN_M_TW, r10 /* Save a couple of working registers */
  482. mfcr r10
  483. stw r10, 0(r0)
  484. stw r11, 4(r0)
  485. mfspr r10, SPRN_DAR
  486. cmpwi cr0, r10, 0x00f0
  487. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  488. DARFixed:/* Return from dcbx instruction bug workaround, r10 holds value of DAR */
  489. mfspr r10, SPRN_M_TW /* Restore registers */
  490. lwz r11, 0(r0)
  491. mtcr r11
  492. lwz r11, 4(r0)
  493. #ifdef CONFIG_8xx_CPU6
  494. lwz r3, 8(r0)
  495. #endif
  496. b DataAccess
  497. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  498. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  499. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  500. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  501. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  502. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  503. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  504. /* On the MPC8xx, these next four traps are used for development
  505. * support of breakpoints and such. Someday I will get around to
  506. * using them.
  507. */
  508. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  509. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  510. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  511. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  512. . = 0x2000
  513. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  514. * by decoding the registers used by the dcbx instruction and adding them.
  515. * DAR is set to the calculated address and r10 also holds the EA on exit.
  516. */
  517. /* define if you don't want to use self modifying code */
  518. #define NO_SELF_MODIFYING_CODE
  519. FixupDAR:/* Entry point for dcbx workaround. */
  520. /* fetch instruction from memory. */
  521. mfspr r10, SPRN_SRR0
  522. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  523. DO_8xx_CPU6(0x3780, r3)
  524. mtspr SPRN_MD_EPN, r10
  525. mfspr r11, SPRN_M_TWB /* Get level 1 table entry address */
  526. beq- 3f /* Branch if user space */
  527. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  528. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  529. rlwimi r11, r10, 32-20, 0xffc /* r11 = r11&~0xffc|(r10>>20)&0xffc */
  530. 3: lwz r11, 0(r11) /* Get the level 1 entry */
  531. DO_8xx_CPU6(0x3b80, r3)
  532. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  533. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  534. lwz r11, 0(r11) /* Get the pte */
  535. /* concat physical page address(r11) and page offset(r10) */
  536. rlwimi r11, r10, 0, 20, 31
  537. lwz r11,0(r11)
  538. /* Check if it really is a dcbx instruction. */
  539. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  540. * no need to include them here */
  541. srwi r10, r11, 26 /* check if major OP code is 31 */
  542. cmpwi cr0, r10, 31
  543. bne- 141f
  544. rlwinm r10, r11, 0, 21, 30
  545. cmpwi cr0, r10, 2028 /* Is dcbz? */
  546. beq+ 142f
  547. cmpwi cr0, r10, 940 /* Is dcbi? */
  548. beq+ 142f
  549. cmpwi cr0, r10, 108 /* Is dcbst? */
  550. beq+ 144f /* Fix up store bit! */
  551. cmpwi cr0, r10, 172 /* Is dcbf? */
  552. beq+ 142f
  553. cmpwi cr0, r10, 1964 /* Is icbi? */
  554. beq+ 142f
  555. 141: mfspr r10, SPRN_DAR /* r10 must hold DAR at exit */
  556. b DARFixed /* Nope, go back to normal TLB processing */
  557. 144: mfspr r10, SPRN_DSISR
  558. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  559. mtspr SPRN_DSISR, r10
  560. 142: /* continue, it was a dcbx, dcbi instruction. */
  561. #ifdef CONFIG_8xx_CPU6
  562. lwz r3, 8(r0) /* restore r3 from memory */
  563. #endif
  564. #ifndef NO_SELF_MODIFYING_CODE
  565. andis. r10,r11,0x1f /* test if reg RA is r0 */
  566. li r10,modified_instr@l
  567. dcbtst r0,r10 /* touch for store */
  568. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  569. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  570. ori r11,r11,532
  571. stw r11,0(r10) /* store add/and instruction */
  572. dcbf 0,r10 /* flush new instr. to memory. */
  573. icbi 0,r10 /* invalidate instr. cache line */
  574. lwz r11, 4(r0) /* restore r11 from memory */
  575. mfspr r10, SPRN_M_TW /* restore r10 from M_TW */
  576. isync /* Wait until new instr is loaded from memory */
  577. modified_instr:
  578. .space 4 /* this is where the add instr. is stored */
  579. bne+ 143f
  580. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  581. 143: mtdar r10 /* store faulting EA in DAR */
  582. b DARFixed /* Go back to normal TLB handling */
  583. #else
  584. mfctr r10
  585. mtdar r10 /* save ctr reg in DAR */
  586. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  587. addi r10, r10, 150f@l /* add start of table */
  588. mtctr r10 /* load ctr with jump address */
  589. xor r10, r10, r10 /* sum starts at zero */
  590. bctr /* jump into table */
  591. 150:
  592. add r10, r10, r0 ;b 151f
  593. add r10, r10, r1 ;b 151f
  594. add r10, r10, r2 ;b 151f
  595. add r10, r10, r3 ;b 151f
  596. add r10, r10, r4 ;b 151f
  597. add r10, r10, r5 ;b 151f
  598. add r10, r10, r6 ;b 151f
  599. add r10, r10, r7 ;b 151f
  600. add r10, r10, r8 ;b 151f
  601. add r10, r10, r9 ;b 151f
  602. mtctr r11 ;b 154f /* r10 needs special handling */
  603. mtctr r11 ;b 153f /* r11 needs special handling */
  604. add r10, r10, r12 ;b 151f
  605. add r10, r10, r13 ;b 151f
  606. add r10, r10, r14 ;b 151f
  607. add r10, r10, r15 ;b 151f
  608. add r10, r10, r16 ;b 151f
  609. add r10, r10, r17 ;b 151f
  610. add r10, r10, r18 ;b 151f
  611. add r10, r10, r19 ;b 151f
  612. add r10, r10, r20 ;b 151f
  613. add r10, r10, r21 ;b 151f
  614. add r10, r10, r22 ;b 151f
  615. add r10, r10, r23 ;b 151f
  616. add r10, r10, r24 ;b 151f
  617. add r10, r10, r25 ;b 151f
  618. add r10, r10, r26 ;b 151f
  619. add r10, r10, r27 ;b 151f
  620. add r10, r10, r28 ;b 151f
  621. add r10, r10, r29 ;b 151f
  622. add r10, r10, r30 ;b 151f
  623. add r10, r10, r31
  624. 151:
  625. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  626. beq 152f /* if reg RA is zero, don't add it */
  627. addi r11, r11, 150b@l /* add start of table */
  628. mtctr r11 /* load ctr with jump address */
  629. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  630. bctr /* jump into table */
  631. 152:
  632. mfdar r11
  633. mtctr r11 /* restore ctr reg from DAR */
  634. mtdar r10 /* save fault EA to DAR */
  635. b DARFixed /* Go back to normal TLB handling */
  636. /* special handling for r10,r11 since these are modified already */
  637. 153: lwz r11, 4(r0) /* load r11 from memory */
  638. b 155f
  639. 154: mfspr r11, SPRN_M_TW /* load r10 from M_TW */
  640. 155: add r10, r10, r11 /* add it */
  641. mfctr r11 /* restore r11 */
  642. b 151b
  643. #endif
  644. .globl giveup_fpu
  645. giveup_fpu:
  646. blr
  647. /*
  648. * This is where the main kernel code starts.
  649. */
  650. start_here:
  651. /* ptr to current */
  652. lis r2,init_task@h
  653. ori r2,r2,init_task@l
  654. /* ptr to phys current thread */
  655. tophys(r4,r2)
  656. addi r4,r4,THREAD /* init task's THREAD */
  657. mtspr SPRN_SPRG_THREAD,r4
  658. /* stack */
  659. lis r1,init_thread_union@ha
  660. addi r1,r1,init_thread_union@l
  661. li r0,0
  662. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  663. bl early_init /* We have to do this with MMU on */
  664. /*
  665. * Decide what sort of machine this is and initialize the MMU.
  666. */
  667. mr r3,r31
  668. mr r4,r30
  669. mr r5,r29
  670. mr r6,r28
  671. mr r7,r27
  672. bl machine_init
  673. bl MMU_init
  674. /*
  675. * Go back to running unmapped so we can load up new values
  676. * and change to using our exception vectors.
  677. * On the 8xx, all we have to do is invalidate the TLB to clear
  678. * the old 8M byte TLB mappings and load the page table base register.
  679. */
  680. /* The right way to do this would be to track it down through
  681. * init's THREAD like the context switch code does, but this is
  682. * easier......until someone changes init's static structures.
  683. */
  684. lis r6, swapper_pg_dir@h
  685. ori r6, r6, swapper_pg_dir@l
  686. tophys(r6,r6)
  687. #ifdef CONFIG_8xx_CPU6
  688. lis r4, cpu6_errata_word@h
  689. ori r4, r4, cpu6_errata_word@l
  690. li r3, 0x3980
  691. stw r3, 12(r4)
  692. lwz r3, 12(r4)
  693. #endif
  694. mtspr SPRN_M_TWB, r6
  695. lis r4,2f@h
  696. ori r4,r4,2f@l
  697. tophys(r4,r4)
  698. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  699. mtspr SPRN_SRR0,r4
  700. mtspr SPRN_SRR1,r3
  701. rfi
  702. /* Load up the kernel context */
  703. 2:
  704. SYNC /* Force all PTE updates to finish */
  705. tlbia /* Clear all TLB entries */
  706. sync /* wait for tlbia/tlbie to finish */
  707. TLBSYNC /* ... on all CPUs */
  708. /* set up the PTE pointers for the Abatron bdiGDB.
  709. */
  710. tovirt(r6,r6)
  711. lis r5, abatron_pteptrs@h
  712. ori r5, r5, abatron_pteptrs@l
  713. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  714. tophys(r5,r5)
  715. stw r6, 0(r5)
  716. /* Now turn on the MMU for real! */
  717. li r4,MSR_KERNEL
  718. lis r3,start_kernel@h
  719. ori r3,r3,start_kernel@l
  720. mtspr SPRN_SRR0,r3
  721. mtspr SPRN_SRR1,r4
  722. rfi /* enable MMU and jump to start_kernel */
  723. /* Set up the initial MMU state so we can do the first level of
  724. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  725. * virtual to physical. Also, set the cache mode since that is defined
  726. * by TLB entries and perform any additional mapping (like of the IMMR).
  727. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  728. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  729. * these mappings is mapped by page tables.
  730. */
  731. initial_mmu:
  732. tlbia /* Invalidate all TLB entries */
  733. /* Always pin the first 8 MB ITLB to prevent ITLB
  734. misses while mucking around with SRR0/SRR1 in asm
  735. */
  736. lis r8, MI_RSV4I@h
  737. ori r8, r8, 0x1c00
  738. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  739. #ifdef CONFIG_PIN_TLB
  740. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  741. ori r10, r10, 0x1c00
  742. mr r8, r10
  743. #else
  744. lis r10, MD_RESETVAL@h
  745. #endif
  746. #ifndef CONFIG_8xx_COPYBACK
  747. oris r10, r10, MD_WTDEF@h
  748. #endif
  749. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  750. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  751. * we can load the instruction and data TLB registers with the
  752. * same values.
  753. */
  754. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  755. ori r8, r8, MI_EVALID /* Mark it valid */
  756. mtspr SPRN_MI_EPN, r8
  757. mtspr SPRN_MD_EPN, r8
  758. li r8, MI_PS8MEG /* Set 8M byte page */
  759. ori r8, r8, MI_SVALID /* Make it valid */
  760. mtspr SPRN_MI_TWC, r8
  761. mtspr SPRN_MD_TWC, r8
  762. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  763. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  764. mtspr SPRN_MD_RPN, r8
  765. lis r8, MI_Kp@h /* Set the protection mode */
  766. mtspr SPRN_MI_AP, r8
  767. mtspr SPRN_MD_AP, r8
  768. /* Map another 8 MByte at the IMMR to get the processor
  769. * internal registers (among other things).
  770. */
  771. #ifdef CONFIG_PIN_TLB
  772. addi r10, r10, 0x0100
  773. mtspr SPRN_MD_CTR, r10
  774. #endif
  775. mfspr r9, 638 /* Get current IMMR */
  776. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  777. mr r8, r9 /* Create vaddr for TLB */
  778. ori r8, r8, MD_EVALID /* Mark it valid */
  779. mtspr SPRN_MD_EPN, r8
  780. li r8, MD_PS8MEG /* Set 8M byte page */
  781. ori r8, r8, MD_SVALID /* Make it valid */
  782. mtspr SPRN_MD_TWC, r8
  783. mr r8, r9 /* Create paddr for TLB */
  784. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  785. mtspr SPRN_MD_RPN, r8
  786. #ifdef CONFIG_PIN_TLB
  787. /* Map two more 8M kernel data pages.
  788. */
  789. addi r10, r10, 0x0100
  790. mtspr SPRN_MD_CTR, r10
  791. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  792. addis r8, r8, 0x0080 /* Add 8M */
  793. ori r8, r8, MI_EVALID /* Mark it valid */
  794. mtspr SPRN_MD_EPN, r8
  795. li r9, MI_PS8MEG /* Set 8M byte page */
  796. ori r9, r9, MI_SVALID /* Make it valid */
  797. mtspr SPRN_MD_TWC, r9
  798. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  799. addis r11, r11, 0x0080 /* Add 8M */
  800. mtspr SPRN_MD_RPN, r11
  801. addis r8, r8, 0x0080 /* Add 8M */
  802. mtspr SPRN_MD_EPN, r8
  803. mtspr SPRN_MD_TWC, r9
  804. addis r11, r11, 0x0080 /* Add 8M */
  805. mtspr SPRN_MD_RPN, r11
  806. #endif
  807. /* Since the cache is enabled according to the information we
  808. * just loaded into the TLB, invalidate and enable the caches here.
  809. * We should probably check/set other modes....later.
  810. */
  811. lis r8, IDC_INVALL@h
  812. mtspr SPRN_IC_CST, r8
  813. mtspr SPRN_DC_CST, r8
  814. lis r8, IDC_ENABLE@h
  815. mtspr SPRN_IC_CST, r8
  816. #ifdef CONFIG_8xx_COPYBACK
  817. mtspr SPRN_DC_CST, r8
  818. #else
  819. /* For a debug option, I left this here to easily enable
  820. * the write through cache mode
  821. */
  822. lis r8, DC_SFWT@h
  823. mtspr SPRN_DC_CST, r8
  824. lis r8, IDC_ENABLE@h
  825. mtspr SPRN_DC_CST, r8
  826. #endif
  827. blr
  828. /*
  829. * Set up to use a given MMU context.
  830. * r3 is context number, r4 is PGD pointer.
  831. *
  832. * We place the physical address of the new task page directory loaded
  833. * into the MMU base register, and set the ASID compare register with
  834. * the new "context."
  835. */
  836. _GLOBAL(set_context)
  837. #ifdef CONFIG_BDI_SWITCH
  838. /* Context switch the PTE pointer for the Abatron BDI2000.
  839. * The PGDIR is passed as second argument.
  840. */
  841. lis r5, KERNELBASE@h
  842. lwz r5, 0xf0(r5)
  843. stw r4, 0x4(r5)
  844. #endif
  845. #ifdef CONFIG_8xx_CPU6
  846. lis r6, cpu6_errata_word@h
  847. ori r6, r6, cpu6_errata_word@l
  848. tophys (r4, r4)
  849. li r7, 0x3980
  850. stw r7, 12(r6)
  851. lwz r7, 12(r6)
  852. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  853. li r7, 0x3380
  854. stw r7, 12(r6)
  855. lwz r7, 12(r6)
  856. mtspr SPRN_M_CASID, r3 /* Update context */
  857. #else
  858. mtspr SPRN_M_CASID,r3 /* Update context */
  859. tophys (r4, r4)
  860. mtspr SPRN_M_TWB, r4 /* and pgd */
  861. #endif
  862. SYNC
  863. blr
  864. #ifdef CONFIG_8xx_CPU6
  865. /* It's here because it is unique to the 8xx.
  866. * It is important we get called with interrupts disabled. I used to
  867. * do that, but it appears that all code that calls this already had
  868. * interrupt disabled.
  869. */
  870. .globl set_dec_cpu6
  871. set_dec_cpu6:
  872. lis r7, cpu6_errata_word@h
  873. ori r7, r7, cpu6_errata_word@l
  874. li r4, 0x2c00
  875. stw r4, 8(r7)
  876. lwz r4, 8(r7)
  877. mtspr 22, r3 /* Update Decrementer */
  878. SYNC
  879. blr
  880. #endif
  881. /*
  882. * We put a few things here that have to be page-aligned.
  883. * This stuff goes at the beginning of the data segment,
  884. * which is page-aligned.
  885. */
  886. .data
  887. .globl sdata
  888. sdata:
  889. .globl empty_zero_page
  890. empty_zero_page:
  891. .space 4096
  892. .globl swapper_pg_dir
  893. swapper_pg_dir:
  894. .space 4096
  895. /* Room for two PTE table poiners, usually the kernel and current user
  896. * pointer to their respective root page table (pgdir).
  897. */
  898. abatron_pteptrs:
  899. .space 8
  900. #ifdef CONFIG_8xx_CPU6
  901. .globl cpu6_errata_word
  902. cpu6_errata_word:
  903. .space 16
  904. #endif