p2040rdb.dts 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * P2040RDB Device Tree Source
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions are met:
  8. * * Redistributions of source code must retain the above copyright
  9. * notice, this list of conditions and the following disclaimer.
  10. * * Redistributions in binary form must reproduce the above copyright
  11. * notice, this list of conditions and the following disclaimer in the
  12. * documentation and/or other materials provided with the distribution.
  13. * * Neither the name of Freescale Semiconductor nor the
  14. * names of its contributors may be used to endorse or promote products
  15. * derived from this software without specific prior written permission.
  16. *
  17. *
  18. * ALTERNATIVELY, this software may be distributed under the terms of the
  19. * GNU General Public License ("GPL") as published by the Free Software
  20. * Foundation, either version 2 of that License or (at your option) any
  21. * later version.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  24. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  27. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  30. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. /include/ "p2040si.dtsi"
  35. / {
  36. model = "fsl,P2040RDB";
  37. compatible = "fsl,P2040RDB";
  38. #address-cells = <2>;
  39. #size-cells = <2>;
  40. interrupt-parent = <&mpic>;
  41. memory {
  42. device_type = "memory";
  43. };
  44. soc: soc@ffe000000 {
  45. spi@110000 {
  46. flash@0 {
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. compatible = "spansion,s25sl12801";
  50. reg = <0>;
  51. spi-max-frequency = <40000000>; /* input clock */
  52. partition@u-boot {
  53. label = "u-boot";
  54. reg = <0x00000000 0x00100000>;
  55. read-only;
  56. };
  57. partition@kernel {
  58. label = "kernel";
  59. reg = <0x00100000 0x00500000>;
  60. read-only;
  61. };
  62. partition@dtb {
  63. label = "dtb";
  64. reg = <0x00600000 0x00100000>;
  65. read-only;
  66. };
  67. partition@fs {
  68. label = "file system";
  69. reg = <0x00700000 0x00900000>;
  70. };
  71. };
  72. };
  73. i2c@118000 {
  74. lm75b@48 {
  75. compatible = "nxp,lm75a";
  76. reg = <0x48>;
  77. };
  78. eeprom@50 {
  79. compatible = "at24,24c256";
  80. reg = <0x50>;
  81. };
  82. rtc@68 {
  83. compatible = "pericom,pt7c4338";
  84. reg = <0x68>;
  85. };
  86. };
  87. i2c@118100 {
  88. eeprom@50 {
  89. compatible = "at24,24c256";
  90. reg = <0x50>;
  91. };
  92. };
  93. usb0: usb@210000 {
  94. phy_type = "utmi";
  95. };
  96. usb1: usb@211000 {
  97. dr_mode = "host";
  98. phy_type = "utmi";
  99. };
  100. };
  101. localbus@ffe124000 {
  102. reg = <0xf 0xfe124000 0 0x1000>;
  103. ranges = <0 0 0xf 0xe8000000 0x08000000>;
  104. flash@0,0 {
  105. compatible = "cfi-flash";
  106. reg = <0 0 0x08000000>;
  107. bank-width = <2>;
  108. device-width = <2>;
  109. };
  110. };
  111. pci0: pcie@ffe200000 {
  112. reg = <0xf 0xfe200000 0 0x1000>;
  113. ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
  114. 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
  115. pcie@0 {
  116. ranges = <0x02000000 0 0xe0000000
  117. 0x02000000 0 0xe0000000
  118. 0 0x20000000
  119. 0x01000000 0 0x00000000
  120. 0x01000000 0 0x00000000
  121. 0 0x00010000>;
  122. };
  123. };
  124. pci1: pcie@ffe201000 {
  125. reg = <0xf 0xfe201000 0 0x1000>;
  126. ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
  127. 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
  128. pcie@0 {
  129. ranges = <0x02000000 0 0xe0000000
  130. 0x02000000 0 0xe0000000
  131. 0 0x20000000
  132. 0x01000000 0 0x00000000
  133. 0x01000000 0 0x00000000
  134. 0 0x00010000>;
  135. };
  136. };
  137. pci2: pcie@ffe202000 {
  138. reg = <0xf 0xfe202000 0 0x1000>;
  139. ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
  140. 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
  141. pcie@0 {
  142. ranges = <0x02000000 0 0xe0000000
  143. 0x02000000 0 0xe0000000
  144. 0 0x20000000
  145. 0x01000000 0 0x00000000
  146. 0x01000000 0 0x00000000
  147. 0 0x00010000>;
  148. };
  149. };
  150. };