ops-nile4.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. #include <linux/kernel.h>
  2. #include <linux/init.h>
  3. #include <linux/pci.h>
  4. #include <asm/bootinfo.h>
  5. #include <asm/lasat/lasat.h>
  6. #include <asm/nile4.h>
  7. #define PCI_ACCESS_READ 0
  8. #define PCI_ACCESS_WRITE 1
  9. #define LO(reg) (reg / 4)
  10. #define HI(reg) (reg / 4 + 1)
  11. volatile unsigned long *const vrc_pciregs = (void *) Vrc5074_BASE;
  12. static DEFINE_SPINLOCK(nile4_pci_lock);
  13. static int nile4_pcibios_config_access(unsigned char access_type,
  14. struct pci_bus *bus, unsigned int devfn, int where, u32 *val)
  15. {
  16. unsigned char busnum = bus->number;
  17. u32 adr, mask, err;
  18. if ((busnum == 0) && (PCI_SLOT(devfn) > 8))
  19. /* The addressing scheme chosen leaves room for just
  20. * 8 devices on the first busnum (besides the PCI
  21. * controller itself) */
  22. return PCIBIOS_DEVICE_NOT_FOUND;
  23. if ((busnum == 0) && (devfn == PCI_DEVFN(0, 0))) {
  24. /* Access controller registers directly */
  25. if (access_type == PCI_ACCESS_WRITE) {
  26. vrc_pciregs[(0x200 + where) >> 2] = *val;
  27. } else {
  28. *val = vrc_pciregs[(0x200 + where) >> 2];
  29. }
  30. return PCIBIOS_SUCCESSFUL;
  31. }
  32. /* Temporarily map PCI Window 1 to config space */
  33. mask = vrc_pciregs[LO(NILE4_PCIINIT1)];
  34. vrc_pciregs[LO(NILE4_PCIINIT1)] = 0x0000001a | (busnum ? 0x200 : 0);
  35. /* Clear PCI Error register. This also clears the Error Type
  36. * bits in the Control register */
  37. vrc_pciregs[LO(NILE4_PCIERR)] = 0;
  38. vrc_pciregs[HI(NILE4_PCIERR)] = 0;
  39. /* Setup address */
  40. if (busnum == 0)
  41. adr =
  42. KSEG1ADDR(PCI_WINDOW1) +
  43. ((1 << (PCI_SLOT(devfn) + 15)) | (PCI_FUNC(devfn) << 8)
  44. | (where & ~3));
  45. else
  46. adr = KSEG1ADDR(PCI_WINDOW1) | (busnum << 16) | (devfn << 8) |
  47. (where & ~3);
  48. if (access_type == PCI_ACCESS_WRITE)
  49. *(u32 *) adr = *val;
  50. else
  51. *val = *(u32 *) adr;
  52. /* Check for master or target abort */
  53. err = (vrc_pciregs[HI(NILE4_PCICTRL)] >> 5) & 0x7;
  54. /* Restore PCI Window 1 */
  55. vrc_pciregs[LO(NILE4_PCIINIT1)] = mask;
  56. if (err)
  57. return PCIBIOS_DEVICE_NOT_FOUND;
  58. return PCIBIOS_SUCCESSFUL;
  59. }
  60. static int nile4_pcibios_read(struct pci_bus *bus, unsigned int devfn,
  61. int where, int size, u32 *val)
  62. {
  63. unsigned long flags;
  64. u32 data = 0;
  65. int err;
  66. if ((size == 2) && (where & 1))
  67. return PCIBIOS_BAD_REGISTER_NUMBER;
  68. else if ((size == 4) && (where & 3))
  69. return PCIBIOS_BAD_REGISTER_NUMBER;
  70. spin_lock_irqsave(&nile4_pci_lock, flags);
  71. err = nile4_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
  72. &data);
  73. spin_unlock_irqrestore(&nile4_pci_lock, flags);
  74. if (err)
  75. return err;
  76. if (size == 1)
  77. *val = (data >> ((where & 3) << 3)) & 0xff;
  78. else if (size == 2)
  79. *val = (data >> ((where & 3) << 3)) & 0xffff;
  80. else
  81. *val = data;
  82. return PCIBIOS_SUCCESSFUL;
  83. }
  84. static int nile4_pcibios_write(struct pci_bus *bus, unsigned int devfn,
  85. int where, int size, u32 val)
  86. {
  87. unsigned long flags;
  88. u32 data = 0;
  89. int err;
  90. if ((size == 2) && (where & 1))
  91. return PCIBIOS_BAD_REGISTER_NUMBER;
  92. else if ((size == 4) && (where & 3))
  93. return PCIBIOS_BAD_REGISTER_NUMBER;
  94. spin_lock_irqsave(&nile4_pci_lock, flags);
  95. err = nile4_pcibios_config_access(PCI_ACCESS_READ, bus, devfn, where,
  96. &data);
  97. spin_unlock_irqrestore(&nile4_pci_lock, flags);
  98. if (err)
  99. return err;
  100. if (size == 1)
  101. data = (data & ~(0xff << ((where & 3) << 3))) |
  102. (val << ((where & 3) << 3));
  103. else if (size == 2)
  104. data = (data & ~(0xffff << ((where & 3) << 3))) |
  105. (val << ((where & 3) << 3));
  106. else
  107. data = val;
  108. if (nile4_pcibios_config_access
  109. (PCI_ACCESS_WRITE, bus, devfn, where, &data))
  110. return -1;
  111. return PCIBIOS_SUCCESSFUL;
  112. }
  113. struct pci_ops nile4_pci_ops = {
  114. .read = nile4_pcibios_read,
  115. .write = nile4_pcibios_write,
  116. };