pgtable-bits.h 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 2002 by Ralf Baechle
  7. * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
  8. * Copyright (C) 2002 Maciej W. Rozycki
  9. */
  10. #ifndef _ASM_PGTABLE_BITS_H
  11. #define _ASM_PGTABLE_BITS_H
  12. /*
  13. * Note that we shift the lower 32bits of each EntryLo[01] entry
  14. * 6 bits to the left. That way we can convert the PFN into the
  15. * physical address by a single 'and' operation and gain 6 additional
  16. * bits for storing information which isn't present in a normal
  17. * MIPS page table.
  18. *
  19. * Similar to the Alpha port, we need to keep track of the ref
  20. * and mod bits in software. We have a software "yeah you can read
  21. * from this page" bit, and a hardware one which actually lets the
  22. * process read from the page. On the same token we have a software
  23. * writable bit and the real hardware one which actually lets the
  24. * process write to the page, this keeps a mod bit via the hardware
  25. * dirty bit.
  26. *
  27. * Certain revisions of the R4000 and R5000 have a bug where if a
  28. * certain sequence occurs in the last 3 instructions of an executable
  29. * page, and the following page is not mapped, the cpu can do
  30. * unpredictable things. The code (when it is written) to deal with
  31. * this problem will be in the update_mmu_cache() code for the r4k.
  32. */
  33. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
  34. #define _PAGE_PRESENT (1<<6) /* implemented in software */
  35. #define _PAGE_READ (1<<7) /* implemented in software */
  36. #define _PAGE_WRITE (1<<8) /* implemented in software */
  37. #define _PAGE_ACCESSED (1<<9) /* implemented in software */
  38. #define _PAGE_MODIFIED (1<<10) /* implemented in software */
  39. #define _PAGE_FILE (1<<10) /* set:pagecache unset:swap */
  40. #define _PAGE_R4KBUG (1<<0) /* workaround for r4k bug */
  41. #define _PAGE_GLOBAL (1<<0)
  42. #define _PAGE_VALID (1<<1)
  43. #define _PAGE_SILENT_READ (1<<1) /* synonym */
  44. #define _PAGE_DIRTY (1<<2) /* The MIPS dirty bit */
  45. #define _PAGE_SILENT_WRITE (1<<2)
  46. #define _CACHE_SHIFT 3
  47. #define _CACHE_MASK (7<<3)
  48. #elif defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  49. #define _PAGE_PRESENT (1<<0) /* implemented in software */
  50. #define _PAGE_READ (1<<1) /* implemented in software */
  51. #define _PAGE_WRITE (1<<2) /* implemented in software */
  52. #define _PAGE_ACCESSED (1<<3) /* implemented in software */
  53. #define _PAGE_MODIFIED (1<<4) /* implemented in software */
  54. #define _PAGE_FILE (1<<4) /* set:pagecache unset:swap */
  55. #define _PAGE_GLOBAL (1<<8)
  56. #define _PAGE_VALID (1<<9)
  57. #define _PAGE_SILENT_READ (1<<9) /* synonym */
  58. #define _PAGE_DIRTY (1<<10) /* The MIPS dirty bit */
  59. #define _PAGE_SILENT_WRITE (1<<10)
  60. #define _CACHE_UNCACHED (1<<11)
  61. #define _CACHE_MASK (1<<11)
  62. #else /* 'Normal' r4K case */
  63. /*
  64. * When using the RI/XI bit support, we have 13 bits of flags below
  65. * the physical address. The RI/XI bits are placed such that a SRL 5
  66. * can strip off the software bits, then a ROTR 2 can move the RI/XI
  67. * into bits [63:62]. This also limits physical address to 56 bits,
  68. * which is more than we need right now.
  69. */
  70. /* implemented in software */
  71. #define _PAGE_PRESENT_SHIFT (0)
  72. #define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
  73. /* implemented in software, should be unused if kernel_uses_smartmips_rixi. */
  74. #define _PAGE_READ_SHIFT (kernel_uses_smartmips_rixi ? _PAGE_PRESENT_SHIFT : _PAGE_PRESENT_SHIFT + 1)
  75. #define _PAGE_READ ({if (kernel_uses_smartmips_rixi) BUG(); 1 << _PAGE_READ_SHIFT; })
  76. /* implemented in software */
  77. #define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1)
  78. #define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
  79. /* implemented in software */
  80. #define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1)
  81. #define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
  82. /* implemented in software */
  83. #define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1)
  84. #define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
  85. /* set:pagecache unset:swap */
  86. #define _PAGE_FILE (_PAGE_MODIFIED)
  87. #ifdef CONFIG_HUGETLB_PAGE
  88. /* huge tlb page */
  89. #define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT + 1)
  90. #define _PAGE_HUGE (1 << _PAGE_HUGE_SHIFT)
  91. #else
  92. #define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT)
  93. #define _PAGE_HUGE ({BUG(); 1; }) /* Dummy value */
  94. #endif
  95. /* Page cannot be executed */
  96. #define _PAGE_NO_EXEC_SHIFT (kernel_uses_smartmips_rixi ? _PAGE_HUGE_SHIFT + 1 : _PAGE_HUGE_SHIFT)
  97. #define _PAGE_NO_EXEC ({if (!kernel_uses_smartmips_rixi) BUG(); 1 << _PAGE_NO_EXEC_SHIFT; })
  98. /* Page cannot be read */
  99. #define _PAGE_NO_READ_SHIFT (kernel_uses_smartmips_rixi ? _PAGE_NO_EXEC_SHIFT + 1 : _PAGE_NO_EXEC_SHIFT)
  100. #define _PAGE_NO_READ ({if (!kernel_uses_smartmips_rixi) BUG(); 1 << _PAGE_NO_READ_SHIFT; })
  101. #define _PAGE_GLOBAL_SHIFT (_PAGE_NO_READ_SHIFT + 1)
  102. #define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT)
  103. #define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1)
  104. #define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
  105. /* synonym */
  106. #define _PAGE_SILENT_READ (_PAGE_VALID)
  107. /* The MIPS dirty bit */
  108. #define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1)
  109. #define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT)
  110. #define _PAGE_SILENT_WRITE (_PAGE_DIRTY)
  111. #define _CACHE_SHIFT (_PAGE_DIRTY_SHIFT + 1)
  112. #define _CACHE_MASK (7 << _CACHE_SHIFT)
  113. #define _PFN_SHIFT (PAGE_SHIFT - 12 + _CACHE_SHIFT + 3)
  114. #endif /* defined(CONFIG_64BIT_PHYS_ADDR && defined(CONFIG_CPU_MIPS32) */
  115. #ifndef _PFN_SHIFT
  116. #define _PFN_SHIFT PAGE_SHIFT
  117. #endif
  118. #define _PFN_MASK (~((1 << (_PFN_SHIFT)) - 1))
  119. #ifndef _PAGE_NO_READ
  120. #define _PAGE_NO_READ ({BUG(); 0; })
  121. #define _PAGE_NO_READ_SHIFT ({BUG(); 0; })
  122. #endif
  123. #ifndef _PAGE_NO_EXEC
  124. #define _PAGE_NO_EXEC ({BUG(); 0; })
  125. #endif
  126. #ifndef _PAGE_GLOBAL_SHIFT
  127. #define _PAGE_GLOBAL_SHIFT ilog2(_PAGE_GLOBAL)
  128. #endif
  129. #ifndef __ASSEMBLY__
  130. /*
  131. * pte_to_entrylo converts a page table entry (PTE) into a Mips
  132. * entrylo0/1 value.
  133. */
  134. static inline uint64_t pte_to_entrylo(unsigned long pte_val)
  135. {
  136. if (kernel_uses_smartmips_rixi) {
  137. int sa;
  138. #ifdef CONFIG_32BIT
  139. sa = 31 - _PAGE_NO_READ_SHIFT;
  140. #else
  141. sa = 63 - _PAGE_NO_READ_SHIFT;
  142. #endif
  143. /*
  144. * C has no way to express that this is a DSRL
  145. * _PAGE_NO_EXEC_SHIFT followed by a ROTR 2. Luckily
  146. * in the fast path this is done in assembly
  147. */
  148. return (pte_val >> _PAGE_GLOBAL_SHIFT) |
  149. ((pte_val & (_PAGE_NO_EXEC | _PAGE_NO_READ)) << sa);
  150. }
  151. return pte_val >> _PAGE_GLOBAL_SHIFT;
  152. }
  153. #endif
  154. /*
  155. * Cache attributes
  156. */
  157. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  158. #define _CACHE_CACHABLE_NONCOHERENT 0
  159. #elif defined(CONFIG_CPU_SB1)
  160. /* No penalty for being coherent on the SB1, so just
  161. use it for "noncoherent" spaces, too. Shouldn't hurt. */
  162. #define _CACHE_UNCACHED (2<<_CACHE_SHIFT)
  163. #define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT)
  164. #define _CACHE_CACHABLE_NONCOHERENT (5<<_CACHE_SHIFT)
  165. #define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)
  166. #elif defined(CONFIG_CPU_RM9000)
  167. #define _CACHE_WT (0<<_CACHE_SHIFT)
  168. #define _CACHE_WTWA (1<<_CACHE_SHIFT)
  169. #define _CACHE_UC_B (2<<_CACHE_SHIFT)
  170. #define _CACHE_WB (3<<_CACHE_SHIFT)
  171. #define _CACHE_CWBEA (4<<_CACHE_SHIFT)
  172. #define _CACHE_CWB (5<<_CACHE_SHIFT)
  173. #define _CACHE_UCNB (6<<_CACHE_SHIFT)
  174. #define _CACHE_FPC (7<<_CACHE_SHIFT)
  175. #define _CACHE_UNCACHED _CACHE_UC_B
  176. #define _CACHE_CACHABLE_NONCOHERENT _CACHE_WB
  177. #else
  178. #define _CACHE_CACHABLE_NO_WA (0<<_CACHE_SHIFT) /* R4600 only */
  179. #define _CACHE_CACHABLE_WA (1<<_CACHE_SHIFT) /* R4600 only */
  180. #define _CACHE_UNCACHED (2<<_CACHE_SHIFT) /* R4[0246]00 */
  181. #define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT) /* R4[0246]00 */
  182. #define _CACHE_CACHABLE_CE (4<<_CACHE_SHIFT) /* R4[04]00MC only */
  183. #define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT) /* R4[04]00MC only */
  184. #define _CACHE_CACHABLE_COHERENT (5<<_CACHE_SHIFT) /* MIPS32R2 CMP */
  185. #define _CACHE_CACHABLE_CUW (6<<_CACHE_SHIFT) /* R4[04]00MC only */
  186. #define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT) /* R10000 only */
  187. #endif
  188. #define __READABLE (_PAGE_SILENT_READ | _PAGE_ACCESSED | (kernel_uses_smartmips_rixi ? 0 : _PAGE_READ))
  189. #define __WRITEABLE (_PAGE_WRITE | _PAGE_SILENT_WRITE | _PAGE_MODIFIED)
  190. #define _PAGE_CHG_MASK (_PFN_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK)
  191. #endif /* _ASM_PGTABLE_BITS_H */