cvmx-pci-defs.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2010 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PCI_DEFS_H__
  28. #define __CVMX_PCI_DEFS_H__
  29. #define CVMX_PCI_BAR1_INDEXX(offset) (0x0000000000000100ull + ((offset) & 31) * 4)
  30. #define CVMX_PCI_BIST_REG (0x00000000000001C0ull)
  31. #define CVMX_PCI_CFG00 (0x0000000000000000ull)
  32. #define CVMX_PCI_CFG01 (0x0000000000000004ull)
  33. #define CVMX_PCI_CFG02 (0x0000000000000008ull)
  34. #define CVMX_PCI_CFG03 (0x000000000000000Cull)
  35. #define CVMX_PCI_CFG04 (0x0000000000000010ull)
  36. #define CVMX_PCI_CFG05 (0x0000000000000014ull)
  37. #define CVMX_PCI_CFG06 (0x0000000000000018ull)
  38. #define CVMX_PCI_CFG07 (0x000000000000001Cull)
  39. #define CVMX_PCI_CFG08 (0x0000000000000020ull)
  40. #define CVMX_PCI_CFG09 (0x0000000000000024ull)
  41. #define CVMX_PCI_CFG10 (0x0000000000000028ull)
  42. #define CVMX_PCI_CFG11 (0x000000000000002Cull)
  43. #define CVMX_PCI_CFG12 (0x0000000000000030ull)
  44. #define CVMX_PCI_CFG13 (0x0000000000000034ull)
  45. #define CVMX_PCI_CFG15 (0x000000000000003Cull)
  46. #define CVMX_PCI_CFG16 (0x0000000000000040ull)
  47. #define CVMX_PCI_CFG17 (0x0000000000000044ull)
  48. #define CVMX_PCI_CFG18 (0x0000000000000048ull)
  49. #define CVMX_PCI_CFG19 (0x000000000000004Cull)
  50. #define CVMX_PCI_CFG20 (0x0000000000000050ull)
  51. #define CVMX_PCI_CFG21 (0x0000000000000054ull)
  52. #define CVMX_PCI_CFG22 (0x0000000000000058ull)
  53. #define CVMX_PCI_CFG56 (0x00000000000000E0ull)
  54. #define CVMX_PCI_CFG57 (0x00000000000000E4ull)
  55. #define CVMX_PCI_CFG58 (0x00000000000000E8ull)
  56. #define CVMX_PCI_CFG59 (0x00000000000000ECull)
  57. #define CVMX_PCI_CFG60 (0x00000000000000F0ull)
  58. #define CVMX_PCI_CFG61 (0x00000000000000F4ull)
  59. #define CVMX_PCI_CFG62 (0x00000000000000F8ull)
  60. #define CVMX_PCI_CFG63 (0x00000000000000FCull)
  61. #define CVMX_PCI_CNT_REG (0x00000000000001B8ull)
  62. #define CVMX_PCI_CTL_STATUS_2 (0x000000000000018Cull)
  63. #define CVMX_PCI_DBELL_X(offset) (0x0000000000000080ull + ((offset) & 3) * 8)
  64. #define CVMX_PCI_DMA_CNT0 CVMX_PCI_DMA_CNTX(0)
  65. #define CVMX_PCI_DMA_CNT1 CVMX_PCI_DMA_CNTX(1)
  66. #define CVMX_PCI_DMA_CNTX(offset) (0x00000000000000A0ull + ((offset) & 1) * 8)
  67. #define CVMX_PCI_DMA_INT_LEV0 CVMX_PCI_DMA_INT_LEVX(0)
  68. #define CVMX_PCI_DMA_INT_LEV1 CVMX_PCI_DMA_INT_LEVX(1)
  69. #define CVMX_PCI_DMA_INT_LEVX(offset) (0x00000000000000A4ull + ((offset) & 1) * 8)
  70. #define CVMX_PCI_DMA_TIME0 CVMX_PCI_DMA_TIMEX(0)
  71. #define CVMX_PCI_DMA_TIME1 CVMX_PCI_DMA_TIMEX(1)
  72. #define CVMX_PCI_DMA_TIMEX(offset) (0x00000000000000B0ull + ((offset) & 1) * 4)
  73. #define CVMX_PCI_INSTR_COUNT0 CVMX_PCI_INSTR_COUNTX(0)
  74. #define CVMX_PCI_INSTR_COUNT1 CVMX_PCI_INSTR_COUNTX(1)
  75. #define CVMX_PCI_INSTR_COUNT2 CVMX_PCI_INSTR_COUNTX(2)
  76. #define CVMX_PCI_INSTR_COUNT3 CVMX_PCI_INSTR_COUNTX(3)
  77. #define CVMX_PCI_INSTR_COUNTX(offset) (0x0000000000000084ull + ((offset) & 3) * 8)
  78. #define CVMX_PCI_INT_ENB (0x0000000000000038ull)
  79. #define CVMX_PCI_INT_ENB2 (0x00000000000001A0ull)
  80. #define CVMX_PCI_INT_SUM (0x0000000000000030ull)
  81. #define CVMX_PCI_INT_SUM2 (0x0000000000000198ull)
  82. #define CVMX_PCI_MSI_RCV (0x00000000000000F0ull)
  83. #define CVMX_PCI_PKTS_SENT0 CVMX_PCI_PKTS_SENTX(0)
  84. #define CVMX_PCI_PKTS_SENT1 CVMX_PCI_PKTS_SENTX(1)
  85. #define CVMX_PCI_PKTS_SENT2 CVMX_PCI_PKTS_SENTX(2)
  86. #define CVMX_PCI_PKTS_SENT3 CVMX_PCI_PKTS_SENTX(3)
  87. #define CVMX_PCI_PKTS_SENTX(offset) (0x0000000000000040ull + ((offset) & 3) * 16)
  88. #define CVMX_PCI_PKTS_SENT_INT_LEV0 CVMX_PCI_PKTS_SENT_INT_LEVX(0)
  89. #define CVMX_PCI_PKTS_SENT_INT_LEV1 CVMX_PCI_PKTS_SENT_INT_LEVX(1)
  90. #define CVMX_PCI_PKTS_SENT_INT_LEV2 CVMX_PCI_PKTS_SENT_INT_LEVX(2)
  91. #define CVMX_PCI_PKTS_SENT_INT_LEV3 CVMX_PCI_PKTS_SENT_INT_LEVX(3)
  92. #define CVMX_PCI_PKTS_SENT_INT_LEVX(offset) (0x0000000000000048ull + ((offset) & 3) * 16)
  93. #define CVMX_PCI_PKTS_SENT_TIME0 CVMX_PCI_PKTS_SENT_TIMEX(0)
  94. #define CVMX_PCI_PKTS_SENT_TIME1 CVMX_PCI_PKTS_SENT_TIMEX(1)
  95. #define CVMX_PCI_PKTS_SENT_TIME2 CVMX_PCI_PKTS_SENT_TIMEX(2)
  96. #define CVMX_PCI_PKTS_SENT_TIME3 CVMX_PCI_PKTS_SENT_TIMEX(3)
  97. #define CVMX_PCI_PKTS_SENT_TIMEX(offset) (0x000000000000004Cull + ((offset) & 3) * 16)
  98. #define CVMX_PCI_PKT_CREDITS0 CVMX_PCI_PKT_CREDITSX(0)
  99. #define CVMX_PCI_PKT_CREDITS1 CVMX_PCI_PKT_CREDITSX(1)
  100. #define CVMX_PCI_PKT_CREDITS2 CVMX_PCI_PKT_CREDITSX(2)
  101. #define CVMX_PCI_PKT_CREDITS3 CVMX_PCI_PKT_CREDITSX(3)
  102. #define CVMX_PCI_PKT_CREDITSX(offset) (0x0000000000000044ull + ((offset) & 3) * 16)
  103. #define CVMX_PCI_READ_CMD_6 (0x0000000000000180ull)
  104. #define CVMX_PCI_READ_CMD_C (0x0000000000000184ull)
  105. #define CVMX_PCI_READ_CMD_E (0x0000000000000188ull)
  106. #define CVMX_PCI_READ_TIMEOUT (CVMX_ADD_IO_SEG(0x00011F00000000B0ull))
  107. #define CVMX_PCI_SCM_REG (0x00000000000001A8ull)
  108. #define CVMX_PCI_TSR_REG (0x00000000000001B0ull)
  109. #define CVMX_PCI_WIN_RD_ADDR (0x0000000000000008ull)
  110. #define CVMX_PCI_WIN_RD_DATA (0x0000000000000020ull)
  111. #define CVMX_PCI_WIN_WR_ADDR (0x0000000000000000ull)
  112. #define CVMX_PCI_WIN_WR_DATA (0x0000000000000010ull)
  113. #define CVMX_PCI_WIN_WR_MASK (0x0000000000000018ull)
  114. union cvmx_pci_bar1_indexx {
  115. uint32_t u32;
  116. struct cvmx_pci_bar1_indexx_s {
  117. uint32_t reserved_18_31:14;
  118. uint32_t addr_idx:14;
  119. uint32_t ca:1;
  120. uint32_t end_swp:2;
  121. uint32_t addr_v:1;
  122. } s;
  123. struct cvmx_pci_bar1_indexx_s cn30xx;
  124. struct cvmx_pci_bar1_indexx_s cn31xx;
  125. struct cvmx_pci_bar1_indexx_s cn38xx;
  126. struct cvmx_pci_bar1_indexx_s cn38xxp2;
  127. struct cvmx_pci_bar1_indexx_s cn50xx;
  128. struct cvmx_pci_bar1_indexx_s cn58xx;
  129. struct cvmx_pci_bar1_indexx_s cn58xxp1;
  130. };
  131. union cvmx_pci_bist_reg {
  132. uint64_t u64;
  133. struct cvmx_pci_bist_reg_s {
  134. uint64_t reserved_10_63:54;
  135. uint64_t rsp_bs:1;
  136. uint64_t dma0_bs:1;
  137. uint64_t cmd0_bs:1;
  138. uint64_t cmd_bs:1;
  139. uint64_t csr2p_bs:1;
  140. uint64_t csrr_bs:1;
  141. uint64_t rsp2p_bs:1;
  142. uint64_t csr2n_bs:1;
  143. uint64_t dat2n_bs:1;
  144. uint64_t dbg2n_bs:1;
  145. } s;
  146. struct cvmx_pci_bist_reg_s cn50xx;
  147. };
  148. union cvmx_pci_cfg00 {
  149. uint32_t u32;
  150. struct cvmx_pci_cfg00_s {
  151. uint32_t devid:16;
  152. uint32_t vendid:16;
  153. } s;
  154. struct cvmx_pci_cfg00_s cn30xx;
  155. struct cvmx_pci_cfg00_s cn31xx;
  156. struct cvmx_pci_cfg00_s cn38xx;
  157. struct cvmx_pci_cfg00_s cn38xxp2;
  158. struct cvmx_pci_cfg00_s cn50xx;
  159. struct cvmx_pci_cfg00_s cn58xx;
  160. struct cvmx_pci_cfg00_s cn58xxp1;
  161. };
  162. union cvmx_pci_cfg01 {
  163. uint32_t u32;
  164. struct cvmx_pci_cfg01_s {
  165. uint32_t dpe:1;
  166. uint32_t sse:1;
  167. uint32_t rma:1;
  168. uint32_t rta:1;
  169. uint32_t sta:1;
  170. uint32_t devt:2;
  171. uint32_t mdpe:1;
  172. uint32_t fbb:1;
  173. uint32_t reserved_22_22:1;
  174. uint32_t m66:1;
  175. uint32_t cle:1;
  176. uint32_t i_stat:1;
  177. uint32_t reserved_11_18:8;
  178. uint32_t i_dis:1;
  179. uint32_t fbbe:1;
  180. uint32_t see:1;
  181. uint32_t ads:1;
  182. uint32_t pee:1;
  183. uint32_t vps:1;
  184. uint32_t mwice:1;
  185. uint32_t scse:1;
  186. uint32_t me:1;
  187. uint32_t msae:1;
  188. uint32_t isae:1;
  189. } s;
  190. struct cvmx_pci_cfg01_s cn30xx;
  191. struct cvmx_pci_cfg01_s cn31xx;
  192. struct cvmx_pci_cfg01_s cn38xx;
  193. struct cvmx_pci_cfg01_s cn38xxp2;
  194. struct cvmx_pci_cfg01_s cn50xx;
  195. struct cvmx_pci_cfg01_s cn58xx;
  196. struct cvmx_pci_cfg01_s cn58xxp1;
  197. };
  198. union cvmx_pci_cfg02 {
  199. uint32_t u32;
  200. struct cvmx_pci_cfg02_s {
  201. uint32_t cc:24;
  202. uint32_t rid:8;
  203. } s;
  204. struct cvmx_pci_cfg02_s cn30xx;
  205. struct cvmx_pci_cfg02_s cn31xx;
  206. struct cvmx_pci_cfg02_s cn38xx;
  207. struct cvmx_pci_cfg02_s cn38xxp2;
  208. struct cvmx_pci_cfg02_s cn50xx;
  209. struct cvmx_pci_cfg02_s cn58xx;
  210. struct cvmx_pci_cfg02_s cn58xxp1;
  211. };
  212. union cvmx_pci_cfg03 {
  213. uint32_t u32;
  214. struct cvmx_pci_cfg03_s {
  215. uint32_t bcap:1;
  216. uint32_t brb:1;
  217. uint32_t reserved_28_29:2;
  218. uint32_t bcod:4;
  219. uint32_t ht:8;
  220. uint32_t lt:8;
  221. uint32_t cls:8;
  222. } s;
  223. struct cvmx_pci_cfg03_s cn30xx;
  224. struct cvmx_pci_cfg03_s cn31xx;
  225. struct cvmx_pci_cfg03_s cn38xx;
  226. struct cvmx_pci_cfg03_s cn38xxp2;
  227. struct cvmx_pci_cfg03_s cn50xx;
  228. struct cvmx_pci_cfg03_s cn58xx;
  229. struct cvmx_pci_cfg03_s cn58xxp1;
  230. };
  231. union cvmx_pci_cfg04 {
  232. uint32_t u32;
  233. struct cvmx_pci_cfg04_s {
  234. uint32_t lbase:20;
  235. uint32_t lbasez:8;
  236. uint32_t pf:1;
  237. uint32_t typ:2;
  238. uint32_t mspc:1;
  239. } s;
  240. struct cvmx_pci_cfg04_s cn30xx;
  241. struct cvmx_pci_cfg04_s cn31xx;
  242. struct cvmx_pci_cfg04_s cn38xx;
  243. struct cvmx_pci_cfg04_s cn38xxp2;
  244. struct cvmx_pci_cfg04_s cn50xx;
  245. struct cvmx_pci_cfg04_s cn58xx;
  246. struct cvmx_pci_cfg04_s cn58xxp1;
  247. };
  248. union cvmx_pci_cfg05 {
  249. uint32_t u32;
  250. struct cvmx_pci_cfg05_s {
  251. uint32_t hbase:32;
  252. } s;
  253. struct cvmx_pci_cfg05_s cn30xx;
  254. struct cvmx_pci_cfg05_s cn31xx;
  255. struct cvmx_pci_cfg05_s cn38xx;
  256. struct cvmx_pci_cfg05_s cn38xxp2;
  257. struct cvmx_pci_cfg05_s cn50xx;
  258. struct cvmx_pci_cfg05_s cn58xx;
  259. struct cvmx_pci_cfg05_s cn58xxp1;
  260. };
  261. union cvmx_pci_cfg06 {
  262. uint32_t u32;
  263. struct cvmx_pci_cfg06_s {
  264. uint32_t lbase:5;
  265. uint32_t lbasez:23;
  266. uint32_t pf:1;
  267. uint32_t typ:2;
  268. uint32_t mspc:1;
  269. } s;
  270. struct cvmx_pci_cfg06_s cn30xx;
  271. struct cvmx_pci_cfg06_s cn31xx;
  272. struct cvmx_pci_cfg06_s cn38xx;
  273. struct cvmx_pci_cfg06_s cn38xxp2;
  274. struct cvmx_pci_cfg06_s cn50xx;
  275. struct cvmx_pci_cfg06_s cn58xx;
  276. struct cvmx_pci_cfg06_s cn58xxp1;
  277. };
  278. union cvmx_pci_cfg07 {
  279. uint32_t u32;
  280. struct cvmx_pci_cfg07_s {
  281. uint32_t hbase:32;
  282. } s;
  283. struct cvmx_pci_cfg07_s cn30xx;
  284. struct cvmx_pci_cfg07_s cn31xx;
  285. struct cvmx_pci_cfg07_s cn38xx;
  286. struct cvmx_pci_cfg07_s cn38xxp2;
  287. struct cvmx_pci_cfg07_s cn50xx;
  288. struct cvmx_pci_cfg07_s cn58xx;
  289. struct cvmx_pci_cfg07_s cn58xxp1;
  290. };
  291. union cvmx_pci_cfg08 {
  292. uint32_t u32;
  293. struct cvmx_pci_cfg08_s {
  294. uint32_t lbasez:28;
  295. uint32_t pf:1;
  296. uint32_t typ:2;
  297. uint32_t mspc:1;
  298. } s;
  299. struct cvmx_pci_cfg08_s cn30xx;
  300. struct cvmx_pci_cfg08_s cn31xx;
  301. struct cvmx_pci_cfg08_s cn38xx;
  302. struct cvmx_pci_cfg08_s cn38xxp2;
  303. struct cvmx_pci_cfg08_s cn50xx;
  304. struct cvmx_pci_cfg08_s cn58xx;
  305. struct cvmx_pci_cfg08_s cn58xxp1;
  306. };
  307. union cvmx_pci_cfg09 {
  308. uint32_t u32;
  309. struct cvmx_pci_cfg09_s {
  310. uint32_t hbase:25;
  311. uint32_t hbasez:7;
  312. } s;
  313. struct cvmx_pci_cfg09_s cn30xx;
  314. struct cvmx_pci_cfg09_s cn31xx;
  315. struct cvmx_pci_cfg09_s cn38xx;
  316. struct cvmx_pci_cfg09_s cn38xxp2;
  317. struct cvmx_pci_cfg09_s cn50xx;
  318. struct cvmx_pci_cfg09_s cn58xx;
  319. struct cvmx_pci_cfg09_s cn58xxp1;
  320. };
  321. union cvmx_pci_cfg10 {
  322. uint32_t u32;
  323. struct cvmx_pci_cfg10_s {
  324. uint32_t cisp:32;
  325. } s;
  326. struct cvmx_pci_cfg10_s cn30xx;
  327. struct cvmx_pci_cfg10_s cn31xx;
  328. struct cvmx_pci_cfg10_s cn38xx;
  329. struct cvmx_pci_cfg10_s cn38xxp2;
  330. struct cvmx_pci_cfg10_s cn50xx;
  331. struct cvmx_pci_cfg10_s cn58xx;
  332. struct cvmx_pci_cfg10_s cn58xxp1;
  333. };
  334. union cvmx_pci_cfg11 {
  335. uint32_t u32;
  336. struct cvmx_pci_cfg11_s {
  337. uint32_t ssid:16;
  338. uint32_t ssvid:16;
  339. } s;
  340. struct cvmx_pci_cfg11_s cn30xx;
  341. struct cvmx_pci_cfg11_s cn31xx;
  342. struct cvmx_pci_cfg11_s cn38xx;
  343. struct cvmx_pci_cfg11_s cn38xxp2;
  344. struct cvmx_pci_cfg11_s cn50xx;
  345. struct cvmx_pci_cfg11_s cn58xx;
  346. struct cvmx_pci_cfg11_s cn58xxp1;
  347. };
  348. union cvmx_pci_cfg12 {
  349. uint32_t u32;
  350. struct cvmx_pci_cfg12_s {
  351. uint32_t erbar:16;
  352. uint32_t erbarz:5;
  353. uint32_t reserved_1_10:10;
  354. uint32_t erbar_en:1;
  355. } s;
  356. struct cvmx_pci_cfg12_s cn30xx;
  357. struct cvmx_pci_cfg12_s cn31xx;
  358. struct cvmx_pci_cfg12_s cn38xx;
  359. struct cvmx_pci_cfg12_s cn38xxp2;
  360. struct cvmx_pci_cfg12_s cn50xx;
  361. struct cvmx_pci_cfg12_s cn58xx;
  362. struct cvmx_pci_cfg12_s cn58xxp1;
  363. };
  364. union cvmx_pci_cfg13 {
  365. uint32_t u32;
  366. struct cvmx_pci_cfg13_s {
  367. uint32_t reserved_8_31:24;
  368. uint32_t cp:8;
  369. } s;
  370. struct cvmx_pci_cfg13_s cn30xx;
  371. struct cvmx_pci_cfg13_s cn31xx;
  372. struct cvmx_pci_cfg13_s cn38xx;
  373. struct cvmx_pci_cfg13_s cn38xxp2;
  374. struct cvmx_pci_cfg13_s cn50xx;
  375. struct cvmx_pci_cfg13_s cn58xx;
  376. struct cvmx_pci_cfg13_s cn58xxp1;
  377. };
  378. union cvmx_pci_cfg15 {
  379. uint32_t u32;
  380. struct cvmx_pci_cfg15_s {
  381. uint32_t ml:8;
  382. uint32_t mg:8;
  383. uint32_t inta:8;
  384. uint32_t il:8;
  385. } s;
  386. struct cvmx_pci_cfg15_s cn30xx;
  387. struct cvmx_pci_cfg15_s cn31xx;
  388. struct cvmx_pci_cfg15_s cn38xx;
  389. struct cvmx_pci_cfg15_s cn38xxp2;
  390. struct cvmx_pci_cfg15_s cn50xx;
  391. struct cvmx_pci_cfg15_s cn58xx;
  392. struct cvmx_pci_cfg15_s cn58xxp1;
  393. };
  394. union cvmx_pci_cfg16 {
  395. uint32_t u32;
  396. struct cvmx_pci_cfg16_s {
  397. uint32_t trdnpr:1;
  398. uint32_t trdard:1;
  399. uint32_t rdsati:1;
  400. uint32_t trdrs:1;
  401. uint32_t trtae:1;
  402. uint32_t twsei:1;
  403. uint32_t twsen:1;
  404. uint32_t twtae:1;
  405. uint32_t tmae:1;
  406. uint32_t tslte:3;
  407. uint32_t tilt:4;
  408. uint32_t pbe:12;
  409. uint32_t dppmr:1;
  410. uint32_t reserved_2_2:1;
  411. uint32_t tswc:1;
  412. uint32_t mltd:1;
  413. } s;
  414. struct cvmx_pci_cfg16_s cn30xx;
  415. struct cvmx_pci_cfg16_s cn31xx;
  416. struct cvmx_pci_cfg16_s cn38xx;
  417. struct cvmx_pci_cfg16_s cn38xxp2;
  418. struct cvmx_pci_cfg16_s cn50xx;
  419. struct cvmx_pci_cfg16_s cn58xx;
  420. struct cvmx_pci_cfg16_s cn58xxp1;
  421. };
  422. union cvmx_pci_cfg17 {
  423. uint32_t u32;
  424. struct cvmx_pci_cfg17_s {
  425. uint32_t tscme:32;
  426. } s;
  427. struct cvmx_pci_cfg17_s cn30xx;
  428. struct cvmx_pci_cfg17_s cn31xx;
  429. struct cvmx_pci_cfg17_s cn38xx;
  430. struct cvmx_pci_cfg17_s cn38xxp2;
  431. struct cvmx_pci_cfg17_s cn50xx;
  432. struct cvmx_pci_cfg17_s cn58xx;
  433. struct cvmx_pci_cfg17_s cn58xxp1;
  434. };
  435. union cvmx_pci_cfg18 {
  436. uint32_t u32;
  437. struct cvmx_pci_cfg18_s {
  438. uint32_t tdsrps:32;
  439. } s;
  440. struct cvmx_pci_cfg18_s cn30xx;
  441. struct cvmx_pci_cfg18_s cn31xx;
  442. struct cvmx_pci_cfg18_s cn38xx;
  443. struct cvmx_pci_cfg18_s cn38xxp2;
  444. struct cvmx_pci_cfg18_s cn50xx;
  445. struct cvmx_pci_cfg18_s cn58xx;
  446. struct cvmx_pci_cfg18_s cn58xxp1;
  447. };
  448. union cvmx_pci_cfg19 {
  449. uint32_t u32;
  450. struct cvmx_pci_cfg19_s {
  451. uint32_t mrbcm:1;
  452. uint32_t mrbci:1;
  453. uint32_t mdwe:1;
  454. uint32_t mdre:1;
  455. uint32_t mdrimc:1;
  456. uint32_t mdrrmc:3;
  457. uint32_t tmes:8;
  458. uint32_t teci:1;
  459. uint32_t tmei:1;
  460. uint32_t tmse:1;
  461. uint32_t tmdpes:1;
  462. uint32_t tmapes:1;
  463. uint32_t reserved_9_10:2;
  464. uint32_t tibcd:1;
  465. uint32_t tibde:1;
  466. uint32_t reserved_6_6:1;
  467. uint32_t tidomc:1;
  468. uint32_t tdomc:5;
  469. } s;
  470. struct cvmx_pci_cfg19_s cn30xx;
  471. struct cvmx_pci_cfg19_s cn31xx;
  472. struct cvmx_pci_cfg19_s cn38xx;
  473. struct cvmx_pci_cfg19_s cn38xxp2;
  474. struct cvmx_pci_cfg19_s cn50xx;
  475. struct cvmx_pci_cfg19_s cn58xx;
  476. struct cvmx_pci_cfg19_s cn58xxp1;
  477. };
  478. union cvmx_pci_cfg20 {
  479. uint32_t u32;
  480. struct cvmx_pci_cfg20_s {
  481. uint32_t mdsp:32;
  482. } s;
  483. struct cvmx_pci_cfg20_s cn30xx;
  484. struct cvmx_pci_cfg20_s cn31xx;
  485. struct cvmx_pci_cfg20_s cn38xx;
  486. struct cvmx_pci_cfg20_s cn38xxp2;
  487. struct cvmx_pci_cfg20_s cn50xx;
  488. struct cvmx_pci_cfg20_s cn58xx;
  489. struct cvmx_pci_cfg20_s cn58xxp1;
  490. };
  491. union cvmx_pci_cfg21 {
  492. uint32_t u32;
  493. struct cvmx_pci_cfg21_s {
  494. uint32_t scmre:32;
  495. } s;
  496. struct cvmx_pci_cfg21_s cn30xx;
  497. struct cvmx_pci_cfg21_s cn31xx;
  498. struct cvmx_pci_cfg21_s cn38xx;
  499. struct cvmx_pci_cfg21_s cn38xxp2;
  500. struct cvmx_pci_cfg21_s cn50xx;
  501. struct cvmx_pci_cfg21_s cn58xx;
  502. struct cvmx_pci_cfg21_s cn58xxp1;
  503. };
  504. union cvmx_pci_cfg22 {
  505. uint32_t u32;
  506. struct cvmx_pci_cfg22_s {
  507. uint32_t mac:7;
  508. uint32_t reserved_19_24:6;
  509. uint32_t flush:1;
  510. uint32_t mra:1;
  511. uint32_t mtta:1;
  512. uint32_t mrv:8;
  513. uint32_t mttv:8;
  514. } s;
  515. struct cvmx_pci_cfg22_s cn30xx;
  516. struct cvmx_pci_cfg22_s cn31xx;
  517. struct cvmx_pci_cfg22_s cn38xx;
  518. struct cvmx_pci_cfg22_s cn38xxp2;
  519. struct cvmx_pci_cfg22_s cn50xx;
  520. struct cvmx_pci_cfg22_s cn58xx;
  521. struct cvmx_pci_cfg22_s cn58xxp1;
  522. };
  523. union cvmx_pci_cfg56 {
  524. uint32_t u32;
  525. struct cvmx_pci_cfg56_s {
  526. uint32_t reserved_23_31:9;
  527. uint32_t most:3;
  528. uint32_t mmbc:2;
  529. uint32_t roe:1;
  530. uint32_t dpere:1;
  531. uint32_t ncp:8;
  532. uint32_t pxcid:8;
  533. } s;
  534. struct cvmx_pci_cfg56_s cn30xx;
  535. struct cvmx_pci_cfg56_s cn31xx;
  536. struct cvmx_pci_cfg56_s cn38xx;
  537. struct cvmx_pci_cfg56_s cn38xxp2;
  538. struct cvmx_pci_cfg56_s cn50xx;
  539. struct cvmx_pci_cfg56_s cn58xx;
  540. struct cvmx_pci_cfg56_s cn58xxp1;
  541. };
  542. union cvmx_pci_cfg57 {
  543. uint32_t u32;
  544. struct cvmx_pci_cfg57_s {
  545. uint32_t reserved_30_31:2;
  546. uint32_t scemr:1;
  547. uint32_t mcrsd:3;
  548. uint32_t mostd:3;
  549. uint32_t mmrbcd:2;
  550. uint32_t dc:1;
  551. uint32_t usc:1;
  552. uint32_t scd:1;
  553. uint32_t m133:1;
  554. uint32_t w64:1;
  555. uint32_t bn:8;
  556. uint32_t dn:5;
  557. uint32_t fn:3;
  558. } s;
  559. struct cvmx_pci_cfg57_s cn30xx;
  560. struct cvmx_pci_cfg57_s cn31xx;
  561. struct cvmx_pci_cfg57_s cn38xx;
  562. struct cvmx_pci_cfg57_s cn38xxp2;
  563. struct cvmx_pci_cfg57_s cn50xx;
  564. struct cvmx_pci_cfg57_s cn58xx;
  565. struct cvmx_pci_cfg57_s cn58xxp1;
  566. };
  567. union cvmx_pci_cfg58 {
  568. uint32_t u32;
  569. struct cvmx_pci_cfg58_s {
  570. uint32_t pmes:5;
  571. uint32_t d2s:1;
  572. uint32_t d1s:1;
  573. uint32_t auxc:3;
  574. uint32_t dsi:1;
  575. uint32_t reserved_20_20:1;
  576. uint32_t pmec:1;
  577. uint32_t pcimiv:3;
  578. uint32_t ncp:8;
  579. uint32_t pmcid:8;
  580. } s;
  581. struct cvmx_pci_cfg58_s cn30xx;
  582. struct cvmx_pci_cfg58_s cn31xx;
  583. struct cvmx_pci_cfg58_s cn38xx;
  584. struct cvmx_pci_cfg58_s cn38xxp2;
  585. struct cvmx_pci_cfg58_s cn50xx;
  586. struct cvmx_pci_cfg58_s cn58xx;
  587. struct cvmx_pci_cfg58_s cn58xxp1;
  588. };
  589. union cvmx_pci_cfg59 {
  590. uint32_t u32;
  591. struct cvmx_pci_cfg59_s {
  592. uint32_t pmdia:8;
  593. uint32_t bpccen:1;
  594. uint32_t bd3h:1;
  595. uint32_t reserved_16_21:6;
  596. uint32_t pmess:1;
  597. uint32_t pmedsia:2;
  598. uint32_t pmds:4;
  599. uint32_t pmeens:1;
  600. uint32_t reserved_2_7:6;
  601. uint32_t ps:2;
  602. } s;
  603. struct cvmx_pci_cfg59_s cn30xx;
  604. struct cvmx_pci_cfg59_s cn31xx;
  605. struct cvmx_pci_cfg59_s cn38xx;
  606. struct cvmx_pci_cfg59_s cn38xxp2;
  607. struct cvmx_pci_cfg59_s cn50xx;
  608. struct cvmx_pci_cfg59_s cn58xx;
  609. struct cvmx_pci_cfg59_s cn58xxp1;
  610. };
  611. union cvmx_pci_cfg60 {
  612. uint32_t u32;
  613. struct cvmx_pci_cfg60_s {
  614. uint32_t reserved_24_31:8;
  615. uint32_t m64:1;
  616. uint32_t mme:3;
  617. uint32_t mmc:3;
  618. uint32_t msien:1;
  619. uint32_t ncp:8;
  620. uint32_t msicid:8;
  621. } s;
  622. struct cvmx_pci_cfg60_s cn30xx;
  623. struct cvmx_pci_cfg60_s cn31xx;
  624. struct cvmx_pci_cfg60_s cn38xx;
  625. struct cvmx_pci_cfg60_s cn38xxp2;
  626. struct cvmx_pci_cfg60_s cn50xx;
  627. struct cvmx_pci_cfg60_s cn58xx;
  628. struct cvmx_pci_cfg60_s cn58xxp1;
  629. };
  630. union cvmx_pci_cfg61 {
  631. uint32_t u32;
  632. struct cvmx_pci_cfg61_s {
  633. uint32_t msi31t2:30;
  634. uint32_t reserved_0_1:2;
  635. } s;
  636. struct cvmx_pci_cfg61_s cn30xx;
  637. struct cvmx_pci_cfg61_s cn31xx;
  638. struct cvmx_pci_cfg61_s cn38xx;
  639. struct cvmx_pci_cfg61_s cn38xxp2;
  640. struct cvmx_pci_cfg61_s cn50xx;
  641. struct cvmx_pci_cfg61_s cn58xx;
  642. struct cvmx_pci_cfg61_s cn58xxp1;
  643. };
  644. union cvmx_pci_cfg62 {
  645. uint32_t u32;
  646. struct cvmx_pci_cfg62_s {
  647. uint32_t msi:32;
  648. } s;
  649. struct cvmx_pci_cfg62_s cn30xx;
  650. struct cvmx_pci_cfg62_s cn31xx;
  651. struct cvmx_pci_cfg62_s cn38xx;
  652. struct cvmx_pci_cfg62_s cn38xxp2;
  653. struct cvmx_pci_cfg62_s cn50xx;
  654. struct cvmx_pci_cfg62_s cn58xx;
  655. struct cvmx_pci_cfg62_s cn58xxp1;
  656. };
  657. union cvmx_pci_cfg63 {
  658. uint32_t u32;
  659. struct cvmx_pci_cfg63_s {
  660. uint32_t reserved_16_31:16;
  661. uint32_t msimd:16;
  662. } s;
  663. struct cvmx_pci_cfg63_s cn30xx;
  664. struct cvmx_pci_cfg63_s cn31xx;
  665. struct cvmx_pci_cfg63_s cn38xx;
  666. struct cvmx_pci_cfg63_s cn38xxp2;
  667. struct cvmx_pci_cfg63_s cn50xx;
  668. struct cvmx_pci_cfg63_s cn58xx;
  669. struct cvmx_pci_cfg63_s cn58xxp1;
  670. };
  671. union cvmx_pci_cnt_reg {
  672. uint64_t u64;
  673. struct cvmx_pci_cnt_reg_s {
  674. uint64_t reserved_38_63:26;
  675. uint64_t hm_pcix:1;
  676. uint64_t hm_speed:2;
  677. uint64_t ap_pcix:1;
  678. uint64_t ap_speed:2;
  679. uint64_t pcicnt:32;
  680. } s;
  681. struct cvmx_pci_cnt_reg_s cn50xx;
  682. struct cvmx_pci_cnt_reg_s cn58xx;
  683. struct cvmx_pci_cnt_reg_s cn58xxp1;
  684. };
  685. union cvmx_pci_ctl_status_2 {
  686. uint32_t u32;
  687. struct cvmx_pci_ctl_status_2_s {
  688. uint32_t reserved_29_31:3;
  689. uint32_t bb1_hole:3;
  690. uint32_t bb1_siz:1;
  691. uint32_t bb_ca:1;
  692. uint32_t bb_es:2;
  693. uint32_t bb1:1;
  694. uint32_t bb0:1;
  695. uint32_t erst_n:1;
  696. uint32_t bar2pres:1;
  697. uint32_t scmtyp:1;
  698. uint32_t scm:1;
  699. uint32_t en_wfilt:1;
  700. uint32_t reserved_14_14:1;
  701. uint32_t ap_pcix:1;
  702. uint32_t ap_64ad:1;
  703. uint32_t b12_bist:1;
  704. uint32_t pmo_amod:1;
  705. uint32_t pmo_fpc:3;
  706. uint32_t tsr_hwm:3;
  707. uint32_t bar2_enb:1;
  708. uint32_t bar2_esx:2;
  709. uint32_t bar2_cax:1;
  710. } s;
  711. struct cvmx_pci_ctl_status_2_s cn30xx;
  712. struct cvmx_pci_ctl_status_2_cn31xx {
  713. uint32_t reserved_20_31:12;
  714. uint32_t erst_n:1;
  715. uint32_t bar2pres:1;
  716. uint32_t scmtyp:1;
  717. uint32_t scm:1;
  718. uint32_t en_wfilt:1;
  719. uint32_t reserved_14_14:1;
  720. uint32_t ap_pcix:1;
  721. uint32_t ap_64ad:1;
  722. uint32_t b12_bist:1;
  723. uint32_t pmo_amod:1;
  724. uint32_t pmo_fpc:3;
  725. uint32_t tsr_hwm:3;
  726. uint32_t bar2_enb:1;
  727. uint32_t bar2_esx:2;
  728. uint32_t bar2_cax:1;
  729. } cn31xx;
  730. struct cvmx_pci_ctl_status_2_s cn38xx;
  731. struct cvmx_pci_ctl_status_2_cn31xx cn38xxp2;
  732. struct cvmx_pci_ctl_status_2_s cn50xx;
  733. struct cvmx_pci_ctl_status_2_s cn58xx;
  734. struct cvmx_pci_ctl_status_2_s cn58xxp1;
  735. };
  736. union cvmx_pci_dbellx {
  737. uint32_t u32;
  738. struct cvmx_pci_dbellx_s {
  739. uint32_t reserved_16_31:16;
  740. uint32_t inc_val:16;
  741. } s;
  742. struct cvmx_pci_dbellx_s cn30xx;
  743. struct cvmx_pci_dbellx_s cn31xx;
  744. struct cvmx_pci_dbellx_s cn38xx;
  745. struct cvmx_pci_dbellx_s cn38xxp2;
  746. struct cvmx_pci_dbellx_s cn50xx;
  747. struct cvmx_pci_dbellx_s cn58xx;
  748. struct cvmx_pci_dbellx_s cn58xxp1;
  749. };
  750. union cvmx_pci_dma_cntx {
  751. uint32_t u32;
  752. struct cvmx_pci_dma_cntx_s {
  753. uint32_t dma_cnt:32;
  754. } s;
  755. struct cvmx_pci_dma_cntx_s cn30xx;
  756. struct cvmx_pci_dma_cntx_s cn31xx;
  757. struct cvmx_pci_dma_cntx_s cn38xx;
  758. struct cvmx_pci_dma_cntx_s cn38xxp2;
  759. struct cvmx_pci_dma_cntx_s cn50xx;
  760. struct cvmx_pci_dma_cntx_s cn58xx;
  761. struct cvmx_pci_dma_cntx_s cn58xxp1;
  762. };
  763. union cvmx_pci_dma_int_levx {
  764. uint32_t u32;
  765. struct cvmx_pci_dma_int_levx_s {
  766. uint32_t pkt_cnt:32;
  767. } s;
  768. struct cvmx_pci_dma_int_levx_s cn30xx;
  769. struct cvmx_pci_dma_int_levx_s cn31xx;
  770. struct cvmx_pci_dma_int_levx_s cn38xx;
  771. struct cvmx_pci_dma_int_levx_s cn38xxp2;
  772. struct cvmx_pci_dma_int_levx_s cn50xx;
  773. struct cvmx_pci_dma_int_levx_s cn58xx;
  774. struct cvmx_pci_dma_int_levx_s cn58xxp1;
  775. };
  776. union cvmx_pci_dma_timex {
  777. uint32_t u32;
  778. struct cvmx_pci_dma_timex_s {
  779. uint32_t dma_time:32;
  780. } s;
  781. struct cvmx_pci_dma_timex_s cn30xx;
  782. struct cvmx_pci_dma_timex_s cn31xx;
  783. struct cvmx_pci_dma_timex_s cn38xx;
  784. struct cvmx_pci_dma_timex_s cn38xxp2;
  785. struct cvmx_pci_dma_timex_s cn50xx;
  786. struct cvmx_pci_dma_timex_s cn58xx;
  787. struct cvmx_pci_dma_timex_s cn58xxp1;
  788. };
  789. union cvmx_pci_instr_countx {
  790. uint32_t u32;
  791. struct cvmx_pci_instr_countx_s {
  792. uint32_t icnt:32;
  793. } s;
  794. struct cvmx_pci_instr_countx_s cn30xx;
  795. struct cvmx_pci_instr_countx_s cn31xx;
  796. struct cvmx_pci_instr_countx_s cn38xx;
  797. struct cvmx_pci_instr_countx_s cn38xxp2;
  798. struct cvmx_pci_instr_countx_s cn50xx;
  799. struct cvmx_pci_instr_countx_s cn58xx;
  800. struct cvmx_pci_instr_countx_s cn58xxp1;
  801. };
  802. union cvmx_pci_int_enb {
  803. uint64_t u64;
  804. struct cvmx_pci_int_enb_s {
  805. uint64_t reserved_34_63:30;
  806. uint64_t ill_rd:1;
  807. uint64_t ill_wr:1;
  808. uint64_t win_wr:1;
  809. uint64_t dma1_fi:1;
  810. uint64_t dma0_fi:1;
  811. uint64_t idtime1:1;
  812. uint64_t idtime0:1;
  813. uint64_t idcnt1:1;
  814. uint64_t idcnt0:1;
  815. uint64_t iptime3:1;
  816. uint64_t iptime2:1;
  817. uint64_t iptime1:1;
  818. uint64_t iptime0:1;
  819. uint64_t ipcnt3:1;
  820. uint64_t ipcnt2:1;
  821. uint64_t ipcnt1:1;
  822. uint64_t ipcnt0:1;
  823. uint64_t irsl_int:1;
  824. uint64_t ill_rrd:1;
  825. uint64_t ill_rwr:1;
  826. uint64_t idperr:1;
  827. uint64_t iaperr:1;
  828. uint64_t iserr:1;
  829. uint64_t itsr_abt:1;
  830. uint64_t imsc_msg:1;
  831. uint64_t imsi_mabt:1;
  832. uint64_t imsi_tabt:1;
  833. uint64_t imsi_per:1;
  834. uint64_t imr_tto:1;
  835. uint64_t imr_abt:1;
  836. uint64_t itr_abt:1;
  837. uint64_t imr_wtto:1;
  838. uint64_t imr_wabt:1;
  839. uint64_t itr_wabt:1;
  840. } s;
  841. struct cvmx_pci_int_enb_cn30xx {
  842. uint64_t reserved_34_63:30;
  843. uint64_t ill_rd:1;
  844. uint64_t ill_wr:1;
  845. uint64_t win_wr:1;
  846. uint64_t dma1_fi:1;
  847. uint64_t dma0_fi:1;
  848. uint64_t idtime1:1;
  849. uint64_t idtime0:1;
  850. uint64_t idcnt1:1;
  851. uint64_t idcnt0:1;
  852. uint64_t reserved_22_24:3;
  853. uint64_t iptime0:1;
  854. uint64_t reserved_18_20:3;
  855. uint64_t ipcnt0:1;
  856. uint64_t irsl_int:1;
  857. uint64_t ill_rrd:1;
  858. uint64_t ill_rwr:1;
  859. uint64_t idperr:1;
  860. uint64_t iaperr:1;
  861. uint64_t iserr:1;
  862. uint64_t itsr_abt:1;
  863. uint64_t imsc_msg:1;
  864. uint64_t imsi_mabt:1;
  865. uint64_t imsi_tabt:1;
  866. uint64_t imsi_per:1;
  867. uint64_t imr_tto:1;
  868. uint64_t imr_abt:1;
  869. uint64_t itr_abt:1;
  870. uint64_t imr_wtto:1;
  871. uint64_t imr_wabt:1;
  872. uint64_t itr_wabt:1;
  873. } cn30xx;
  874. struct cvmx_pci_int_enb_cn31xx {
  875. uint64_t reserved_34_63:30;
  876. uint64_t ill_rd:1;
  877. uint64_t ill_wr:1;
  878. uint64_t win_wr:1;
  879. uint64_t dma1_fi:1;
  880. uint64_t dma0_fi:1;
  881. uint64_t idtime1:1;
  882. uint64_t idtime0:1;
  883. uint64_t idcnt1:1;
  884. uint64_t idcnt0:1;
  885. uint64_t reserved_23_24:2;
  886. uint64_t iptime1:1;
  887. uint64_t iptime0:1;
  888. uint64_t reserved_19_20:2;
  889. uint64_t ipcnt1:1;
  890. uint64_t ipcnt0:1;
  891. uint64_t irsl_int:1;
  892. uint64_t ill_rrd:1;
  893. uint64_t ill_rwr:1;
  894. uint64_t idperr:1;
  895. uint64_t iaperr:1;
  896. uint64_t iserr:1;
  897. uint64_t itsr_abt:1;
  898. uint64_t imsc_msg:1;
  899. uint64_t imsi_mabt:1;
  900. uint64_t imsi_tabt:1;
  901. uint64_t imsi_per:1;
  902. uint64_t imr_tto:1;
  903. uint64_t imr_abt:1;
  904. uint64_t itr_abt:1;
  905. uint64_t imr_wtto:1;
  906. uint64_t imr_wabt:1;
  907. uint64_t itr_wabt:1;
  908. } cn31xx;
  909. struct cvmx_pci_int_enb_s cn38xx;
  910. struct cvmx_pci_int_enb_s cn38xxp2;
  911. struct cvmx_pci_int_enb_cn31xx cn50xx;
  912. struct cvmx_pci_int_enb_s cn58xx;
  913. struct cvmx_pci_int_enb_s cn58xxp1;
  914. };
  915. union cvmx_pci_int_enb2 {
  916. uint64_t u64;
  917. struct cvmx_pci_int_enb2_s {
  918. uint64_t reserved_34_63:30;
  919. uint64_t ill_rd:1;
  920. uint64_t ill_wr:1;
  921. uint64_t win_wr:1;
  922. uint64_t dma1_fi:1;
  923. uint64_t dma0_fi:1;
  924. uint64_t rdtime1:1;
  925. uint64_t rdtime0:1;
  926. uint64_t rdcnt1:1;
  927. uint64_t rdcnt0:1;
  928. uint64_t rptime3:1;
  929. uint64_t rptime2:1;
  930. uint64_t rptime1:1;
  931. uint64_t rptime0:1;
  932. uint64_t rpcnt3:1;
  933. uint64_t rpcnt2:1;
  934. uint64_t rpcnt1:1;
  935. uint64_t rpcnt0:1;
  936. uint64_t rrsl_int:1;
  937. uint64_t ill_rrd:1;
  938. uint64_t ill_rwr:1;
  939. uint64_t rdperr:1;
  940. uint64_t raperr:1;
  941. uint64_t rserr:1;
  942. uint64_t rtsr_abt:1;
  943. uint64_t rmsc_msg:1;
  944. uint64_t rmsi_mabt:1;
  945. uint64_t rmsi_tabt:1;
  946. uint64_t rmsi_per:1;
  947. uint64_t rmr_tto:1;
  948. uint64_t rmr_abt:1;
  949. uint64_t rtr_abt:1;
  950. uint64_t rmr_wtto:1;
  951. uint64_t rmr_wabt:1;
  952. uint64_t rtr_wabt:1;
  953. } s;
  954. struct cvmx_pci_int_enb2_cn30xx {
  955. uint64_t reserved_34_63:30;
  956. uint64_t ill_rd:1;
  957. uint64_t ill_wr:1;
  958. uint64_t win_wr:1;
  959. uint64_t dma1_fi:1;
  960. uint64_t dma0_fi:1;
  961. uint64_t rdtime1:1;
  962. uint64_t rdtime0:1;
  963. uint64_t rdcnt1:1;
  964. uint64_t rdcnt0:1;
  965. uint64_t reserved_22_24:3;
  966. uint64_t rptime0:1;
  967. uint64_t reserved_18_20:3;
  968. uint64_t rpcnt0:1;
  969. uint64_t rrsl_int:1;
  970. uint64_t ill_rrd:1;
  971. uint64_t ill_rwr:1;
  972. uint64_t rdperr:1;
  973. uint64_t raperr:1;
  974. uint64_t rserr:1;
  975. uint64_t rtsr_abt:1;
  976. uint64_t rmsc_msg:1;
  977. uint64_t rmsi_mabt:1;
  978. uint64_t rmsi_tabt:1;
  979. uint64_t rmsi_per:1;
  980. uint64_t rmr_tto:1;
  981. uint64_t rmr_abt:1;
  982. uint64_t rtr_abt:1;
  983. uint64_t rmr_wtto:1;
  984. uint64_t rmr_wabt:1;
  985. uint64_t rtr_wabt:1;
  986. } cn30xx;
  987. struct cvmx_pci_int_enb2_cn31xx {
  988. uint64_t reserved_34_63:30;
  989. uint64_t ill_rd:1;
  990. uint64_t ill_wr:1;
  991. uint64_t win_wr:1;
  992. uint64_t dma1_fi:1;
  993. uint64_t dma0_fi:1;
  994. uint64_t rdtime1:1;
  995. uint64_t rdtime0:1;
  996. uint64_t rdcnt1:1;
  997. uint64_t rdcnt0:1;
  998. uint64_t reserved_23_24:2;
  999. uint64_t rptime1:1;
  1000. uint64_t rptime0:1;
  1001. uint64_t reserved_19_20:2;
  1002. uint64_t rpcnt1:1;
  1003. uint64_t rpcnt0:1;
  1004. uint64_t rrsl_int:1;
  1005. uint64_t ill_rrd:1;
  1006. uint64_t ill_rwr:1;
  1007. uint64_t rdperr:1;
  1008. uint64_t raperr:1;
  1009. uint64_t rserr:1;
  1010. uint64_t rtsr_abt:1;
  1011. uint64_t rmsc_msg:1;
  1012. uint64_t rmsi_mabt:1;
  1013. uint64_t rmsi_tabt:1;
  1014. uint64_t rmsi_per:1;
  1015. uint64_t rmr_tto:1;
  1016. uint64_t rmr_abt:1;
  1017. uint64_t rtr_abt:1;
  1018. uint64_t rmr_wtto:1;
  1019. uint64_t rmr_wabt:1;
  1020. uint64_t rtr_wabt:1;
  1021. } cn31xx;
  1022. struct cvmx_pci_int_enb2_s cn38xx;
  1023. struct cvmx_pci_int_enb2_s cn38xxp2;
  1024. struct cvmx_pci_int_enb2_cn31xx cn50xx;
  1025. struct cvmx_pci_int_enb2_s cn58xx;
  1026. struct cvmx_pci_int_enb2_s cn58xxp1;
  1027. };
  1028. union cvmx_pci_int_sum {
  1029. uint64_t u64;
  1030. struct cvmx_pci_int_sum_s {
  1031. uint64_t reserved_34_63:30;
  1032. uint64_t ill_rd:1;
  1033. uint64_t ill_wr:1;
  1034. uint64_t win_wr:1;
  1035. uint64_t dma1_fi:1;
  1036. uint64_t dma0_fi:1;
  1037. uint64_t dtime1:1;
  1038. uint64_t dtime0:1;
  1039. uint64_t dcnt1:1;
  1040. uint64_t dcnt0:1;
  1041. uint64_t ptime3:1;
  1042. uint64_t ptime2:1;
  1043. uint64_t ptime1:1;
  1044. uint64_t ptime0:1;
  1045. uint64_t pcnt3:1;
  1046. uint64_t pcnt2:1;
  1047. uint64_t pcnt1:1;
  1048. uint64_t pcnt0:1;
  1049. uint64_t rsl_int:1;
  1050. uint64_t ill_rrd:1;
  1051. uint64_t ill_rwr:1;
  1052. uint64_t dperr:1;
  1053. uint64_t aperr:1;
  1054. uint64_t serr:1;
  1055. uint64_t tsr_abt:1;
  1056. uint64_t msc_msg:1;
  1057. uint64_t msi_mabt:1;
  1058. uint64_t msi_tabt:1;
  1059. uint64_t msi_per:1;
  1060. uint64_t mr_tto:1;
  1061. uint64_t mr_abt:1;
  1062. uint64_t tr_abt:1;
  1063. uint64_t mr_wtto:1;
  1064. uint64_t mr_wabt:1;
  1065. uint64_t tr_wabt:1;
  1066. } s;
  1067. struct cvmx_pci_int_sum_cn30xx {
  1068. uint64_t reserved_34_63:30;
  1069. uint64_t ill_rd:1;
  1070. uint64_t ill_wr:1;
  1071. uint64_t win_wr:1;
  1072. uint64_t dma1_fi:1;
  1073. uint64_t dma0_fi:1;
  1074. uint64_t dtime1:1;
  1075. uint64_t dtime0:1;
  1076. uint64_t dcnt1:1;
  1077. uint64_t dcnt0:1;
  1078. uint64_t reserved_22_24:3;
  1079. uint64_t ptime0:1;
  1080. uint64_t reserved_18_20:3;
  1081. uint64_t pcnt0:1;
  1082. uint64_t rsl_int:1;
  1083. uint64_t ill_rrd:1;
  1084. uint64_t ill_rwr:1;
  1085. uint64_t dperr:1;
  1086. uint64_t aperr:1;
  1087. uint64_t serr:1;
  1088. uint64_t tsr_abt:1;
  1089. uint64_t msc_msg:1;
  1090. uint64_t msi_mabt:1;
  1091. uint64_t msi_tabt:1;
  1092. uint64_t msi_per:1;
  1093. uint64_t mr_tto:1;
  1094. uint64_t mr_abt:1;
  1095. uint64_t tr_abt:1;
  1096. uint64_t mr_wtto:1;
  1097. uint64_t mr_wabt:1;
  1098. uint64_t tr_wabt:1;
  1099. } cn30xx;
  1100. struct cvmx_pci_int_sum_cn31xx {
  1101. uint64_t reserved_34_63:30;
  1102. uint64_t ill_rd:1;
  1103. uint64_t ill_wr:1;
  1104. uint64_t win_wr:1;
  1105. uint64_t dma1_fi:1;
  1106. uint64_t dma0_fi:1;
  1107. uint64_t dtime1:1;
  1108. uint64_t dtime0:1;
  1109. uint64_t dcnt1:1;
  1110. uint64_t dcnt0:1;
  1111. uint64_t reserved_23_24:2;
  1112. uint64_t ptime1:1;
  1113. uint64_t ptime0:1;
  1114. uint64_t reserved_19_20:2;
  1115. uint64_t pcnt1:1;
  1116. uint64_t pcnt0:1;
  1117. uint64_t rsl_int:1;
  1118. uint64_t ill_rrd:1;
  1119. uint64_t ill_rwr:1;
  1120. uint64_t dperr:1;
  1121. uint64_t aperr:1;
  1122. uint64_t serr:1;
  1123. uint64_t tsr_abt:1;
  1124. uint64_t msc_msg:1;
  1125. uint64_t msi_mabt:1;
  1126. uint64_t msi_tabt:1;
  1127. uint64_t msi_per:1;
  1128. uint64_t mr_tto:1;
  1129. uint64_t mr_abt:1;
  1130. uint64_t tr_abt:1;
  1131. uint64_t mr_wtto:1;
  1132. uint64_t mr_wabt:1;
  1133. uint64_t tr_wabt:1;
  1134. } cn31xx;
  1135. struct cvmx_pci_int_sum_s cn38xx;
  1136. struct cvmx_pci_int_sum_s cn38xxp2;
  1137. struct cvmx_pci_int_sum_cn31xx cn50xx;
  1138. struct cvmx_pci_int_sum_s cn58xx;
  1139. struct cvmx_pci_int_sum_s cn58xxp1;
  1140. };
  1141. union cvmx_pci_int_sum2 {
  1142. uint64_t u64;
  1143. struct cvmx_pci_int_sum2_s {
  1144. uint64_t reserved_34_63:30;
  1145. uint64_t ill_rd:1;
  1146. uint64_t ill_wr:1;
  1147. uint64_t win_wr:1;
  1148. uint64_t dma1_fi:1;
  1149. uint64_t dma0_fi:1;
  1150. uint64_t dtime1:1;
  1151. uint64_t dtime0:1;
  1152. uint64_t dcnt1:1;
  1153. uint64_t dcnt0:1;
  1154. uint64_t ptime3:1;
  1155. uint64_t ptime2:1;
  1156. uint64_t ptime1:1;
  1157. uint64_t ptime0:1;
  1158. uint64_t pcnt3:1;
  1159. uint64_t pcnt2:1;
  1160. uint64_t pcnt1:1;
  1161. uint64_t pcnt0:1;
  1162. uint64_t rsl_int:1;
  1163. uint64_t ill_rrd:1;
  1164. uint64_t ill_rwr:1;
  1165. uint64_t dperr:1;
  1166. uint64_t aperr:1;
  1167. uint64_t serr:1;
  1168. uint64_t tsr_abt:1;
  1169. uint64_t msc_msg:1;
  1170. uint64_t msi_mabt:1;
  1171. uint64_t msi_tabt:1;
  1172. uint64_t msi_per:1;
  1173. uint64_t mr_tto:1;
  1174. uint64_t mr_abt:1;
  1175. uint64_t tr_abt:1;
  1176. uint64_t mr_wtto:1;
  1177. uint64_t mr_wabt:1;
  1178. uint64_t tr_wabt:1;
  1179. } s;
  1180. struct cvmx_pci_int_sum2_cn30xx {
  1181. uint64_t reserved_34_63:30;
  1182. uint64_t ill_rd:1;
  1183. uint64_t ill_wr:1;
  1184. uint64_t win_wr:1;
  1185. uint64_t dma1_fi:1;
  1186. uint64_t dma0_fi:1;
  1187. uint64_t dtime1:1;
  1188. uint64_t dtime0:1;
  1189. uint64_t dcnt1:1;
  1190. uint64_t dcnt0:1;
  1191. uint64_t reserved_22_24:3;
  1192. uint64_t ptime0:1;
  1193. uint64_t reserved_18_20:3;
  1194. uint64_t pcnt0:1;
  1195. uint64_t rsl_int:1;
  1196. uint64_t ill_rrd:1;
  1197. uint64_t ill_rwr:1;
  1198. uint64_t dperr:1;
  1199. uint64_t aperr:1;
  1200. uint64_t serr:1;
  1201. uint64_t tsr_abt:1;
  1202. uint64_t msc_msg:1;
  1203. uint64_t msi_mabt:1;
  1204. uint64_t msi_tabt:1;
  1205. uint64_t msi_per:1;
  1206. uint64_t mr_tto:1;
  1207. uint64_t mr_abt:1;
  1208. uint64_t tr_abt:1;
  1209. uint64_t mr_wtto:1;
  1210. uint64_t mr_wabt:1;
  1211. uint64_t tr_wabt:1;
  1212. } cn30xx;
  1213. struct cvmx_pci_int_sum2_cn31xx {
  1214. uint64_t reserved_34_63:30;
  1215. uint64_t ill_rd:1;
  1216. uint64_t ill_wr:1;
  1217. uint64_t win_wr:1;
  1218. uint64_t dma1_fi:1;
  1219. uint64_t dma0_fi:1;
  1220. uint64_t dtime1:1;
  1221. uint64_t dtime0:1;
  1222. uint64_t dcnt1:1;
  1223. uint64_t dcnt0:1;
  1224. uint64_t reserved_23_24:2;
  1225. uint64_t ptime1:1;
  1226. uint64_t ptime0:1;
  1227. uint64_t reserved_19_20:2;
  1228. uint64_t pcnt1:1;
  1229. uint64_t pcnt0:1;
  1230. uint64_t rsl_int:1;
  1231. uint64_t ill_rrd:1;
  1232. uint64_t ill_rwr:1;
  1233. uint64_t dperr:1;
  1234. uint64_t aperr:1;
  1235. uint64_t serr:1;
  1236. uint64_t tsr_abt:1;
  1237. uint64_t msc_msg:1;
  1238. uint64_t msi_mabt:1;
  1239. uint64_t msi_tabt:1;
  1240. uint64_t msi_per:1;
  1241. uint64_t mr_tto:1;
  1242. uint64_t mr_abt:1;
  1243. uint64_t tr_abt:1;
  1244. uint64_t mr_wtto:1;
  1245. uint64_t mr_wabt:1;
  1246. uint64_t tr_wabt:1;
  1247. } cn31xx;
  1248. struct cvmx_pci_int_sum2_s cn38xx;
  1249. struct cvmx_pci_int_sum2_s cn38xxp2;
  1250. struct cvmx_pci_int_sum2_cn31xx cn50xx;
  1251. struct cvmx_pci_int_sum2_s cn58xx;
  1252. struct cvmx_pci_int_sum2_s cn58xxp1;
  1253. };
  1254. union cvmx_pci_msi_rcv {
  1255. uint32_t u32;
  1256. struct cvmx_pci_msi_rcv_s {
  1257. uint32_t reserved_6_31:26;
  1258. uint32_t intr:6;
  1259. } s;
  1260. struct cvmx_pci_msi_rcv_s cn30xx;
  1261. struct cvmx_pci_msi_rcv_s cn31xx;
  1262. struct cvmx_pci_msi_rcv_s cn38xx;
  1263. struct cvmx_pci_msi_rcv_s cn38xxp2;
  1264. struct cvmx_pci_msi_rcv_s cn50xx;
  1265. struct cvmx_pci_msi_rcv_s cn58xx;
  1266. struct cvmx_pci_msi_rcv_s cn58xxp1;
  1267. };
  1268. union cvmx_pci_pkt_creditsx {
  1269. uint32_t u32;
  1270. struct cvmx_pci_pkt_creditsx_s {
  1271. uint32_t pkt_cnt:16;
  1272. uint32_t ptr_cnt:16;
  1273. } s;
  1274. struct cvmx_pci_pkt_creditsx_s cn30xx;
  1275. struct cvmx_pci_pkt_creditsx_s cn31xx;
  1276. struct cvmx_pci_pkt_creditsx_s cn38xx;
  1277. struct cvmx_pci_pkt_creditsx_s cn38xxp2;
  1278. struct cvmx_pci_pkt_creditsx_s cn50xx;
  1279. struct cvmx_pci_pkt_creditsx_s cn58xx;
  1280. struct cvmx_pci_pkt_creditsx_s cn58xxp1;
  1281. };
  1282. union cvmx_pci_pkts_sentx {
  1283. uint32_t u32;
  1284. struct cvmx_pci_pkts_sentx_s {
  1285. uint32_t pkt_cnt:32;
  1286. } s;
  1287. struct cvmx_pci_pkts_sentx_s cn30xx;
  1288. struct cvmx_pci_pkts_sentx_s cn31xx;
  1289. struct cvmx_pci_pkts_sentx_s cn38xx;
  1290. struct cvmx_pci_pkts_sentx_s cn38xxp2;
  1291. struct cvmx_pci_pkts_sentx_s cn50xx;
  1292. struct cvmx_pci_pkts_sentx_s cn58xx;
  1293. struct cvmx_pci_pkts_sentx_s cn58xxp1;
  1294. };
  1295. union cvmx_pci_pkts_sent_int_levx {
  1296. uint32_t u32;
  1297. struct cvmx_pci_pkts_sent_int_levx_s {
  1298. uint32_t pkt_cnt:32;
  1299. } s;
  1300. struct cvmx_pci_pkts_sent_int_levx_s cn30xx;
  1301. struct cvmx_pci_pkts_sent_int_levx_s cn31xx;
  1302. struct cvmx_pci_pkts_sent_int_levx_s cn38xx;
  1303. struct cvmx_pci_pkts_sent_int_levx_s cn38xxp2;
  1304. struct cvmx_pci_pkts_sent_int_levx_s cn50xx;
  1305. struct cvmx_pci_pkts_sent_int_levx_s cn58xx;
  1306. struct cvmx_pci_pkts_sent_int_levx_s cn58xxp1;
  1307. };
  1308. union cvmx_pci_pkts_sent_timex {
  1309. uint32_t u32;
  1310. struct cvmx_pci_pkts_sent_timex_s {
  1311. uint32_t pkt_time:32;
  1312. } s;
  1313. struct cvmx_pci_pkts_sent_timex_s cn30xx;
  1314. struct cvmx_pci_pkts_sent_timex_s cn31xx;
  1315. struct cvmx_pci_pkts_sent_timex_s cn38xx;
  1316. struct cvmx_pci_pkts_sent_timex_s cn38xxp2;
  1317. struct cvmx_pci_pkts_sent_timex_s cn50xx;
  1318. struct cvmx_pci_pkts_sent_timex_s cn58xx;
  1319. struct cvmx_pci_pkts_sent_timex_s cn58xxp1;
  1320. };
  1321. union cvmx_pci_read_cmd_6 {
  1322. uint32_t u32;
  1323. struct cvmx_pci_read_cmd_6_s {
  1324. uint32_t reserved_9_31:23;
  1325. uint32_t min_data:6;
  1326. uint32_t prefetch:3;
  1327. } s;
  1328. struct cvmx_pci_read_cmd_6_s cn30xx;
  1329. struct cvmx_pci_read_cmd_6_s cn31xx;
  1330. struct cvmx_pci_read_cmd_6_s cn38xx;
  1331. struct cvmx_pci_read_cmd_6_s cn38xxp2;
  1332. struct cvmx_pci_read_cmd_6_s cn50xx;
  1333. struct cvmx_pci_read_cmd_6_s cn58xx;
  1334. struct cvmx_pci_read_cmd_6_s cn58xxp1;
  1335. };
  1336. union cvmx_pci_read_cmd_c {
  1337. uint32_t u32;
  1338. struct cvmx_pci_read_cmd_c_s {
  1339. uint32_t reserved_9_31:23;
  1340. uint32_t min_data:6;
  1341. uint32_t prefetch:3;
  1342. } s;
  1343. struct cvmx_pci_read_cmd_c_s cn30xx;
  1344. struct cvmx_pci_read_cmd_c_s cn31xx;
  1345. struct cvmx_pci_read_cmd_c_s cn38xx;
  1346. struct cvmx_pci_read_cmd_c_s cn38xxp2;
  1347. struct cvmx_pci_read_cmd_c_s cn50xx;
  1348. struct cvmx_pci_read_cmd_c_s cn58xx;
  1349. struct cvmx_pci_read_cmd_c_s cn58xxp1;
  1350. };
  1351. union cvmx_pci_read_cmd_e {
  1352. uint32_t u32;
  1353. struct cvmx_pci_read_cmd_e_s {
  1354. uint32_t reserved_9_31:23;
  1355. uint32_t min_data:6;
  1356. uint32_t prefetch:3;
  1357. } s;
  1358. struct cvmx_pci_read_cmd_e_s cn30xx;
  1359. struct cvmx_pci_read_cmd_e_s cn31xx;
  1360. struct cvmx_pci_read_cmd_e_s cn38xx;
  1361. struct cvmx_pci_read_cmd_e_s cn38xxp2;
  1362. struct cvmx_pci_read_cmd_e_s cn50xx;
  1363. struct cvmx_pci_read_cmd_e_s cn58xx;
  1364. struct cvmx_pci_read_cmd_e_s cn58xxp1;
  1365. };
  1366. union cvmx_pci_read_timeout {
  1367. uint64_t u64;
  1368. struct cvmx_pci_read_timeout_s {
  1369. uint64_t reserved_32_63:32;
  1370. uint64_t enb:1;
  1371. uint64_t cnt:31;
  1372. } s;
  1373. struct cvmx_pci_read_timeout_s cn30xx;
  1374. struct cvmx_pci_read_timeout_s cn31xx;
  1375. struct cvmx_pci_read_timeout_s cn38xx;
  1376. struct cvmx_pci_read_timeout_s cn38xxp2;
  1377. struct cvmx_pci_read_timeout_s cn50xx;
  1378. struct cvmx_pci_read_timeout_s cn58xx;
  1379. struct cvmx_pci_read_timeout_s cn58xxp1;
  1380. };
  1381. union cvmx_pci_scm_reg {
  1382. uint64_t u64;
  1383. struct cvmx_pci_scm_reg_s {
  1384. uint64_t reserved_32_63:32;
  1385. uint64_t scm:32;
  1386. } s;
  1387. struct cvmx_pci_scm_reg_s cn30xx;
  1388. struct cvmx_pci_scm_reg_s cn31xx;
  1389. struct cvmx_pci_scm_reg_s cn38xx;
  1390. struct cvmx_pci_scm_reg_s cn38xxp2;
  1391. struct cvmx_pci_scm_reg_s cn50xx;
  1392. struct cvmx_pci_scm_reg_s cn58xx;
  1393. struct cvmx_pci_scm_reg_s cn58xxp1;
  1394. };
  1395. union cvmx_pci_tsr_reg {
  1396. uint64_t u64;
  1397. struct cvmx_pci_tsr_reg_s {
  1398. uint64_t reserved_36_63:28;
  1399. uint64_t tsr:36;
  1400. } s;
  1401. struct cvmx_pci_tsr_reg_s cn30xx;
  1402. struct cvmx_pci_tsr_reg_s cn31xx;
  1403. struct cvmx_pci_tsr_reg_s cn38xx;
  1404. struct cvmx_pci_tsr_reg_s cn38xxp2;
  1405. struct cvmx_pci_tsr_reg_s cn50xx;
  1406. struct cvmx_pci_tsr_reg_s cn58xx;
  1407. struct cvmx_pci_tsr_reg_s cn58xxp1;
  1408. };
  1409. union cvmx_pci_win_rd_addr {
  1410. uint64_t u64;
  1411. struct cvmx_pci_win_rd_addr_s {
  1412. uint64_t reserved_49_63:15;
  1413. uint64_t iobit:1;
  1414. uint64_t reserved_0_47:48;
  1415. } s;
  1416. struct cvmx_pci_win_rd_addr_cn30xx {
  1417. uint64_t reserved_49_63:15;
  1418. uint64_t iobit:1;
  1419. uint64_t rd_addr:46;
  1420. uint64_t reserved_0_1:2;
  1421. } cn30xx;
  1422. struct cvmx_pci_win_rd_addr_cn30xx cn31xx;
  1423. struct cvmx_pci_win_rd_addr_cn38xx {
  1424. uint64_t reserved_49_63:15;
  1425. uint64_t iobit:1;
  1426. uint64_t rd_addr:45;
  1427. uint64_t reserved_0_2:3;
  1428. } cn38xx;
  1429. struct cvmx_pci_win_rd_addr_cn38xx cn38xxp2;
  1430. struct cvmx_pci_win_rd_addr_cn30xx cn50xx;
  1431. struct cvmx_pci_win_rd_addr_cn38xx cn58xx;
  1432. struct cvmx_pci_win_rd_addr_cn38xx cn58xxp1;
  1433. };
  1434. union cvmx_pci_win_rd_data {
  1435. uint64_t u64;
  1436. struct cvmx_pci_win_rd_data_s {
  1437. uint64_t rd_data:64;
  1438. } s;
  1439. struct cvmx_pci_win_rd_data_s cn30xx;
  1440. struct cvmx_pci_win_rd_data_s cn31xx;
  1441. struct cvmx_pci_win_rd_data_s cn38xx;
  1442. struct cvmx_pci_win_rd_data_s cn38xxp2;
  1443. struct cvmx_pci_win_rd_data_s cn50xx;
  1444. struct cvmx_pci_win_rd_data_s cn58xx;
  1445. struct cvmx_pci_win_rd_data_s cn58xxp1;
  1446. };
  1447. union cvmx_pci_win_wr_addr {
  1448. uint64_t u64;
  1449. struct cvmx_pci_win_wr_addr_s {
  1450. uint64_t reserved_49_63:15;
  1451. uint64_t iobit:1;
  1452. uint64_t wr_addr:45;
  1453. uint64_t reserved_0_2:3;
  1454. } s;
  1455. struct cvmx_pci_win_wr_addr_s cn30xx;
  1456. struct cvmx_pci_win_wr_addr_s cn31xx;
  1457. struct cvmx_pci_win_wr_addr_s cn38xx;
  1458. struct cvmx_pci_win_wr_addr_s cn38xxp2;
  1459. struct cvmx_pci_win_wr_addr_s cn50xx;
  1460. struct cvmx_pci_win_wr_addr_s cn58xx;
  1461. struct cvmx_pci_win_wr_addr_s cn58xxp1;
  1462. };
  1463. union cvmx_pci_win_wr_data {
  1464. uint64_t u64;
  1465. struct cvmx_pci_win_wr_data_s {
  1466. uint64_t wr_data:64;
  1467. } s;
  1468. struct cvmx_pci_win_wr_data_s cn30xx;
  1469. struct cvmx_pci_win_wr_data_s cn31xx;
  1470. struct cvmx_pci_win_wr_data_s cn38xx;
  1471. struct cvmx_pci_win_wr_data_s cn38xxp2;
  1472. struct cvmx_pci_win_wr_data_s cn50xx;
  1473. struct cvmx_pci_win_wr_data_s cn58xx;
  1474. struct cvmx_pci_win_wr_data_s cn58xxp1;
  1475. };
  1476. union cvmx_pci_win_wr_mask {
  1477. uint64_t u64;
  1478. struct cvmx_pci_win_wr_mask_s {
  1479. uint64_t reserved_8_63:56;
  1480. uint64_t wr_mask:8;
  1481. } s;
  1482. struct cvmx_pci_win_wr_mask_s cn30xx;
  1483. struct cvmx_pci_win_wr_mask_s cn31xx;
  1484. struct cvmx_pci_win_wr_mask_s cn38xx;
  1485. struct cvmx_pci_win_wr_mask_s cn38xxp2;
  1486. struct cvmx_pci_win_wr_mask_s cn50xx;
  1487. struct cvmx_pci_win_wr_mask_s cn58xx;
  1488. struct cvmx_pci_win_wr_mask_s cn58xxp1;
  1489. };
  1490. #endif