cvmx-npi-defs.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2010 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_NPI_DEFS_H__
  28. #define __CVMX_NPI_DEFS_H__
  29. #define CVMX_NPI_BASE_ADDR_INPUT0 CVMX_NPI_BASE_ADDR_INPUTX(0)
  30. #define CVMX_NPI_BASE_ADDR_INPUT1 CVMX_NPI_BASE_ADDR_INPUTX(1)
  31. #define CVMX_NPI_BASE_ADDR_INPUT2 CVMX_NPI_BASE_ADDR_INPUTX(2)
  32. #define CVMX_NPI_BASE_ADDR_INPUT3 CVMX_NPI_BASE_ADDR_INPUTX(3)
  33. #define CVMX_NPI_BASE_ADDR_INPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000070ull) + ((offset) & 3) * 16)
  34. #define CVMX_NPI_BASE_ADDR_OUTPUT0 CVMX_NPI_BASE_ADDR_OUTPUTX(0)
  35. #define CVMX_NPI_BASE_ADDR_OUTPUT1 CVMX_NPI_BASE_ADDR_OUTPUTX(1)
  36. #define CVMX_NPI_BASE_ADDR_OUTPUT2 CVMX_NPI_BASE_ADDR_OUTPUTX(2)
  37. #define CVMX_NPI_BASE_ADDR_OUTPUT3 CVMX_NPI_BASE_ADDR_OUTPUTX(3)
  38. #define CVMX_NPI_BASE_ADDR_OUTPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F00000000B8ull) + ((offset) & 3) * 8)
  39. #define CVMX_NPI_BIST_STATUS (CVMX_ADD_IO_SEG(0x00011F00000003F8ull))
  40. #define CVMX_NPI_BUFF_SIZE_OUTPUT0 CVMX_NPI_BUFF_SIZE_OUTPUTX(0)
  41. #define CVMX_NPI_BUFF_SIZE_OUTPUT1 CVMX_NPI_BUFF_SIZE_OUTPUTX(1)
  42. #define CVMX_NPI_BUFF_SIZE_OUTPUT2 CVMX_NPI_BUFF_SIZE_OUTPUTX(2)
  43. #define CVMX_NPI_BUFF_SIZE_OUTPUT3 CVMX_NPI_BUFF_SIZE_OUTPUTX(3)
  44. #define CVMX_NPI_BUFF_SIZE_OUTPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F00000000E0ull) + ((offset) & 3) * 8)
  45. #define CVMX_NPI_COMP_CTL (CVMX_ADD_IO_SEG(0x00011F0000000218ull))
  46. #define CVMX_NPI_CTL_STATUS (CVMX_ADD_IO_SEG(0x00011F0000000010ull))
  47. #define CVMX_NPI_DBG_SELECT (CVMX_ADD_IO_SEG(0x00011F0000000008ull))
  48. #define CVMX_NPI_DMA_CONTROL (CVMX_ADD_IO_SEG(0x00011F0000000128ull))
  49. #define CVMX_NPI_DMA_HIGHP_COUNTS (CVMX_ADD_IO_SEG(0x00011F0000000148ull))
  50. #define CVMX_NPI_DMA_HIGHP_NADDR (CVMX_ADD_IO_SEG(0x00011F0000000158ull))
  51. #define CVMX_NPI_DMA_LOWP_COUNTS (CVMX_ADD_IO_SEG(0x00011F0000000140ull))
  52. #define CVMX_NPI_DMA_LOWP_NADDR (CVMX_ADD_IO_SEG(0x00011F0000000150ull))
  53. #define CVMX_NPI_HIGHP_DBELL (CVMX_ADD_IO_SEG(0x00011F0000000120ull))
  54. #define CVMX_NPI_HIGHP_IBUFF_SADDR (CVMX_ADD_IO_SEG(0x00011F0000000110ull))
  55. #define CVMX_NPI_INPUT_CONTROL (CVMX_ADD_IO_SEG(0x00011F0000000138ull))
  56. #define CVMX_NPI_INT_ENB (CVMX_ADD_IO_SEG(0x00011F0000000020ull))
  57. #define CVMX_NPI_INT_SUM (CVMX_ADD_IO_SEG(0x00011F0000000018ull))
  58. #define CVMX_NPI_LOWP_DBELL (CVMX_ADD_IO_SEG(0x00011F0000000118ull))
  59. #define CVMX_NPI_LOWP_IBUFF_SADDR (CVMX_ADD_IO_SEG(0x00011F0000000108ull))
  60. #define CVMX_NPI_MEM_ACCESS_SUBID3 CVMX_NPI_MEM_ACCESS_SUBIDX(3)
  61. #define CVMX_NPI_MEM_ACCESS_SUBID4 CVMX_NPI_MEM_ACCESS_SUBIDX(4)
  62. #define CVMX_NPI_MEM_ACCESS_SUBID5 CVMX_NPI_MEM_ACCESS_SUBIDX(5)
  63. #define CVMX_NPI_MEM_ACCESS_SUBID6 CVMX_NPI_MEM_ACCESS_SUBIDX(6)
  64. #define CVMX_NPI_MEM_ACCESS_SUBIDX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000028ull) + ((offset) & 7) * 8 - 8*3)
  65. #define CVMX_NPI_MSI_RCV (0x0000000000000190ull)
  66. #define CVMX_NPI_NPI_MSI_RCV (CVMX_ADD_IO_SEG(0x00011F0000001190ull))
  67. #define CVMX_NPI_NUM_DESC_OUTPUT0 CVMX_NPI_NUM_DESC_OUTPUTX(0)
  68. #define CVMX_NPI_NUM_DESC_OUTPUT1 CVMX_NPI_NUM_DESC_OUTPUTX(1)
  69. #define CVMX_NPI_NUM_DESC_OUTPUT2 CVMX_NPI_NUM_DESC_OUTPUTX(2)
  70. #define CVMX_NPI_NUM_DESC_OUTPUT3 CVMX_NPI_NUM_DESC_OUTPUTX(3)
  71. #define CVMX_NPI_NUM_DESC_OUTPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000050ull) + ((offset) & 3) * 8)
  72. #define CVMX_NPI_OUTPUT_CONTROL (CVMX_ADD_IO_SEG(0x00011F0000000100ull))
  73. #define CVMX_NPI_P0_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(0)
  74. #define CVMX_NPI_P0_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(0)
  75. #define CVMX_NPI_P0_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(0)
  76. #define CVMX_NPI_P0_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(0)
  77. #define CVMX_NPI_P1_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(1)
  78. #define CVMX_NPI_P1_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(1)
  79. #define CVMX_NPI_P1_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(1)
  80. #define CVMX_NPI_P1_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(1)
  81. #define CVMX_NPI_P2_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(2)
  82. #define CVMX_NPI_P2_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(2)
  83. #define CVMX_NPI_P2_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(2)
  84. #define CVMX_NPI_P2_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(2)
  85. #define CVMX_NPI_P3_DBPAIR_ADDR CVMX_NPI_PX_DBPAIR_ADDR(3)
  86. #define CVMX_NPI_P3_INSTR_ADDR CVMX_NPI_PX_INSTR_ADDR(3)
  87. #define CVMX_NPI_P3_INSTR_CNTS CVMX_NPI_PX_INSTR_CNTS(3)
  88. #define CVMX_NPI_P3_PAIR_CNTS CVMX_NPI_PX_PAIR_CNTS(3)
  89. #define CVMX_NPI_PCI_BAR1_INDEXX(offset) (CVMX_ADD_IO_SEG(0x00011F0000001100ull) + ((offset) & 31) * 4)
  90. #define CVMX_NPI_PCI_BIST_REG (CVMX_ADD_IO_SEG(0x00011F00000011C0ull))
  91. #define CVMX_NPI_PCI_BURST_SIZE (CVMX_ADD_IO_SEG(0x00011F00000000D8ull))
  92. #define CVMX_NPI_PCI_CFG00 (CVMX_ADD_IO_SEG(0x00011F0000001800ull))
  93. #define CVMX_NPI_PCI_CFG01 (CVMX_ADD_IO_SEG(0x00011F0000001804ull))
  94. #define CVMX_NPI_PCI_CFG02 (CVMX_ADD_IO_SEG(0x00011F0000001808ull))
  95. #define CVMX_NPI_PCI_CFG03 (CVMX_ADD_IO_SEG(0x00011F000000180Cull))
  96. #define CVMX_NPI_PCI_CFG04 (CVMX_ADD_IO_SEG(0x00011F0000001810ull))
  97. #define CVMX_NPI_PCI_CFG05 (CVMX_ADD_IO_SEG(0x00011F0000001814ull))
  98. #define CVMX_NPI_PCI_CFG06 (CVMX_ADD_IO_SEG(0x00011F0000001818ull))
  99. #define CVMX_NPI_PCI_CFG07 (CVMX_ADD_IO_SEG(0x00011F000000181Cull))
  100. #define CVMX_NPI_PCI_CFG08 (CVMX_ADD_IO_SEG(0x00011F0000001820ull))
  101. #define CVMX_NPI_PCI_CFG09 (CVMX_ADD_IO_SEG(0x00011F0000001824ull))
  102. #define CVMX_NPI_PCI_CFG10 (CVMX_ADD_IO_SEG(0x00011F0000001828ull))
  103. #define CVMX_NPI_PCI_CFG11 (CVMX_ADD_IO_SEG(0x00011F000000182Cull))
  104. #define CVMX_NPI_PCI_CFG12 (CVMX_ADD_IO_SEG(0x00011F0000001830ull))
  105. #define CVMX_NPI_PCI_CFG13 (CVMX_ADD_IO_SEG(0x00011F0000001834ull))
  106. #define CVMX_NPI_PCI_CFG15 (CVMX_ADD_IO_SEG(0x00011F000000183Cull))
  107. #define CVMX_NPI_PCI_CFG16 (CVMX_ADD_IO_SEG(0x00011F0000001840ull))
  108. #define CVMX_NPI_PCI_CFG17 (CVMX_ADD_IO_SEG(0x00011F0000001844ull))
  109. #define CVMX_NPI_PCI_CFG18 (CVMX_ADD_IO_SEG(0x00011F0000001848ull))
  110. #define CVMX_NPI_PCI_CFG19 (CVMX_ADD_IO_SEG(0x00011F000000184Cull))
  111. #define CVMX_NPI_PCI_CFG20 (CVMX_ADD_IO_SEG(0x00011F0000001850ull))
  112. #define CVMX_NPI_PCI_CFG21 (CVMX_ADD_IO_SEG(0x00011F0000001854ull))
  113. #define CVMX_NPI_PCI_CFG22 (CVMX_ADD_IO_SEG(0x00011F0000001858ull))
  114. #define CVMX_NPI_PCI_CFG56 (CVMX_ADD_IO_SEG(0x00011F00000018E0ull))
  115. #define CVMX_NPI_PCI_CFG57 (CVMX_ADD_IO_SEG(0x00011F00000018E4ull))
  116. #define CVMX_NPI_PCI_CFG58 (CVMX_ADD_IO_SEG(0x00011F00000018E8ull))
  117. #define CVMX_NPI_PCI_CFG59 (CVMX_ADD_IO_SEG(0x00011F00000018ECull))
  118. #define CVMX_NPI_PCI_CFG60 (CVMX_ADD_IO_SEG(0x00011F00000018F0ull))
  119. #define CVMX_NPI_PCI_CFG61 (CVMX_ADD_IO_SEG(0x00011F00000018F4ull))
  120. #define CVMX_NPI_PCI_CFG62 (CVMX_ADD_IO_SEG(0x00011F00000018F8ull))
  121. #define CVMX_NPI_PCI_CFG63 (CVMX_ADD_IO_SEG(0x00011F00000018FCull))
  122. #define CVMX_NPI_PCI_CNT_REG (CVMX_ADD_IO_SEG(0x00011F00000011B8ull))
  123. #define CVMX_NPI_PCI_CTL_STATUS_2 (CVMX_ADD_IO_SEG(0x00011F000000118Cull))
  124. #define CVMX_NPI_PCI_INT_ARB_CFG (CVMX_ADD_IO_SEG(0x00011F0000000130ull))
  125. #define CVMX_NPI_PCI_INT_ENB2 (CVMX_ADD_IO_SEG(0x00011F00000011A0ull))
  126. #define CVMX_NPI_PCI_INT_SUM2 (CVMX_ADD_IO_SEG(0x00011F0000001198ull))
  127. #define CVMX_NPI_PCI_READ_CMD (CVMX_ADD_IO_SEG(0x00011F0000000048ull))
  128. #define CVMX_NPI_PCI_READ_CMD_6 (CVMX_ADD_IO_SEG(0x00011F0000001180ull))
  129. #define CVMX_NPI_PCI_READ_CMD_C (CVMX_ADD_IO_SEG(0x00011F0000001184ull))
  130. #define CVMX_NPI_PCI_READ_CMD_E (CVMX_ADD_IO_SEG(0x00011F0000001188ull))
  131. #define CVMX_NPI_PCI_SCM_REG (CVMX_ADD_IO_SEG(0x00011F00000011A8ull))
  132. #define CVMX_NPI_PCI_TSR_REG (CVMX_ADD_IO_SEG(0x00011F00000011B0ull))
  133. #define CVMX_NPI_PORT32_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F00000001F8ull))
  134. #define CVMX_NPI_PORT33_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F0000000200ull))
  135. #define CVMX_NPI_PORT34_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F0000000208ull))
  136. #define CVMX_NPI_PORT35_INSTR_HDR (CVMX_ADD_IO_SEG(0x00011F0000000210ull))
  137. #define CVMX_NPI_PORT_BP_CONTROL (CVMX_ADD_IO_SEG(0x00011F00000001F0ull))
  138. #define CVMX_NPI_PX_DBPAIR_ADDR(offset) (CVMX_ADD_IO_SEG(0x00011F0000000180ull) + ((offset) & 3) * 8)
  139. #define CVMX_NPI_PX_INSTR_ADDR(offset) (CVMX_ADD_IO_SEG(0x00011F00000001C0ull) + ((offset) & 3) * 8)
  140. #define CVMX_NPI_PX_INSTR_CNTS(offset) (CVMX_ADD_IO_SEG(0x00011F00000001A0ull) + ((offset) & 3) * 8)
  141. #define CVMX_NPI_PX_PAIR_CNTS(offset) (CVMX_ADD_IO_SEG(0x00011F0000000160ull) + ((offset) & 3) * 8)
  142. #define CVMX_NPI_RSL_INT_BLOCKS (CVMX_ADD_IO_SEG(0x00011F0000000000ull))
  143. #define CVMX_NPI_SIZE_INPUT0 CVMX_NPI_SIZE_INPUTX(0)
  144. #define CVMX_NPI_SIZE_INPUT1 CVMX_NPI_SIZE_INPUTX(1)
  145. #define CVMX_NPI_SIZE_INPUT2 CVMX_NPI_SIZE_INPUTX(2)
  146. #define CVMX_NPI_SIZE_INPUT3 CVMX_NPI_SIZE_INPUTX(3)
  147. #define CVMX_NPI_SIZE_INPUTX(offset) (CVMX_ADD_IO_SEG(0x00011F0000000078ull) + ((offset) & 3) * 16)
  148. #define CVMX_NPI_WIN_READ_TO (CVMX_ADD_IO_SEG(0x00011F00000001E0ull))
  149. union cvmx_npi_base_addr_inputx {
  150. uint64_t u64;
  151. struct cvmx_npi_base_addr_inputx_s {
  152. uint64_t baddr:61;
  153. uint64_t reserved_0_2:3;
  154. } s;
  155. struct cvmx_npi_base_addr_inputx_s cn30xx;
  156. struct cvmx_npi_base_addr_inputx_s cn31xx;
  157. struct cvmx_npi_base_addr_inputx_s cn38xx;
  158. struct cvmx_npi_base_addr_inputx_s cn38xxp2;
  159. struct cvmx_npi_base_addr_inputx_s cn50xx;
  160. struct cvmx_npi_base_addr_inputx_s cn58xx;
  161. struct cvmx_npi_base_addr_inputx_s cn58xxp1;
  162. };
  163. union cvmx_npi_base_addr_outputx {
  164. uint64_t u64;
  165. struct cvmx_npi_base_addr_outputx_s {
  166. uint64_t baddr:61;
  167. uint64_t reserved_0_2:3;
  168. } s;
  169. struct cvmx_npi_base_addr_outputx_s cn30xx;
  170. struct cvmx_npi_base_addr_outputx_s cn31xx;
  171. struct cvmx_npi_base_addr_outputx_s cn38xx;
  172. struct cvmx_npi_base_addr_outputx_s cn38xxp2;
  173. struct cvmx_npi_base_addr_outputx_s cn50xx;
  174. struct cvmx_npi_base_addr_outputx_s cn58xx;
  175. struct cvmx_npi_base_addr_outputx_s cn58xxp1;
  176. };
  177. union cvmx_npi_bist_status {
  178. uint64_t u64;
  179. struct cvmx_npi_bist_status_s {
  180. uint64_t reserved_20_63:44;
  181. uint64_t csr_bs:1;
  182. uint64_t dif_bs:1;
  183. uint64_t rdp_bs:1;
  184. uint64_t pcnc_bs:1;
  185. uint64_t pcn_bs:1;
  186. uint64_t rdn_bs:1;
  187. uint64_t pcac_bs:1;
  188. uint64_t pcad_bs:1;
  189. uint64_t rdnl_bs:1;
  190. uint64_t pgf_bs:1;
  191. uint64_t pig_bs:1;
  192. uint64_t pof0_bs:1;
  193. uint64_t pof1_bs:1;
  194. uint64_t pof2_bs:1;
  195. uint64_t pof3_bs:1;
  196. uint64_t pos_bs:1;
  197. uint64_t nus_bs:1;
  198. uint64_t dob_bs:1;
  199. uint64_t pdf_bs:1;
  200. uint64_t dpi_bs:1;
  201. } s;
  202. struct cvmx_npi_bist_status_cn30xx {
  203. uint64_t reserved_20_63:44;
  204. uint64_t csr_bs:1;
  205. uint64_t dif_bs:1;
  206. uint64_t rdp_bs:1;
  207. uint64_t pcnc_bs:1;
  208. uint64_t pcn_bs:1;
  209. uint64_t rdn_bs:1;
  210. uint64_t pcac_bs:1;
  211. uint64_t pcad_bs:1;
  212. uint64_t rdnl_bs:1;
  213. uint64_t pgf_bs:1;
  214. uint64_t pig_bs:1;
  215. uint64_t pof0_bs:1;
  216. uint64_t reserved_5_7:3;
  217. uint64_t pos_bs:1;
  218. uint64_t nus_bs:1;
  219. uint64_t dob_bs:1;
  220. uint64_t pdf_bs:1;
  221. uint64_t dpi_bs:1;
  222. } cn30xx;
  223. struct cvmx_npi_bist_status_s cn31xx;
  224. struct cvmx_npi_bist_status_s cn38xx;
  225. struct cvmx_npi_bist_status_s cn38xxp2;
  226. struct cvmx_npi_bist_status_cn50xx {
  227. uint64_t reserved_20_63:44;
  228. uint64_t csr_bs:1;
  229. uint64_t dif_bs:1;
  230. uint64_t rdp_bs:1;
  231. uint64_t pcnc_bs:1;
  232. uint64_t pcn_bs:1;
  233. uint64_t rdn_bs:1;
  234. uint64_t pcac_bs:1;
  235. uint64_t pcad_bs:1;
  236. uint64_t rdnl_bs:1;
  237. uint64_t pgf_bs:1;
  238. uint64_t pig_bs:1;
  239. uint64_t pof0_bs:1;
  240. uint64_t pof1_bs:1;
  241. uint64_t reserved_5_6:2;
  242. uint64_t pos_bs:1;
  243. uint64_t nus_bs:1;
  244. uint64_t dob_bs:1;
  245. uint64_t pdf_bs:1;
  246. uint64_t dpi_bs:1;
  247. } cn50xx;
  248. struct cvmx_npi_bist_status_s cn58xx;
  249. struct cvmx_npi_bist_status_s cn58xxp1;
  250. };
  251. union cvmx_npi_buff_size_outputx {
  252. uint64_t u64;
  253. struct cvmx_npi_buff_size_outputx_s {
  254. uint64_t reserved_23_63:41;
  255. uint64_t isize:7;
  256. uint64_t bsize:16;
  257. } s;
  258. struct cvmx_npi_buff_size_outputx_s cn30xx;
  259. struct cvmx_npi_buff_size_outputx_s cn31xx;
  260. struct cvmx_npi_buff_size_outputx_s cn38xx;
  261. struct cvmx_npi_buff_size_outputx_s cn38xxp2;
  262. struct cvmx_npi_buff_size_outputx_s cn50xx;
  263. struct cvmx_npi_buff_size_outputx_s cn58xx;
  264. struct cvmx_npi_buff_size_outputx_s cn58xxp1;
  265. };
  266. union cvmx_npi_comp_ctl {
  267. uint64_t u64;
  268. struct cvmx_npi_comp_ctl_s {
  269. uint64_t reserved_10_63:54;
  270. uint64_t pctl:5;
  271. uint64_t nctl:5;
  272. } s;
  273. struct cvmx_npi_comp_ctl_s cn50xx;
  274. struct cvmx_npi_comp_ctl_s cn58xx;
  275. struct cvmx_npi_comp_ctl_s cn58xxp1;
  276. };
  277. union cvmx_npi_ctl_status {
  278. uint64_t u64;
  279. struct cvmx_npi_ctl_status_s {
  280. uint64_t reserved_63_63:1;
  281. uint64_t chip_rev:8;
  282. uint64_t dis_pniw:1;
  283. uint64_t out3_enb:1;
  284. uint64_t out2_enb:1;
  285. uint64_t out1_enb:1;
  286. uint64_t out0_enb:1;
  287. uint64_t ins3_enb:1;
  288. uint64_t ins2_enb:1;
  289. uint64_t ins1_enb:1;
  290. uint64_t ins0_enb:1;
  291. uint64_t ins3_64b:1;
  292. uint64_t ins2_64b:1;
  293. uint64_t ins1_64b:1;
  294. uint64_t ins0_64b:1;
  295. uint64_t pci_wdis:1;
  296. uint64_t wait_com:1;
  297. uint64_t reserved_37_39:3;
  298. uint64_t max_word:5;
  299. uint64_t reserved_10_31:22;
  300. uint64_t timer:10;
  301. } s;
  302. struct cvmx_npi_ctl_status_cn30xx {
  303. uint64_t reserved_63_63:1;
  304. uint64_t chip_rev:8;
  305. uint64_t dis_pniw:1;
  306. uint64_t reserved_51_53:3;
  307. uint64_t out0_enb:1;
  308. uint64_t reserved_47_49:3;
  309. uint64_t ins0_enb:1;
  310. uint64_t reserved_43_45:3;
  311. uint64_t ins0_64b:1;
  312. uint64_t pci_wdis:1;
  313. uint64_t wait_com:1;
  314. uint64_t reserved_37_39:3;
  315. uint64_t max_word:5;
  316. uint64_t reserved_10_31:22;
  317. uint64_t timer:10;
  318. } cn30xx;
  319. struct cvmx_npi_ctl_status_cn31xx {
  320. uint64_t reserved_63_63:1;
  321. uint64_t chip_rev:8;
  322. uint64_t dis_pniw:1;
  323. uint64_t reserved_52_53:2;
  324. uint64_t out1_enb:1;
  325. uint64_t out0_enb:1;
  326. uint64_t reserved_48_49:2;
  327. uint64_t ins1_enb:1;
  328. uint64_t ins0_enb:1;
  329. uint64_t reserved_44_45:2;
  330. uint64_t ins1_64b:1;
  331. uint64_t ins0_64b:1;
  332. uint64_t pci_wdis:1;
  333. uint64_t wait_com:1;
  334. uint64_t reserved_37_39:3;
  335. uint64_t max_word:5;
  336. uint64_t reserved_10_31:22;
  337. uint64_t timer:10;
  338. } cn31xx;
  339. struct cvmx_npi_ctl_status_s cn38xx;
  340. struct cvmx_npi_ctl_status_s cn38xxp2;
  341. struct cvmx_npi_ctl_status_cn31xx cn50xx;
  342. struct cvmx_npi_ctl_status_s cn58xx;
  343. struct cvmx_npi_ctl_status_s cn58xxp1;
  344. };
  345. union cvmx_npi_dbg_select {
  346. uint64_t u64;
  347. struct cvmx_npi_dbg_select_s {
  348. uint64_t reserved_16_63:48;
  349. uint64_t dbg_sel:16;
  350. } s;
  351. struct cvmx_npi_dbg_select_s cn30xx;
  352. struct cvmx_npi_dbg_select_s cn31xx;
  353. struct cvmx_npi_dbg_select_s cn38xx;
  354. struct cvmx_npi_dbg_select_s cn38xxp2;
  355. struct cvmx_npi_dbg_select_s cn50xx;
  356. struct cvmx_npi_dbg_select_s cn58xx;
  357. struct cvmx_npi_dbg_select_s cn58xxp1;
  358. };
  359. union cvmx_npi_dma_control {
  360. uint64_t u64;
  361. struct cvmx_npi_dma_control_s {
  362. uint64_t reserved_36_63:28;
  363. uint64_t b0_lend:1;
  364. uint64_t dwb_denb:1;
  365. uint64_t dwb_ichk:9;
  366. uint64_t fpa_que:3;
  367. uint64_t o_add1:1;
  368. uint64_t o_ro:1;
  369. uint64_t o_ns:1;
  370. uint64_t o_es:2;
  371. uint64_t o_mode:1;
  372. uint64_t hp_enb:1;
  373. uint64_t lp_enb:1;
  374. uint64_t csize:14;
  375. } s;
  376. struct cvmx_npi_dma_control_s cn30xx;
  377. struct cvmx_npi_dma_control_s cn31xx;
  378. struct cvmx_npi_dma_control_s cn38xx;
  379. struct cvmx_npi_dma_control_s cn38xxp2;
  380. struct cvmx_npi_dma_control_s cn50xx;
  381. struct cvmx_npi_dma_control_s cn58xx;
  382. struct cvmx_npi_dma_control_s cn58xxp1;
  383. };
  384. union cvmx_npi_dma_highp_counts {
  385. uint64_t u64;
  386. struct cvmx_npi_dma_highp_counts_s {
  387. uint64_t reserved_39_63:25;
  388. uint64_t fcnt:7;
  389. uint64_t dbell:32;
  390. } s;
  391. struct cvmx_npi_dma_highp_counts_s cn30xx;
  392. struct cvmx_npi_dma_highp_counts_s cn31xx;
  393. struct cvmx_npi_dma_highp_counts_s cn38xx;
  394. struct cvmx_npi_dma_highp_counts_s cn38xxp2;
  395. struct cvmx_npi_dma_highp_counts_s cn50xx;
  396. struct cvmx_npi_dma_highp_counts_s cn58xx;
  397. struct cvmx_npi_dma_highp_counts_s cn58xxp1;
  398. };
  399. union cvmx_npi_dma_highp_naddr {
  400. uint64_t u64;
  401. struct cvmx_npi_dma_highp_naddr_s {
  402. uint64_t reserved_40_63:24;
  403. uint64_t state:4;
  404. uint64_t addr:36;
  405. } s;
  406. struct cvmx_npi_dma_highp_naddr_s cn30xx;
  407. struct cvmx_npi_dma_highp_naddr_s cn31xx;
  408. struct cvmx_npi_dma_highp_naddr_s cn38xx;
  409. struct cvmx_npi_dma_highp_naddr_s cn38xxp2;
  410. struct cvmx_npi_dma_highp_naddr_s cn50xx;
  411. struct cvmx_npi_dma_highp_naddr_s cn58xx;
  412. struct cvmx_npi_dma_highp_naddr_s cn58xxp1;
  413. };
  414. union cvmx_npi_dma_lowp_counts {
  415. uint64_t u64;
  416. struct cvmx_npi_dma_lowp_counts_s {
  417. uint64_t reserved_39_63:25;
  418. uint64_t fcnt:7;
  419. uint64_t dbell:32;
  420. } s;
  421. struct cvmx_npi_dma_lowp_counts_s cn30xx;
  422. struct cvmx_npi_dma_lowp_counts_s cn31xx;
  423. struct cvmx_npi_dma_lowp_counts_s cn38xx;
  424. struct cvmx_npi_dma_lowp_counts_s cn38xxp2;
  425. struct cvmx_npi_dma_lowp_counts_s cn50xx;
  426. struct cvmx_npi_dma_lowp_counts_s cn58xx;
  427. struct cvmx_npi_dma_lowp_counts_s cn58xxp1;
  428. };
  429. union cvmx_npi_dma_lowp_naddr {
  430. uint64_t u64;
  431. struct cvmx_npi_dma_lowp_naddr_s {
  432. uint64_t reserved_40_63:24;
  433. uint64_t state:4;
  434. uint64_t addr:36;
  435. } s;
  436. struct cvmx_npi_dma_lowp_naddr_s cn30xx;
  437. struct cvmx_npi_dma_lowp_naddr_s cn31xx;
  438. struct cvmx_npi_dma_lowp_naddr_s cn38xx;
  439. struct cvmx_npi_dma_lowp_naddr_s cn38xxp2;
  440. struct cvmx_npi_dma_lowp_naddr_s cn50xx;
  441. struct cvmx_npi_dma_lowp_naddr_s cn58xx;
  442. struct cvmx_npi_dma_lowp_naddr_s cn58xxp1;
  443. };
  444. union cvmx_npi_highp_dbell {
  445. uint64_t u64;
  446. struct cvmx_npi_highp_dbell_s {
  447. uint64_t reserved_16_63:48;
  448. uint64_t dbell:16;
  449. } s;
  450. struct cvmx_npi_highp_dbell_s cn30xx;
  451. struct cvmx_npi_highp_dbell_s cn31xx;
  452. struct cvmx_npi_highp_dbell_s cn38xx;
  453. struct cvmx_npi_highp_dbell_s cn38xxp2;
  454. struct cvmx_npi_highp_dbell_s cn50xx;
  455. struct cvmx_npi_highp_dbell_s cn58xx;
  456. struct cvmx_npi_highp_dbell_s cn58xxp1;
  457. };
  458. union cvmx_npi_highp_ibuff_saddr {
  459. uint64_t u64;
  460. struct cvmx_npi_highp_ibuff_saddr_s {
  461. uint64_t reserved_36_63:28;
  462. uint64_t saddr:36;
  463. } s;
  464. struct cvmx_npi_highp_ibuff_saddr_s cn30xx;
  465. struct cvmx_npi_highp_ibuff_saddr_s cn31xx;
  466. struct cvmx_npi_highp_ibuff_saddr_s cn38xx;
  467. struct cvmx_npi_highp_ibuff_saddr_s cn38xxp2;
  468. struct cvmx_npi_highp_ibuff_saddr_s cn50xx;
  469. struct cvmx_npi_highp_ibuff_saddr_s cn58xx;
  470. struct cvmx_npi_highp_ibuff_saddr_s cn58xxp1;
  471. };
  472. union cvmx_npi_input_control {
  473. uint64_t u64;
  474. struct cvmx_npi_input_control_s {
  475. uint64_t reserved_23_63:41;
  476. uint64_t pkt_rr:1;
  477. uint64_t pbp_dhi:13;
  478. uint64_t d_nsr:1;
  479. uint64_t d_esr:2;
  480. uint64_t d_ror:1;
  481. uint64_t use_csr:1;
  482. uint64_t nsr:1;
  483. uint64_t esr:2;
  484. uint64_t ror:1;
  485. } s;
  486. struct cvmx_npi_input_control_cn30xx {
  487. uint64_t reserved_22_63:42;
  488. uint64_t pbp_dhi:13;
  489. uint64_t d_nsr:1;
  490. uint64_t d_esr:2;
  491. uint64_t d_ror:1;
  492. uint64_t use_csr:1;
  493. uint64_t nsr:1;
  494. uint64_t esr:2;
  495. uint64_t ror:1;
  496. } cn30xx;
  497. struct cvmx_npi_input_control_cn30xx cn31xx;
  498. struct cvmx_npi_input_control_s cn38xx;
  499. struct cvmx_npi_input_control_cn30xx cn38xxp2;
  500. struct cvmx_npi_input_control_s cn50xx;
  501. struct cvmx_npi_input_control_s cn58xx;
  502. struct cvmx_npi_input_control_s cn58xxp1;
  503. };
  504. union cvmx_npi_int_enb {
  505. uint64_t u64;
  506. struct cvmx_npi_int_enb_s {
  507. uint64_t reserved_62_63:2;
  508. uint64_t q1_a_f:1;
  509. uint64_t q1_s_e:1;
  510. uint64_t pdf_p_f:1;
  511. uint64_t pdf_p_e:1;
  512. uint64_t pcf_p_f:1;
  513. uint64_t pcf_p_e:1;
  514. uint64_t rdx_s_e:1;
  515. uint64_t rwx_s_e:1;
  516. uint64_t pnc_a_f:1;
  517. uint64_t pnc_s_e:1;
  518. uint64_t com_a_f:1;
  519. uint64_t com_s_e:1;
  520. uint64_t q3_a_f:1;
  521. uint64_t q3_s_e:1;
  522. uint64_t q2_a_f:1;
  523. uint64_t q2_s_e:1;
  524. uint64_t pcr_a_f:1;
  525. uint64_t pcr_s_e:1;
  526. uint64_t fcr_a_f:1;
  527. uint64_t fcr_s_e:1;
  528. uint64_t iobdma:1;
  529. uint64_t p_dperr:1;
  530. uint64_t win_rto:1;
  531. uint64_t i3_pperr:1;
  532. uint64_t i2_pperr:1;
  533. uint64_t i1_pperr:1;
  534. uint64_t i0_pperr:1;
  535. uint64_t p3_ptout:1;
  536. uint64_t p2_ptout:1;
  537. uint64_t p1_ptout:1;
  538. uint64_t p0_ptout:1;
  539. uint64_t p3_pperr:1;
  540. uint64_t p2_pperr:1;
  541. uint64_t p1_pperr:1;
  542. uint64_t p0_pperr:1;
  543. uint64_t g3_rtout:1;
  544. uint64_t g2_rtout:1;
  545. uint64_t g1_rtout:1;
  546. uint64_t g0_rtout:1;
  547. uint64_t p3_perr:1;
  548. uint64_t p2_perr:1;
  549. uint64_t p1_perr:1;
  550. uint64_t p0_perr:1;
  551. uint64_t p3_rtout:1;
  552. uint64_t p2_rtout:1;
  553. uint64_t p1_rtout:1;
  554. uint64_t p0_rtout:1;
  555. uint64_t i3_overf:1;
  556. uint64_t i2_overf:1;
  557. uint64_t i1_overf:1;
  558. uint64_t i0_overf:1;
  559. uint64_t i3_rtout:1;
  560. uint64_t i2_rtout:1;
  561. uint64_t i1_rtout:1;
  562. uint64_t i0_rtout:1;
  563. uint64_t po3_2sml:1;
  564. uint64_t po2_2sml:1;
  565. uint64_t po1_2sml:1;
  566. uint64_t po0_2sml:1;
  567. uint64_t pci_rsl:1;
  568. uint64_t rml_wto:1;
  569. uint64_t rml_rto:1;
  570. } s;
  571. struct cvmx_npi_int_enb_cn30xx {
  572. uint64_t reserved_62_63:2;
  573. uint64_t q1_a_f:1;
  574. uint64_t q1_s_e:1;
  575. uint64_t pdf_p_f:1;
  576. uint64_t pdf_p_e:1;
  577. uint64_t pcf_p_f:1;
  578. uint64_t pcf_p_e:1;
  579. uint64_t rdx_s_e:1;
  580. uint64_t rwx_s_e:1;
  581. uint64_t pnc_a_f:1;
  582. uint64_t pnc_s_e:1;
  583. uint64_t com_a_f:1;
  584. uint64_t com_s_e:1;
  585. uint64_t q3_a_f:1;
  586. uint64_t q3_s_e:1;
  587. uint64_t q2_a_f:1;
  588. uint64_t q2_s_e:1;
  589. uint64_t pcr_a_f:1;
  590. uint64_t pcr_s_e:1;
  591. uint64_t fcr_a_f:1;
  592. uint64_t fcr_s_e:1;
  593. uint64_t iobdma:1;
  594. uint64_t p_dperr:1;
  595. uint64_t win_rto:1;
  596. uint64_t reserved_36_38:3;
  597. uint64_t i0_pperr:1;
  598. uint64_t reserved_32_34:3;
  599. uint64_t p0_ptout:1;
  600. uint64_t reserved_28_30:3;
  601. uint64_t p0_pperr:1;
  602. uint64_t reserved_24_26:3;
  603. uint64_t g0_rtout:1;
  604. uint64_t reserved_20_22:3;
  605. uint64_t p0_perr:1;
  606. uint64_t reserved_16_18:3;
  607. uint64_t p0_rtout:1;
  608. uint64_t reserved_12_14:3;
  609. uint64_t i0_overf:1;
  610. uint64_t reserved_8_10:3;
  611. uint64_t i0_rtout:1;
  612. uint64_t reserved_4_6:3;
  613. uint64_t po0_2sml:1;
  614. uint64_t pci_rsl:1;
  615. uint64_t rml_wto:1;
  616. uint64_t rml_rto:1;
  617. } cn30xx;
  618. struct cvmx_npi_int_enb_cn31xx {
  619. uint64_t reserved_62_63:2;
  620. uint64_t q1_a_f:1;
  621. uint64_t q1_s_e:1;
  622. uint64_t pdf_p_f:1;
  623. uint64_t pdf_p_e:1;
  624. uint64_t pcf_p_f:1;
  625. uint64_t pcf_p_e:1;
  626. uint64_t rdx_s_e:1;
  627. uint64_t rwx_s_e:1;
  628. uint64_t pnc_a_f:1;
  629. uint64_t pnc_s_e:1;
  630. uint64_t com_a_f:1;
  631. uint64_t com_s_e:1;
  632. uint64_t q3_a_f:1;
  633. uint64_t q3_s_e:1;
  634. uint64_t q2_a_f:1;
  635. uint64_t q2_s_e:1;
  636. uint64_t pcr_a_f:1;
  637. uint64_t pcr_s_e:1;
  638. uint64_t fcr_a_f:1;
  639. uint64_t fcr_s_e:1;
  640. uint64_t iobdma:1;
  641. uint64_t p_dperr:1;
  642. uint64_t win_rto:1;
  643. uint64_t reserved_37_38:2;
  644. uint64_t i1_pperr:1;
  645. uint64_t i0_pperr:1;
  646. uint64_t reserved_33_34:2;
  647. uint64_t p1_ptout:1;
  648. uint64_t p0_ptout:1;
  649. uint64_t reserved_29_30:2;
  650. uint64_t p1_pperr:1;
  651. uint64_t p0_pperr:1;
  652. uint64_t reserved_25_26:2;
  653. uint64_t g1_rtout:1;
  654. uint64_t g0_rtout:1;
  655. uint64_t reserved_21_22:2;
  656. uint64_t p1_perr:1;
  657. uint64_t p0_perr:1;
  658. uint64_t reserved_17_18:2;
  659. uint64_t p1_rtout:1;
  660. uint64_t p0_rtout:1;
  661. uint64_t reserved_13_14:2;
  662. uint64_t i1_overf:1;
  663. uint64_t i0_overf:1;
  664. uint64_t reserved_9_10:2;
  665. uint64_t i1_rtout:1;
  666. uint64_t i0_rtout:1;
  667. uint64_t reserved_5_6:2;
  668. uint64_t po1_2sml:1;
  669. uint64_t po0_2sml:1;
  670. uint64_t pci_rsl:1;
  671. uint64_t rml_wto:1;
  672. uint64_t rml_rto:1;
  673. } cn31xx;
  674. struct cvmx_npi_int_enb_s cn38xx;
  675. struct cvmx_npi_int_enb_cn38xxp2 {
  676. uint64_t reserved_42_63:22;
  677. uint64_t iobdma:1;
  678. uint64_t p_dperr:1;
  679. uint64_t win_rto:1;
  680. uint64_t i3_pperr:1;
  681. uint64_t i2_pperr:1;
  682. uint64_t i1_pperr:1;
  683. uint64_t i0_pperr:1;
  684. uint64_t p3_ptout:1;
  685. uint64_t p2_ptout:1;
  686. uint64_t p1_ptout:1;
  687. uint64_t p0_ptout:1;
  688. uint64_t p3_pperr:1;
  689. uint64_t p2_pperr:1;
  690. uint64_t p1_pperr:1;
  691. uint64_t p0_pperr:1;
  692. uint64_t g3_rtout:1;
  693. uint64_t g2_rtout:1;
  694. uint64_t g1_rtout:1;
  695. uint64_t g0_rtout:1;
  696. uint64_t p3_perr:1;
  697. uint64_t p2_perr:1;
  698. uint64_t p1_perr:1;
  699. uint64_t p0_perr:1;
  700. uint64_t p3_rtout:1;
  701. uint64_t p2_rtout:1;
  702. uint64_t p1_rtout:1;
  703. uint64_t p0_rtout:1;
  704. uint64_t i3_overf:1;
  705. uint64_t i2_overf:1;
  706. uint64_t i1_overf:1;
  707. uint64_t i0_overf:1;
  708. uint64_t i3_rtout:1;
  709. uint64_t i2_rtout:1;
  710. uint64_t i1_rtout:1;
  711. uint64_t i0_rtout:1;
  712. uint64_t po3_2sml:1;
  713. uint64_t po2_2sml:1;
  714. uint64_t po1_2sml:1;
  715. uint64_t po0_2sml:1;
  716. uint64_t pci_rsl:1;
  717. uint64_t rml_wto:1;
  718. uint64_t rml_rto:1;
  719. } cn38xxp2;
  720. struct cvmx_npi_int_enb_cn31xx cn50xx;
  721. struct cvmx_npi_int_enb_s cn58xx;
  722. struct cvmx_npi_int_enb_s cn58xxp1;
  723. };
  724. union cvmx_npi_int_sum {
  725. uint64_t u64;
  726. struct cvmx_npi_int_sum_s {
  727. uint64_t reserved_62_63:2;
  728. uint64_t q1_a_f:1;
  729. uint64_t q1_s_e:1;
  730. uint64_t pdf_p_f:1;
  731. uint64_t pdf_p_e:1;
  732. uint64_t pcf_p_f:1;
  733. uint64_t pcf_p_e:1;
  734. uint64_t rdx_s_e:1;
  735. uint64_t rwx_s_e:1;
  736. uint64_t pnc_a_f:1;
  737. uint64_t pnc_s_e:1;
  738. uint64_t com_a_f:1;
  739. uint64_t com_s_e:1;
  740. uint64_t q3_a_f:1;
  741. uint64_t q3_s_e:1;
  742. uint64_t q2_a_f:1;
  743. uint64_t q2_s_e:1;
  744. uint64_t pcr_a_f:1;
  745. uint64_t pcr_s_e:1;
  746. uint64_t fcr_a_f:1;
  747. uint64_t fcr_s_e:1;
  748. uint64_t iobdma:1;
  749. uint64_t p_dperr:1;
  750. uint64_t win_rto:1;
  751. uint64_t i3_pperr:1;
  752. uint64_t i2_pperr:1;
  753. uint64_t i1_pperr:1;
  754. uint64_t i0_pperr:1;
  755. uint64_t p3_ptout:1;
  756. uint64_t p2_ptout:1;
  757. uint64_t p1_ptout:1;
  758. uint64_t p0_ptout:1;
  759. uint64_t p3_pperr:1;
  760. uint64_t p2_pperr:1;
  761. uint64_t p1_pperr:1;
  762. uint64_t p0_pperr:1;
  763. uint64_t g3_rtout:1;
  764. uint64_t g2_rtout:1;
  765. uint64_t g1_rtout:1;
  766. uint64_t g0_rtout:1;
  767. uint64_t p3_perr:1;
  768. uint64_t p2_perr:1;
  769. uint64_t p1_perr:1;
  770. uint64_t p0_perr:1;
  771. uint64_t p3_rtout:1;
  772. uint64_t p2_rtout:1;
  773. uint64_t p1_rtout:1;
  774. uint64_t p0_rtout:1;
  775. uint64_t i3_overf:1;
  776. uint64_t i2_overf:1;
  777. uint64_t i1_overf:1;
  778. uint64_t i0_overf:1;
  779. uint64_t i3_rtout:1;
  780. uint64_t i2_rtout:1;
  781. uint64_t i1_rtout:1;
  782. uint64_t i0_rtout:1;
  783. uint64_t po3_2sml:1;
  784. uint64_t po2_2sml:1;
  785. uint64_t po1_2sml:1;
  786. uint64_t po0_2sml:1;
  787. uint64_t pci_rsl:1;
  788. uint64_t rml_wto:1;
  789. uint64_t rml_rto:1;
  790. } s;
  791. struct cvmx_npi_int_sum_cn30xx {
  792. uint64_t reserved_62_63:2;
  793. uint64_t q1_a_f:1;
  794. uint64_t q1_s_e:1;
  795. uint64_t pdf_p_f:1;
  796. uint64_t pdf_p_e:1;
  797. uint64_t pcf_p_f:1;
  798. uint64_t pcf_p_e:1;
  799. uint64_t rdx_s_e:1;
  800. uint64_t rwx_s_e:1;
  801. uint64_t pnc_a_f:1;
  802. uint64_t pnc_s_e:1;
  803. uint64_t com_a_f:1;
  804. uint64_t com_s_e:1;
  805. uint64_t q3_a_f:1;
  806. uint64_t q3_s_e:1;
  807. uint64_t q2_a_f:1;
  808. uint64_t q2_s_e:1;
  809. uint64_t pcr_a_f:1;
  810. uint64_t pcr_s_e:1;
  811. uint64_t fcr_a_f:1;
  812. uint64_t fcr_s_e:1;
  813. uint64_t iobdma:1;
  814. uint64_t p_dperr:1;
  815. uint64_t win_rto:1;
  816. uint64_t reserved_36_38:3;
  817. uint64_t i0_pperr:1;
  818. uint64_t reserved_32_34:3;
  819. uint64_t p0_ptout:1;
  820. uint64_t reserved_28_30:3;
  821. uint64_t p0_pperr:1;
  822. uint64_t reserved_24_26:3;
  823. uint64_t g0_rtout:1;
  824. uint64_t reserved_20_22:3;
  825. uint64_t p0_perr:1;
  826. uint64_t reserved_16_18:3;
  827. uint64_t p0_rtout:1;
  828. uint64_t reserved_12_14:3;
  829. uint64_t i0_overf:1;
  830. uint64_t reserved_8_10:3;
  831. uint64_t i0_rtout:1;
  832. uint64_t reserved_4_6:3;
  833. uint64_t po0_2sml:1;
  834. uint64_t pci_rsl:1;
  835. uint64_t rml_wto:1;
  836. uint64_t rml_rto:1;
  837. } cn30xx;
  838. struct cvmx_npi_int_sum_cn31xx {
  839. uint64_t reserved_62_63:2;
  840. uint64_t q1_a_f:1;
  841. uint64_t q1_s_e:1;
  842. uint64_t pdf_p_f:1;
  843. uint64_t pdf_p_e:1;
  844. uint64_t pcf_p_f:1;
  845. uint64_t pcf_p_e:1;
  846. uint64_t rdx_s_e:1;
  847. uint64_t rwx_s_e:1;
  848. uint64_t pnc_a_f:1;
  849. uint64_t pnc_s_e:1;
  850. uint64_t com_a_f:1;
  851. uint64_t com_s_e:1;
  852. uint64_t q3_a_f:1;
  853. uint64_t q3_s_e:1;
  854. uint64_t q2_a_f:1;
  855. uint64_t q2_s_e:1;
  856. uint64_t pcr_a_f:1;
  857. uint64_t pcr_s_e:1;
  858. uint64_t fcr_a_f:1;
  859. uint64_t fcr_s_e:1;
  860. uint64_t iobdma:1;
  861. uint64_t p_dperr:1;
  862. uint64_t win_rto:1;
  863. uint64_t reserved_37_38:2;
  864. uint64_t i1_pperr:1;
  865. uint64_t i0_pperr:1;
  866. uint64_t reserved_33_34:2;
  867. uint64_t p1_ptout:1;
  868. uint64_t p0_ptout:1;
  869. uint64_t reserved_29_30:2;
  870. uint64_t p1_pperr:1;
  871. uint64_t p0_pperr:1;
  872. uint64_t reserved_25_26:2;
  873. uint64_t g1_rtout:1;
  874. uint64_t g0_rtout:1;
  875. uint64_t reserved_21_22:2;
  876. uint64_t p1_perr:1;
  877. uint64_t p0_perr:1;
  878. uint64_t reserved_17_18:2;
  879. uint64_t p1_rtout:1;
  880. uint64_t p0_rtout:1;
  881. uint64_t reserved_13_14:2;
  882. uint64_t i1_overf:1;
  883. uint64_t i0_overf:1;
  884. uint64_t reserved_9_10:2;
  885. uint64_t i1_rtout:1;
  886. uint64_t i0_rtout:1;
  887. uint64_t reserved_5_6:2;
  888. uint64_t po1_2sml:1;
  889. uint64_t po0_2sml:1;
  890. uint64_t pci_rsl:1;
  891. uint64_t rml_wto:1;
  892. uint64_t rml_rto:1;
  893. } cn31xx;
  894. struct cvmx_npi_int_sum_s cn38xx;
  895. struct cvmx_npi_int_sum_cn38xxp2 {
  896. uint64_t reserved_42_63:22;
  897. uint64_t iobdma:1;
  898. uint64_t p_dperr:1;
  899. uint64_t win_rto:1;
  900. uint64_t i3_pperr:1;
  901. uint64_t i2_pperr:1;
  902. uint64_t i1_pperr:1;
  903. uint64_t i0_pperr:1;
  904. uint64_t p3_ptout:1;
  905. uint64_t p2_ptout:1;
  906. uint64_t p1_ptout:1;
  907. uint64_t p0_ptout:1;
  908. uint64_t p3_pperr:1;
  909. uint64_t p2_pperr:1;
  910. uint64_t p1_pperr:1;
  911. uint64_t p0_pperr:1;
  912. uint64_t g3_rtout:1;
  913. uint64_t g2_rtout:1;
  914. uint64_t g1_rtout:1;
  915. uint64_t g0_rtout:1;
  916. uint64_t p3_perr:1;
  917. uint64_t p2_perr:1;
  918. uint64_t p1_perr:1;
  919. uint64_t p0_perr:1;
  920. uint64_t p3_rtout:1;
  921. uint64_t p2_rtout:1;
  922. uint64_t p1_rtout:1;
  923. uint64_t p0_rtout:1;
  924. uint64_t i3_overf:1;
  925. uint64_t i2_overf:1;
  926. uint64_t i1_overf:1;
  927. uint64_t i0_overf:1;
  928. uint64_t i3_rtout:1;
  929. uint64_t i2_rtout:1;
  930. uint64_t i1_rtout:1;
  931. uint64_t i0_rtout:1;
  932. uint64_t po3_2sml:1;
  933. uint64_t po2_2sml:1;
  934. uint64_t po1_2sml:1;
  935. uint64_t po0_2sml:1;
  936. uint64_t pci_rsl:1;
  937. uint64_t rml_wto:1;
  938. uint64_t rml_rto:1;
  939. } cn38xxp2;
  940. struct cvmx_npi_int_sum_cn31xx cn50xx;
  941. struct cvmx_npi_int_sum_s cn58xx;
  942. struct cvmx_npi_int_sum_s cn58xxp1;
  943. };
  944. union cvmx_npi_lowp_dbell {
  945. uint64_t u64;
  946. struct cvmx_npi_lowp_dbell_s {
  947. uint64_t reserved_16_63:48;
  948. uint64_t dbell:16;
  949. } s;
  950. struct cvmx_npi_lowp_dbell_s cn30xx;
  951. struct cvmx_npi_lowp_dbell_s cn31xx;
  952. struct cvmx_npi_lowp_dbell_s cn38xx;
  953. struct cvmx_npi_lowp_dbell_s cn38xxp2;
  954. struct cvmx_npi_lowp_dbell_s cn50xx;
  955. struct cvmx_npi_lowp_dbell_s cn58xx;
  956. struct cvmx_npi_lowp_dbell_s cn58xxp1;
  957. };
  958. union cvmx_npi_lowp_ibuff_saddr {
  959. uint64_t u64;
  960. struct cvmx_npi_lowp_ibuff_saddr_s {
  961. uint64_t reserved_36_63:28;
  962. uint64_t saddr:36;
  963. } s;
  964. struct cvmx_npi_lowp_ibuff_saddr_s cn30xx;
  965. struct cvmx_npi_lowp_ibuff_saddr_s cn31xx;
  966. struct cvmx_npi_lowp_ibuff_saddr_s cn38xx;
  967. struct cvmx_npi_lowp_ibuff_saddr_s cn38xxp2;
  968. struct cvmx_npi_lowp_ibuff_saddr_s cn50xx;
  969. struct cvmx_npi_lowp_ibuff_saddr_s cn58xx;
  970. struct cvmx_npi_lowp_ibuff_saddr_s cn58xxp1;
  971. };
  972. union cvmx_npi_mem_access_subidx {
  973. uint64_t u64;
  974. struct cvmx_npi_mem_access_subidx_s {
  975. uint64_t reserved_38_63:26;
  976. uint64_t shortl:1;
  977. uint64_t nmerge:1;
  978. uint64_t esr:2;
  979. uint64_t esw:2;
  980. uint64_t nsr:1;
  981. uint64_t nsw:1;
  982. uint64_t ror:1;
  983. uint64_t row:1;
  984. uint64_t ba:28;
  985. } s;
  986. struct cvmx_npi_mem_access_subidx_s cn30xx;
  987. struct cvmx_npi_mem_access_subidx_cn31xx {
  988. uint64_t reserved_36_63:28;
  989. uint64_t esr:2;
  990. uint64_t esw:2;
  991. uint64_t nsr:1;
  992. uint64_t nsw:1;
  993. uint64_t ror:1;
  994. uint64_t row:1;
  995. uint64_t ba:28;
  996. } cn31xx;
  997. struct cvmx_npi_mem_access_subidx_s cn38xx;
  998. struct cvmx_npi_mem_access_subidx_cn31xx cn38xxp2;
  999. struct cvmx_npi_mem_access_subidx_s cn50xx;
  1000. struct cvmx_npi_mem_access_subidx_s cn58xx;
  1001. struct cvmx_npi_mem_access_subidx_s cn58xxp1;
  1002. };
  1003. union cvmx_npi_msi_rcv {
  1004. uint64_t u64;
  1005. struct cvmx_npi_msi_rcv_s {
  1006. uint64_t int_vec:64;
  1007. } s;
  1008. struct cvmx_npi_msi_rcv_s cn30xx;
  1009. struct cvmx_npi_msi_rcv_s cn31xx;
  1010. struct cvmx_npi_msi_rcv_s cn38xx;
  1011. struct cvmx_npi_msi_rcv_s cn38xxp2;
  1012. struct cvmx_npi_msi_rcv_s cn50xx;
  1013. struct cvmx_npi_msi_rcv_s cn58xx;
  1014. struct cvmx_npi_msi_rcv_s cn58xxp1;
  1015. };
  1016. union cvmx_npi_num_desc_outputx {
  1017. uint64_t u64;
  1018. struct cvmx_npi_num_desc_outputx_s {
  1019. uint64_t reserved_32_63:32;
  1020. uint64_t size:32;
  1021. } s;
  1022. struct cvmx_npi_num_desc_outputx_s cn30xx;
  1023. struct cvmx_npi_num_desc_outputx_s cn31xx;
  1024. struct cvmx_npi_num_desc_outputx_s cn38xx;
  1025. struct cvmx_npi_num_desc_outputx_s cn38xxp2;
  1026. struct cvmx_npi_num_desc_outputx_s cn50xx;
  1027. struct cvmx_npi_num_desc_outputx_s cn58xx;
  1028. struct cvmx_npi_num_desc_outputx_s cn58xxp1;
  1029. };
  1030. union cvmx_npi_output_control {
  1031. uint64_t u64;
  1032. struct cvmx_npi_output_control_s {
  1033. uint64_t reserved_49_63:15;
  1034. uint64_t pkt_rr:1;
  1035. uint64_t p3_bmode:1;
  1036. uint64_t p2_bmode:1;
  1037. uint64_t p1_bmode:1;
  1038. uint64_t p0_bmode:1;
  1039. uint64_t o3_es:2;
  1040. uint64_t o3_ns:1;
  1041. uint64_t o3_ro:1;
  1042. uint64_t o2_es:2;
  1043. uint64_t o2_ns:1;
  1044. uint64_t o2_ro:1;
  1045. uint64_t o1_es:2;
  1046. uint64_t o1_ns:1;
  1047. uint64_t o1_ro:1;
  1048. uint64_t o0_es:2;
  1049. uint64_t o0_ns:1;
  1050. uint64_t o0_ro:1;
  1051. uint64_t o3_csrm:1;
  1052. uint64_t o2_csrm:1;
  1053. uint64_t o1_csrm:1;
  1054. uint64_t o0_csrm:1;
  1055. uint64_t reserved_20_23:4;
  1056. uint64_t iptr_o3:1;
  1057. uint64_t iptr_o2:1;
  1058. uint64_t iptr_o1:1;
  1059. uint64_t iptr_o0:1;
  1060. uint64_t esr_sl3:2;
  1061. uint64_t nsr_sl3:1;
  1062. uint64_t ror_sl3:1;
  1063. uint64_t esr_sl2:2;
  1064. uint64_t nsr_sl2:1;
  1065. uint64_t ror_sl2:1;
  1066. uint64_t esr_sl1:2;
  1067. uint64_t nsr_sl1:1;
  1068. uint64_t ror_sl1:1;
  1069. uint64_t esr_sl0:2;
  1070. uint64_t nsr_sl0:1;
  1071. uint64_t ror_sl0:1;
  1072. } s;
  1073. struct cvmx_npi_output_control_cn30xx {
  1074. uint64_t reserved_45_63:19;
  1075. uint64_t p0_bmode:1;
  1076. uint64_t reserved_32_43:12;
  1077. uint64_t o0_es:2;
  1078. uint64_t o0_ns:1;
  1079. uint64_t o0_ro:1;
  1080. uint64_t reserved_25_27:3;
  1081. uint64_t o0_csrm:1;
  1082. uint64_t reserved_17_23:7;
  1083. uint64_t iptr_o0:1;
  1084. uint64_t reserved_4_15:12;
  1085. uint64_t esr_sl0:2;
  1086. uint64_t nsr_sl0:1;
  1087. uint64_t ror_sl0:1;
  1088. } cn30xx;
  1089. struct cvmx_npi_output_control_cn31xx {
  1090. uint64_t reserved_46_63:18;
  1091. uint64_t p1_bmode:1;
  1092. uint64_t p0_bmode:1;
  1093. uint64_t reserved_36_43:8;
  1094. uint64_t o1_es:2;
  1095. uint64_t o1_ns:1;
  1096. uint64_t o1_ro:1;
  1097. uint64_t o0_es:2;
  1098. uint64_t o0_ns:1;
  1099. uint64_t o0_ro:1;
  1100. uint64_t reserved_26_27:2;
  1101. uint64_t o1_csrm:1;
  1102. uint64_t o0_csrm:1;
  1103. uint64_t reserved_18_23:6;
  1104. uint64_t iptr_o1:1;
  1105. uint64_t iptr_o0:1;
  1106. uint64_t reserved_8_15:8;
  1107. uint64_t esr_sl1:2;
  1108. uint64_t nsr_sl1:1;
  1109. uint64_t ror_sl1:1;
  1110. uint64_t esr_sl0:2;
  1111. uint64_t nsr_sl0:1;
  1112. uint64_t ror_sl0:1;
  1113. } cn31xx;
  1114. struct cvmx_npi_output_control_s cn38xx;
  1115. struct cvmx_npi_output_control_cn38xxp2 {
  1116. uint64_t reserved_48_63:16;
  1117. uint64_t p3_bmode:1;
  1118. uint64_t p2_bmode:1;
  1119. uint64_t p1_bmode:1;
  1120. uint64_t p0_bmode:1;
  1121. uint64_t o3_es:2;
  1122. uint64_t o3_ns:1;
  1123. uint64_t o3_ro:1;
  1124. uint64_t o2_es:2;
  1125. uint64_t o2_ns:1;
  1126. uint64_t o2_ro:1;
  1127. uint64_t o1_es:2;
  1128. uint64_t o1_ns:1;
  1129. uint64_t o1_ro:1;
  1130. uint64_t o0_es:2;
  1131. uint64_t o0_ns:1;
  1132. uint64_t o0_ro:1;
  1133. uint64_t o3_csrm:1;
  1134. uint64_t o2_csrm:1;
  1135. uint64_t o1_csrm:1;
  1136. uint64_t o0_csrm:1;
  1137. uint64_t reserved_20_23:4;
  1138. uint64_t iptr_o3:1;
  1139. uint64_t iptr_o2:1;
  1140. uint64_t iptr_o1:1;
  1141. uint64_t iptr_o0:1;
  1142. uint64_t esr_sl3:2;
  1143. uint64_t nsr_sl3:1;
  1144. uint64_t ror_sl3:1;
  1145. uint64_t esr_sl2:2;
  1146. uint64_t nsr_sl2:1;
  1147. uint64_t ror_sl2:1;
  1148. uint64_t esr_sl1:2;
  1149. uint64_t nsr_sl1:1;
  1150. uint64_t ror_sl1:1;
  1151. uint64_t esr_sl0:2;
  1152. uint64_t nsr_sl0:1;
  1153. uint64_t ror_sl0:1;
  1154. } cn38xxp2;
  1155. struct cvmx_npi_output_control_cn50xx {
  1156. uint64_t reserved_49_63:15;
  1157. uint64_t pkt_rr:1;
  1158. uint64_t reserved_46_47:2;
  1159. uint64_t p1_bmode:1;
  1160. uint64_t p0_bmode:1;
  1161. uint64_t reserved_36_43:8;
  1162. uint64_t o1_es:2;
  1163. uint64_t o1_ns:1;
  1164. uint64_t o1_ro:1;
  1165. uint64_t o0_es:2;
  1166. uint64_t o0_ns:1;
  1167. uint64_t o0_ro:1;
  1168. uint64_t reserved_26_27:2;
  1169. uint64_t o1_csrm:1;
  1170. uint64_t o0_csrm:1;
  1171. uint64_t reserved_18_23:6;
  1172. uint64_t iptr_o1:1;
  1173. uint64_t iptr_o0:1;
  1174. uint64_t reserved_8_15:8;
  1175. uint64_t esr_sl1:2;
  1176. uint64_t nsr_sl1:1;
  1177. uint64_t ror_sl1:1;
  1178. uint64_t esr_sl0:2;
  1179. uint64_t nsr_sl0:1;
  1180. uint64_t ror_sl0:1;
  1181. } cn50xx;
  1182. struct cvmx_npi_output_control_s cn58xx;
  1183. struct cvmx_npi_output_control_s cn58xxp1;
  1184. };
  1185. union cvmx_npi_px_dbpair_addr {
  1186. uint64_t u64;
  1187. struct cvmx_npi_px_dbpair_addr_s {
  1188. uint64_t reserved_63_63:1;
  1189. uint64_t state:2;
  1190. uint64_t naddr:61;
  1191. } s;
  1192. struct cvmx_npi_px_dbpair_addr_s cn30xx;
  1193. struct cvmx_npi_px_dbpair_addr_s cn31xx;
  1194. struct cvmx_npi_px_dbpair_addr_s cn38xx;
  1195. struct cvmx_npi_px_dbpair_addr_s cn38xxp2;
  1196. struct cvmx_npi_px_dbpair_addr_s cn50xx;
  1197. struct cvmx_npi_px_dbpair_addr_s cn58xx;
  1198. struct cvmx_npi_px_dbpair_addr_s cn58xxp1;
  1199. };
  1200. union cvmx_npi_px_instr_addr {
  1201. uint64_t u64;
  1202. struct cvmx_npi_px_instr_addr_s {
  1203. uint64_t state:3;
  1204. uint64_t naddr:61;
  1205. } s;
  1206. struct cvmx_npi_px_instr_addr_s cn30xx;
  1207. struct cvmx_npi_px_instr_addr_s cn31xx;
  1208. struct cvmx_npi_px_instr_addr_s cn38xx;
  1209. struct cvmx_npi_px_instr_addr_s cn38xxp2;
  1210. struct cvmx_npi_px_instr_addr_s cn50xx;
  1211. struct cvmx_npi_px_instr_addr_s cn58xx;
  1212. struct cvmx_npi_px_instr_addr_s cn58xxp1;
  1213. };
  1214. union cvmx_npi_px_instr_cnts {
  1215. uint64_t u64;
  1216. struct cvmx_npi_px_instr_cnts_s {
  1217. uint64_t reserved_38_63:26;
  1218. uint64_t fcnt:6;
  1219. uint64_t avail:32;
  1220. } s;
  1221. struct cvmx_npi_px_instr_cnts_s cn30xx;
  1222. struct cvmx_npi_px_instr_cnts_s cn31xx;
  1223. struct cvmx_npi_px_instr_cnts_s cn38xx;
  1224. struct cvmx_npi_px_instr_cnts_s cn38xxp2;
  1225. struct cvmx_npi_px_instr_cnts_s cn50xx;
  1226. struct cvmx_npi_px_instr_cnts_s cn58xx;
  1227. struct cvmx_npi_px_instr_cnts_s cn58xxp1;
  1228. };
  1229. union cvmx_npi_px_pair_cnts {
  1230. uint64_t u64;
  1231. struct cvmx_npi_px_pair_cnts_s {
  1232. uint64_t reserved_37_63:27;
  1233. uint64_t fcnt:5;
  1234. uint64_t avail:32;
  1235. } s;
  1236. struct cvmx_npi_px_pair_cnts_s cn30xx;
  1237. struct cvmx_npi_px_pair_cnts_s cn31xx;
  1238. struct cvmx_npi_px_pair_cnts_s cn38xx;
  1239. struct cvmx_npi_px_pair_cnts_s cn38xxp2;
  1240. struct cvmx_npi_px_pair_cnts_s cn50xx;
  1241. struct cvmx_npi_px_pair_cnts_s cn58xx;
  1242. struct cvmx_npi_px_pair_cnts_s cn58xxp1;
  1243. };
  1244. union cvmx_npi_pci_burst_size {
  1245. uint64_t u64;
  1246. struct cvmx_npi_pci_burst_size_s {
  1247. uint64_t reserved_14_63:50;
  1248. uint64_t wr_brst:7;
  1249. uint64_t rd_brst:7;
  1250. } s;
  1251. struct cvmx_npi_pci_burst_size_s cn30xx;
  1252. struct cvmx_npi_pci_burst_size_s cn31xx;
  1253. struct cvmx_npi_pci_burst_size_s cn38xx;
  1254. struct cvmx_npi_pci_burst_size_s cn38xxp2;
  1255. struct cvmx_npi_pci_burst_size_s cn50xx;
  1256. struct cvmx_npi_pci_burst_size_s cn58xx;
  1257. struct cvmx_npi_pci_burst_size_s cn58xxp1;
  1258. };
  1259. union cvmx_npi_pci_int_arb_cfg {
  1260. uint64_t u64;
  1261. struct cvmx_npi_pci_int_arb_cfg_s {
  1262. uint64_t reserved_13_63:51;
  1263. uint64_t hostmode:1;
  1264. uint64_t pci_ovr:4;
  1265. uint64_t reserved_5_7:3;
  1266. uint64_t en:1;
  1267. uint64_t park_mod:1;
  1268. uint64_t park_dev:3;
  1269. } s;
  1270. struct cvmx_npi_pci_int_arb_cfg_cn30xx {
  1271. uint64_t reserved_5_63:59;
  1272. uint64_t en:1;
  1273. uint64_t park_mod:1;
  1274. uint64_t park_dev:3;
  1275. } cn30xx;
  1276. struct cvmx_npi_pci_int_arb_cfg_cn30xx cn31xx;
  1277. struct cvmx_npi_pci_int_arb_cfg_cn30xx cn38xx;
  1278. struct cvmx_npi_pci_int_arb_cfg_cn30xx cn38xxp2;
  1279. struct cvmx_npi_pci_int_arb_cfg_s cn50xx;
  1280. struct cvmx_npi_pci_int_arb_cfg_s cn58xx;
  1281. struct cvmx_npi_pci_int_arb_cfg_s cn58xxp1;
  1282. };
  1283. union cvmx_npi_pci_read_cmd {
  1284. uint64_t u64;
  1285. struct cvmx_npi_pci_read_cmd_s {
  1286. uint64_t reserved_11_63:53;
  1287. uint64_t cmd_size:11;
  1288. } s;
  1289. struct cvmx_npi_pci_read_cmd_s cn30xx;
  1290. struct cvmx_npi_pci_read_cmd_s cn31xx;
  1291. struct cvmx_npi_pci_read_cmd_s cn38xx;
  1292. struct cvmx_npi_pci_read_cmd_s cn38xxp2;
  1293. struct cvmx_npi_pci_read_cmd_s cn50xx;
  1294. struct cvmx_npi_pci_read_cmd_s cn58xx;
  1295. struct cvmx_npi_pci_read_cmd_s cn58xxp1;
  1296. };
  1297. union cvmx_npi_port32_instr_hdr {
  1298. uint64_t u64;
  1299. struct cvmx_npi_port32_instr_hdr_s {
  1300. uint64_t reserved_44_63:20;
  1301. uint64_t pbp:1;
  1302. uint64_t rsv_f:5;
  1303. uint64_t rparmode:2;
  1304. uint64_t rsv_e:1;
  1305. uint64_t rskp_len:7;
  1306. uint64_t rsv_d:6;
  1307. uint64_t use_ihdr:1;
  1308. uint64_t rsv_c:5;
  1309. uint64_t par_mode:2;
  1310. uint64_t rsv_b:1;
  1311. uint64_t skp_len:7;
  1312. uint64_t rsv_a:6;
  1313. } s;
  1314. struct cvmx_npi_port32_instr_hdr_s cn30xx;
  1315. struct cvmx_npi_port32_instr_hdr_s cn31xx;
  1316. struct cvmx_npi_port32_instr_hdr_s cn38xx;
  1317. struct cvmx_npi_port32_instr_hdr_s cn38xxp2;
  1318. struct cvmx_npi_port32_instr_hdr_s cn50xx;
  1319. struct cvmx_npi_port32_instr_hdr_s cn58xx;
  1320. struct cvmx_npi_port32_instr_hdr_s cn58xxp1;
  1321. };
  1322. union cvmx_npi_port33_instr_hdr {
  1323. uint64_t u64;
  1324. struct cvmx_npi_port33_instr_hdr_s {
  1325. uint64_t reserved_44_63:20;
  1326. uint64_t pbp:1;
  1327. uint64_t rsv_f:5;
  1328. uint64_t rparmode:2;
  1329. uint64_t rsv_e:1;
  1330. uint64_t rskp_len:7;
  1331. uint64_t rsv_d:6;
  1332. uint64_t use_ihdr:1;
  1333. uint64_t rsv_c:5;
  1334. uint64_t par_mode:2;
  1335. uint64_t rsv_b:1;
  1336. uint64_t skp_len:7;
  1337. uint64_t rsv_a:6;
  1338. } s;
  1339. struct cvmx_npi_port33_instr_hdr_s cn31xx;
  1340. struct cvmx_npi_port33_instr_hdr_s cn38xx;
  1341. struct cvmx_npi_port33_instr_hdr_s cn38xxp2;
  1342. struct cvmx_npi_port33_instr_hdr_s cn50xx;
  1343. struct cvmx_npi_port33_instr_hdr_s cn58xx;
  1344. struct cvmx_npi_port33_instr_hdr_s cn58xxp1;
  1345. };
  1346. union cvmx_npi_port34_instr_hdr {
  1347. uint64_t u64;
  1348. struct cvmx_npi_port34_instr_hdr_s {
  1349. uint64_t reserved_44_63:20;
  1350. uint64_t pbp:1;
  1351. uint64_t rsv_f:5;
  1352. uint64_t rparmode:2;
  1353. uint64_t rsv_e:1;
  1354. uint64_t rskp_len:7;
  1355. uint64_t rsv_d:6;
  1356. uint64_t use_ihdr:1;
  1357. uint64_t rsv_c:5;
  1358. uint64_t par_mode:2;
  1359. uint64_t rsv_b:1;
  1360. uint64_t skp_len:7;
  1361. uint64_t rsv_a:6;
  1362. } s;
  1363. struct cvmx_npi_port34_instr_hdr_s cn38xx;
  1364. struct cvmx_npi_port34_instr_hdr_s cn38xxp2;
  1365. struct cvmx_npi_port34_instr_hdr_s cn58xx;
  1366. struct cvmx_npi_port34_instr_hdr_s cn58xxp1;
  1367. };
  1368. union cvmx_npi_port35_instr_hdr {
  1369. uint64_t u64;
  1370. struct cvmx_npi_port35_instr_hdr_s {
  1371. uint64_t reserved_44_63:20;
  1372. uint64_t pbp:1;
  1373. uint64_t rsv_f:5;
  1374. uint64_t rparmode:2;
  1375. uint64_t rsv_e:1;
  1376. uint64_t rskp_len:7;
  1377. uint64_t rsv_d:6;
  1378. uint64_t use_ihdr:1;
  1379. uint64_t rsv_c:5;
  1380. uint64_t par_mode:2;
  1381. uint64_t rsv_b:1;
  1382. uint64_t skp_len:7;
  1383. uint64_t rsv_a:6;
  1384. } s;
  1385. struct cvmx_npi_port35_instr_hdr_s cn38xx;
  1386. struct cvmx_npi_port35_instr_hdr_s cn38xxp2;
  1387. struct cvmx_npi_port35_instr_hdr_s cn58xx;
  1388. struct cvmx_npi_port35_instr_hdr_s cn58xxp1;
  1389. };
  1390. union cvmx_npi_port_bp_control {
  1391. uint64_t u64;
  1392. struct cvmx_npi_port_bp_control_s {
  1393. uint64_t reserved_8_63:56;
  1394. uint64_t bp_on:4;
  1395. uint64_t enb:4;
  1396. } s;
  1397. struct cvmx_npi_port_bp_control_s cn30xx;
  1398. struct cvmx_npi_port_bp_control_s cn31xx;
  1399. struct cvmx_npi_port_bp_control_s cn38xx;
  1400. struct cvmx_npi_port_bp_control_s cn38xxp2;
  1401. struct cvmx_npi_port_bp_control_s cn50xx;
  1402. struct cvmx_npi_port_bp_control_s cn58xx;
  1403. struct cvmx_npi_port_bp_control_s cn58xxp1;
  1404. };
  1405. union cvmx_npi_rsl_int_blocks {
  1406. uint64_t u64;
  1407. struct cvmx_npi_rsl_int_blocks_s {
  1408. uint64_t reserved_32_63:32;
  1409. uint64_t rint_31:1;
  1410. uint64_t iob:1;
  1411. uint64_t reserved_28_29:2;
  1412. uint64_t rint_27:1;
  1413. uint64_t rint_26:1;
  1414. uint64_t rint_25:1;
  1415. uint64_t rint_24:1;
  1416. uint64_t asx1:1;
  1417. uint64_t asx0:1;
  1418. uint64_t rint_21:1;
  1419. uint64_t pip:1;
  1420. uint64_t spx1:1;
  1421. uint64_t spx0:1;
  1422. uint64_t lmc:1;
  1423. uint64_t l2c:1;
  1424. uint64_t rint_15:1;
  1425. uint64_t reserved_13_14:2;
  1426. uint64_t pow:1;
  1427. uint64_t tim:1;
  1428. uint64_t pko:1;
  1429. uint64_t ipd:1;
  1430. uint64_t rint_8:1;
  1431. uint64_t zip:1;
  1432. uint64_t dfa:1;
  1433. uint64_t fpa:1;
  1434. uint64_t key:1;
  1435. uint64_t npi:1;
  1436. uint64_t gmx1:1;
  1437. uint64_t gmx0:1;
  1438. uint64_t mio:1;
  1439. } s;
  1440. struct cvmx_npi_rsl_int_blocks_cn30xx {
  1441. uint64_t reserved_32_63:32;
  1442. uint64_t rint_31:1;
  1443. uint64_t iob:1;
  1444. uint64_t rint_29:1;
  1445. uint64_t rint_28:1;
  1446. uint64_t rint_27:1;
  1447. uint64_t rint_26:1;
  1448. uint64_t rint_25:1;
  1449. uint64_t rint_24:1;
  1450. uint64_t asx1:1;
  1451. uint64_t asx0:1;
  1452. uint64_t rint_21:1;
  1453. uint64_t pip:1;
  1454. uint64_t spx1:1;
  1455. uint64_t spx0:1;
  1456. uint64_t lmc:1;
  1457. uint64_t l2c:1;
  1458. uint64_t rint_15:1;
  1459. uint64_t rint_14:1;
  1460. uint64_t usb:1;
  1461. uint64_t pow:1;
  1462. uint64_t tim:1;
  1463. uint64_t pko:1;
  1464. uint64_t ipd:1;
  1465. uint64_t rint_8:1;
  1466. uint64_t zip:1;
  1467. uint64_t dfa:1;
  1468. uint64_t fpa:1;
  1469. uint64_t key:1;
  1470. uint64_t npi:1;
  1471. uint64_t gmx1:1;
  1472. uint64_t gmx0:1;
  1473. uint64_t mio:1;
  1474. } cn30xx;
  1475. struct cvmx_npi_rsl_int_blocks_cn30xx cn31xx;
  1476. struct cvmx_npi_rsl_int_blocks_cn38xx {
  1477. uint64_t reserved_32_63:32;
  1478. uint64_t rint_31:1;
  1479. uint64_t iob:1;
  1480. uint64_t rint_29:1;
  1481. uint64_t rint_28:1;
  1482. uint64_t rint_27:1;
  1483. uint64_t rint_26:1;
  1484. uint64_t rint_25:1;
  1485. uint64_t rint_24:1;
  1486. uint64_t asx1:1;
  1487. uint64_t asx0:1;
  1488. uint64_t rint_21:1;
  1489. uint64_t pip:1;
  1490. uint64_t spx1:1;
  1491. uint64_t spx0:1;
  1492. uint64_t lmc:1;
  1493. uint64_t l2c:1;
  1494. uint64_t rint_15:1;
  1495. uint64_t rint_14:1;
  1496. uint64_t rint_13:1;
  1497. uint64_t pow:1;
  1498. uint64_t tim:1;
  1499. uint64_t pko:1;
  1500. uint64_t ipd:1;
  1501. uint64_t rint_8:1;
  1502. uint64_t zip:1;
  1503. uint64_t dfa:1;
  1504. uint64_t fpa:1;
  1505. uint64_t key:1;
  1506. uint64_t npi:1;
  1507. uint64_t gmx1:1;
  1508. uint64_t gmx0:1;
  1509. uint64_t mio:1;
  1510. } cn38xx;
  1511. struct cvmx_npi_rsl_int_blocks_cn38xx cn38xxp2;
  1512. struct cvmx_npi_rsl_int_blocks_cn50xx {
  1513. uint64_t reserved_31_63:33;
  1514. uint64_t iob:1;
  1515. uint64_t lmc1:1;
  1516. uint64_t agl:1;
  1517. uint64_t reserved_24_27:4;
  1518. uint64_t asx1:1;
  1519. uint64_t asx0:1;
  1520. uint64_t reserved_21_21:1;
  1521. uint64_t pip:1;
  1522. uint64_t spx1:1;
  1523. uint64_t spx0:1;
  1524. uint64_t lmc:1;
  1525. uint64_t l2c:1;
  1526. uint64_t reserved_15_15:1;
  1527. uint64_t rad:1;
  1528. uint64_t usb:1;
  1529. uint64_t pow:1;
  1530. uint64_t tim:1;
  1531. uint64_t pko:1;
  1532. uint64_t ipd:1;
  1533. uint64_t reserved_8_8:1;
  1534. uint64_t zip:1;
  1535. uint64_t dfa:1;
  1536. uint64_t fpa:1;
  1537. uint64_t key:1;
  1538. uint64_t npi:1;
  1539. uint64_t gmx1:1;
  1540. uint64_t gmx0:1;
  1541. uint64_t mio:1;
  1542. } cn50xx;
  1543. struct cvmx_npi_rsl_int_blocks_cn38xx cn58xx;
  1544. struct cvmx_npi_rsl_int_blocks_cn38xx cn58xxp1;
  1545. };
  1546. union cvmx_npi_size_inputx {
  1547. uint64_t u64;
  1548. struct cvmx_npi_size_inputx_s {
  1549. uint64_t reserved_32_63:32;
  1550. uint64_t size:32;
  1551. } s;
  1552. struct cvmx_npi_size_inputx_s cn30xx;
  1553. struct cvmx_npi_size_inputx_s cn31xx;
  1554. struct cvmx_npi_size_inputx_s cn38xx;
  1555. struct cvmx_npi_size_inputx_s cn38xxp2;
  1556. struct cvmx_npi_size_inputx_s cn50xx;
  1557. struct cvmx_npi_size_inputx_s cn58xx;
  1558. struct cvmx_npi_size_inputx_s cn58xxp1;
  1559. };
  1560. union cvmx_npi_win_read_to {
  1561. uint64_t u64;
  1562. struct cvmx_npi_win_read_to_s {
  1563. uint64_t reserved_32_63:32;
  1564. uint64_t time:32;
  1565. } s;
  1566. struct cvmx_npi_win_read_to_s cn30xx;
  1567. struct cvmx_npi_win_read_to_s cn31xx;
  1568. struct cvmx_npi_win_read_to_s cn38xx;
  1569. struct cvmx_npi_win_read_to_s cn38xxp2;
  1570. struct cvmx_npi_win_read_to_s cn50xx;
  1571. struct cvmx_npi_win_read_to_s cn58xx;
  1572. struct cvmx_npi_win_read_to_s cn58xxp1;
  1573. };
  1574. #endif