cvmx-npei-defs.h 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2010 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_NPEI_DEFS_H__
  28. #define __CVMX_NPEI_DEFS_H__
  29. #define CVMX_NPEI_BAR1_INDEXX(offset) (0x0000000000000000ull + ((offset) & 31) * 16)
  30. #define CVMX_NPEI_BIST_STATUS (0x0000000000000580ull)
  31. #define CVMX_NPEI_BIST_STATUS2 (0x0000000000000680ull)
  32. #define CVMX_NPEI_CTL_PORT0 (0x0000000000000250ull)
  33. #define CVMX_NPEI_CTL_PORT1 (0x0000000000000260ull)
  34. #define CVMX_NPEI_CTL_STATUS (0x0000000000000570ull)
  35. #define CVMX_NPEI_CTL_STATUS2 (0x0000000000003C00ull)
  36. #define CVMX_NPEI_DATA_OUT_CNT (0x00000000000005F0ull)
  37. #define CVMX_NPEI_DBG_DATA (0x0000000000000510ull)
  38. #define CVMX_NPEI_DBG_SELECT (0x0000000000000500ull)
  39. #define CVMX_NPEI_DMA0_INT_LEVEL (0x00000000000005C0ull)
  40. #define CVMX_NPEI_DMA1_INT_LEVEL (0x00000000000005D0ull)
  41. #define CVMX_NPEI_DMAX_COUNTS(offset) (0x0000000000000450ull + ((offset) & 7) * 16)
  42. #define CVMX_NPEI_DMAX_DBELL(offset) (0x00000000000003B0ull + ((offset) & 7) * 16)
  43. #define CVMX_NPEI_DMAX_IBUFF_SADDR(offset) (0x0000000000000400ull + ((offset) & 7) * 16)
  44. #define CVMX_NPEI_DMAX_NADDR(offset) (0x00000000000004A0ull + ((offset) & 7) * 16)
  45. #define CVMX_NPEI_DMA_CNTS (0x00000000000005E0ull)
  46. #define CVMX_NPEI_DMA_CONTROL (0x00000000000003A0ull)
  47. #define CVMX_NPEI_DMA_PCIE_REQ_NUM (0x00000000000005B0ull)
  48. #define CVMX_NPEI_DMA_STATE1 (0x00000000000006C0ull)
  49. #define CVMX_NPEI_DMA_STATE1_P1 (0x0000000000000680ull)
  50. #define CVMX_NPEI_DMA_STATE2 (0x00000000000006D0ull)
  51. #define CVMX_NPEI_DMA_STATE2_P1 (0x0000000000000690ull)
  52. #define CVMX_NPEI_DMA_STATE3_P1 (0x00000000000006A0ull)
  53. #define CVMX_NPEI_DMA_STATE4_P1 (0x00000000000006B0ull)
  54. #define CVMX_NPEI_DMA_STATE5_P1 (0x00000000000006C0ull)
  55. #define CVMX_NPEI_INT_A_ENB (0x0000000000000560ull)
  56. #define CVMX_NPEI_INT_A_ENB2 (0x0000000000003CE0ull)
  57. #define CVMX_NPEI_INT_A_SUM (0x0000000000000550ull)
  58. #define CVMX_NPEI_INT_ENB (0x0000000000000540ull)
  59. #define CVMX_NPEI_INT_ENB2 (0x0000000000003CD0ull)
  60. #define CVMX_NPEI_INT_INFO (0x0000000000000590ull)
  61. #define CVMX_NPEI_INT_SUM (0x0000000000000530ull)
  62. #define CVMX_NPEI_INT_SUM2 (0x0000000000003CC0ull)
  63. #define CVMX_NPEI_LAST_WIN_RDATA0 (0x0000000000000600ull)
  64. #define CVMX_NPEI_LAST_WIN_RDATA1 (0x0000000000000610ull)
  65. #define CVMX_NPEI_MEM_ACCESS_CTL (0x00000000000004F0ull)
  66. #define CVMX_NPEI_MEM_ACCESS_SUBIDX(offset) (0x0000000000000340ull + ((offset) & 31) * 16 - 16*12)
  67. #define CVMX_NPEI_MSI_ENB0 (0x0000000000003C50ull)
  68. #define CVMX_NPEI_MSI_ENB1 (0x0000000000003C60ull)
  69. #define CVMX_NPEI_MSI_ENB2 (0x0000000000003C70ull)
  70. #define CVMX_NPEI_MSI_ENB3 (0x0000000000003C80ull)
  71. #define CVMX_NPEI_MSI_RCV0 (0x0000000000003C10ull)
  72. #define CVMX_NPEI_MSI_RCV1 (0x0000000000003C20ull)
  73. #define CVMX_NPEI_MSI_RCV2 (0x0000000000003C30ull)
  74. #define CVMX_NPEI_MSI_RCV3 (0x0000000000003C40ull)
  75. #define CVMX_NPEI_MSI_RD_MAP (0x0000000000003CA0ull)
  76. #define CVMX_NPEI_MSI_W1C_ENB0 (0x0000000000003CF0ull)
  77. #define CVMX_NPEI_MSI_W1C_ENB1 (0x0000000000003D00ull)
  78. #define CVMX_NPEI_MSI_W1C_ENB2 (0x0000000000003D10ull)
  79. #define CVMX_NPEI_MSI_W1C_ENB3 (0x0000000000003D20ull)
  80. #define CVMX_NPEI_MSI_W1S_ENB0 (0x0000000000003D30ull)
  81. #define CVMX_NPEI_MSI_W1S_ENB1 (0x0000000000003D40ull)
  82. #define CVMX_NPEI_MSI_W1S_ENB2 (0x0000000000003D50ull)
  83. #define CVMX_NPEI_MSI_W1S_ENB3 (0x0000000000003D60ull)
  84. #define CVMX_NPEI_MSI_WR_MAP (0x0000000000003C90ull)
  85. #define CVMX_NPEI_PCIE_CREDIT_CNT (0x0000000000003D70ull)
  86. #define CVMX_NPEI_PCIE_MSI_RCV (0x0000000000003CB0ull)
  87. #define CVMX_NPEI_PCIE_MSI_RCV_B1 (0x0000000000000650ull)
  88. #define CVMX_NPEI_PCIE_MSI_RCV_B2 (0x0000000000000660ull)
  89. #define CVMX_NPEI_PCIE_MSI_RCV_B3 (0x0000000000000670ull)
  90. #define CVMX_NPEI_PKTX_CNTS(offset) (0x0000000000002400ull + ((offset) & 31) * 16)
  91. #define CVMX_NPEI_PKTX_INSTR_BADDR(offset) (0x0000000000002800ull + ((offset) & 31) * 16)
  92. #define CVMX_NPEI_PKTX_INSTR_BAOFF_DBELL(offset) (0x0000000000002C00ull + ((offset) & 31) * 16)
  93. #define CVMX_NPEI_PKTX_INSTR_FIFO_RSIZE(offset) (0x0000000000003000ull + ((offset) & 31) * 16)
  94. #define CVMX_NPEI_PKTX_INSTR_HEADER(offset) (0x0000000000003400ull + ((offset) & 31) * 16)
  95. #define CVMX_NPEI_PKTX_IN_BP(offset) (0x0000000000003800ull + ((offset) & 31) * 16)
  96. #define CVMX_NPEI_PKTX_SLIST_BADDR(offset) (0x0000000000001400ull + ((offset) & 31) * 16)
  97. #define CVMX_NPEI_PKTX_SLIST_BAOFF_DBELL(offset) (0x0000000000001800ull + ((offset) & 31) * 16)
  98. #define CVMX_NPEI_PKTX_SLIST_FIFO_RSIZE(offset) (0x0000000000001C00ull + ((offset) & 31) * 16)
  99. #define CVMX_NPEI_PKT_CNT_INT (0x0000000000001110ull)
  100. #define CVMX_NPEI_PKT_CNT_INT_ENB (0x0000000000001130ull)
  101. #define CVMX_NPEI_PKT_DATA_OUT_ES (0x00000000000010B0ull)
  102. #define CVMX_NPEI_PKT_DATA_OUT_NS (0x00000000000010A0ull)
  103. #define CVMX_NPEI_PKT_DATA_OUT_ROR (0x0000000000001090ull)
  104. #define CVMX_NPEI_PKT_DPADDR (0x0000000000001080ull)
  105. #define CVMX_NPEI_PKT_INPUT_CONTROL (0x0000000000001150ull)
  106. #define CVMX_NPEI_PKT_INSTR_ENB (0x0000000000001000ull)
  107. #define CVMX_NPEI_PKT_INSTR_RD_SIZE (0x0000000000001190ull)
  108. #define CVMX_NPEI_PKT_INSTR_SIZE (0x0000000000001020ull)
  109. #define CVMX_NPEI_PKT_INT_LEVELS (0x0000000000001100ull)
  110. #define CVMX_NPEI_PKT_IN_BP (0x00000000000006B0ull)
  111. #define CVMX_NPEI_PKT_IN_DONEX_CNTS(offset) (0x0000000000002000ull + ((offset) & 31) * 16)
  112. #define CVMX_NPEI_PKT_IN_INSTR_COUNTS (0x00000000000006A0ull)
  113. #define CVMX_NPEI_PKT_IN_PCIE_PORT (0x00000000000011A0ull)
  114. #define CVMX_NPEI_PKT_IPTR (0x0000000000001070ull)
  115. #define CVMX_NPEI_PKT_OUTPUT_WMARK (0x0000000000001160ull)
  116. #define CVMX_NPEI_PKT_OUT_BMODE (0x00000000000010D0ull)
  117. #define CVMX_NPEI_PKT_OUT_ENB (0x0000000000001010ull)
  118. #define CVMX_NPEI_PKT_PCIE_PORT (0x00000000000010E0ull)
  119. #define CVMX_NPEI_PKT_PORT_IN_RST (0x0000000000000690ull)
  120. #define CVMX_NPEI_PKT_SLIST_ES (0x0000000000001050ull)
  121. #define CVMX_NPEI_PKT_SLIST_ID_SIZE (0x0000000000001180ull)
  122. #define CVMX_NPEI_PKT_SLIST_NS (0x0000000000001040ull)
  123. #define CVMX_NPEI_PKT_SLIST_ROR (0x0000000000001030ull)
  124. #define CVMX_NPEI_PKT_TIME_INT (0x0000000000001120ull)
  125. #define CVMX_NPEI_PKT_TIME_INT_ENB (0x0000000000001140ull)
  126. #define CVMX_NPEI_RSL_INT_BLOCKS (0x0000000000000520ull)
  127. #define CVMX_NPEI_SCRATCH_1 (0x0000000000000270ull)
  128. #define CVMX_NPEI_STATE1 (0x0000000000000620ull)
  129. #define CVMX_NPEI_STATE2 (0x0000000000000630ull)
  130. #define CVMX_NPEI_STATE3 (0x0000000000000640ull)
  131. #define CVMX_NPEI_WINDOW_CTL (0x0000000000000380ull)
  132. #define CVMX_NPEI_WIN_RD_ADDR (0x0000000000000210ull)
  133. #define CVMX_NPEI_WIN_RD_DATA (0x0000000000000240ull)
  134. #define CVMX_NPEI_WIN_WR_ADDR (0x0000000000000200ull)
  135. #define CVMX_NPEI_WIN_WR_DATA (0x0000000000000220ull)
  136. #define CVMX_NPEI_WIN_WR_MASK (0x0000000000000230ull)
  137. union cvmx_npei_bar1_indexx {
  138. uint32_t u32;
  139. struct cvmx_npei_bar1_indexx_s {
  140. uint32_t reserved_18_31:14;
  141. uint32_t addr_idx:14;
  142. uint32_t ca:1;
  143. uint32_t end_swp:2;
  144. uint32_t addr_v:1;
  145. } s;
  146. struct cvmx_npei_bar1_indexx_s cn52xx;
  147. struct cvmx_npei_bar1_indexx_s cn52xxp1;
  148. struct cvmx_npei_bar1_indexx_s cn56xx;
  149. struct cvmx_npei_bar1_indexx_s cn56xxp1;
  150. };
  151. union cvmx_npei_bist_status {
  152. uint64_t u64;
  153. struct cvmx_npei_bist_status_s {
  154. uint64_t pkt_rdf:1;
  155. uint64_t reserved_60_62:3;
  156. uint64_t pcr_gim:1;
  157. uint64_t pkt_pif:1;
  158. uint64_t pcsr_int:1;
  159. uint64_t pcsr_im:1;
  160. uint64_t pcsr_cnt:1;
  161. uint64_t pcsr_id:1;
  162. uint64_t pcsr_sl:1;
  163. uint64_t reserved_50_52:3;
  164. uint64_t pkt_ind:1;
  165. uint64_t pkt_slm:1;
  166. uint64_t reserved_36_47:12;
  167. uint64_t d0_pst:1;
  168. uint64_t d1_pst:1;
  169. uint64_t d2_pst:1;
  170. uint64_t d3_pst:1;
  171. uint64_t reserved_31_31:1;
  172. uint64_t n2p0_c:1;
  173. uint64_t n2p0_o:1;
  174. uint64_t n2p1_c:1;
  175. uint64_t n2p1_o:1;
  176. uint64_t cpl_p0:1;
  177. uint64_t cpl_p1:1;
  178. uint64_t p2n1_po:1;
  179. uint64_t p2n1_no:1;
  180. uint64_t p2n1_co:1;
  181. uint64_t p2n0_po:1;
  182. uint64_t p2n0_no:1;
  183. uint64_t p2n0_co:1;
  184. uint64_t p2n0_c0:1;
  185. uint64_t p2n0_c1:1;
  186. uint64_t p2n0_n:1;
  187. uint64_t p2n0_p0:1;
  188. uint64_t p2n0_p1:1;
  189. uint64_t p2n1_c0:1;
  190. uint64_t p2n1_c1:1;
  191. uint64_t p2n1_n:1;
  192. uint64_t p2n1_p0:1;
  193. uint64_t p2n1_p1:1;
  194. uint64_t csm0:1;
  195. uint64_t csm1:1;
  196. uint64_t dif0:1;
  197. uint64_t dif1:1;
  198. uint64_t dif2:1;
  199. uint64_t dif3:1;
  200. uint64_t reserved_2_2:1;
  201. uint64_t msi:1;
  202. uint64_t ncb_cmd:1;
  203. } s;
  204. struct cvmx_npei_bist_status_cn52xx {
  205. uint64_t pkt_rdf:1;
  206. uint64_t reserved_60_62:3;
  207. uint64_t pcr_gim:1;
  208. uint64_t pkt_pif:1;
  209. uint64_t pcsr_int:1;
  210. uint64_t pcsr_im:1;
  211. uint64_t pcsr_cnt:1;
  212. uint64_t pcsr_id:1;
  213. uint64_t pcsr_sl:1;
  214. uint64_t pkt_imem:1;
  215. uint64_t pkt_pfm:1;
  216. uint64_t pkt_pof:1;
  217. uint64_t reserved_48_49:2;
  218. uint64_t pkt_pop0:1;
  219. uint64_t pkt_pop1:1;
  220. uint64_t d0_mem:1;
  221. uint64_t d1_mem:1;
  222. uint64_t d2_mem:1;
  223. uint64_t d3_mem:1;
  224. uint64_t d4_mem:1;
  225. uint64_t ds_mem:1;
  226. uint64_t reserved_36_39:4;
  227. uint64_t d0_pst:1;
  228. uint64_t d1_pst:1;
  229. uint64_t d2_pst:1;
  230. uint64_t d3_pst:1;
  231. uint64_t d4_pst:1;
  232. uint64_t n2p0_c:1;
  233. uint64_t n2p0_o:1;
  234. uint64_t n2p1_c:1;
  235. uint64_t n2p1_o:1;
  236. uint64_t cpl_p0:1;
  237. uint64_t cpl_p1:1;
  238. uint64_t p2n1_po:1;
  239. uint64_t p2n1_no:1;
  240. uint64_t p2n1_co:1;
  241. uint64_t p2n0_po:1;
  242. uint64_t p2n0_no:1;
  243. uint64_t p2n0_co:1;
  244. uint64_t p2n0_c0:1;
  245. uint64_t p2n0_c1:1;
  246. uint64_t p2n0_n:1;
  247. uint64_t p2n0_p0:1;
  248. uint64_t p2n0_p1:1;
  249. uint64_t p2n1_c0:1;
  250. uint64_t p2n1_c1:1;
  251. uint64_t p2n1_n:1;
  252. uint64_t p2n1_p0:1;
  253. uint64_t p2n1_p1:1;
  254. uint64_t csm0:1;
  255. uint64_t csm1:1;
  256. uint64_t dif0:1;
  257. uint64_t dif1:1;
  258. uint64_t dif2:1;
  259. uint64_t dif3:1;
  260. uint64_t dif4:1;
  261. uint64_t msi:1;
  262. uint64_t ncb_cmd:1;
  263. } cn52xx;
  264. struct cvmx_npei_bist_status_cn52xxp1 {
  265. uint64_t reserved_46_63:18;
  266. uint64_t d0_mem0:1;
  267. uint64_t d1_mem1:1;
  268. uint64_t d2_mem2:1;
  269. uint64_t d3_mem3:1;
  270. uint64_t dr0_mem:1;
  271. uint64_t d0_mem:1;
  272. uint64_t d1_mem:1;
  273. uint64_t d2_mem:1;
  274. uint64_t d3_mem:1;
  275. uint64_t dr1_mem:1;
  276. uint64_t d0_pst:1;
  277. uint64_t d1_pst:1;
  278. uint64_t d2_pst:1;
  279. uint64_t d3_pst:1;
  280. uint64_t dr2_mem:1;
  281. uint64_t n2p0_c:1;
  282. uint64_t n2p0_o:1;
  283. uint64_t n2p1_c:1;
  284. uint64_t n2p1_o:1;
  285. uint64_t cpl_p0:1;
  286. uint64_t cpl_p1:1;
  287. uint64_t p2n1_po:1;
  288. uint64_t p2n1_no:1;
  289. uint64_t p2n1_co:1;
  290. uint64_t p2n0_po:1;
  291. uint64_t p2n0_no:1;
  292. uint64_t p2n0_co:1;
  293. uint64_t p2n0_c0:1;
  294. uint64_t p2n0_c1:1;
  295. uint64_t p2n0_n:1;
  296. uint64_t p2n0_p0:1;
  297. uint64_t p2n0_p1:1;
  298. uint64_t p2n1_c0:1;
  299. uint64_t p2n1_c1:1;
  300. uint64_t p2n1_n:1;
  301. uint64_t p2n1_p0:1;
  302. uint64_t p2n1_p1:1;
  303. uint64_t csm0:1;
  304. uint64_t csm1:1;
  305. uint64_t dif0:1;
  306. uint64_t dif1:1;
  307. uint64_t dif2:1;
  308. uint64_t dif3:1;
  309. uint64_t dr3_mem:1;
  310. uint64_t msi:1;
  311. uint64_t ncb_cmd:1;
  312. } cn52xxp1;
  313. struct cvmx_npei_bist_status_cn52xx cn56xx;
  314. struct cvmx_npei_bist_status_cn56xxp1 {
  315. uint64_t reserved_58_63:6;
  316. uint64_t pcsr_int:1;
  317. uint64_t pcsr_im:1;
  318. uint64_t pcsr_cnt:1;
  319. uint64_t pcsr_id:1;
  320. uint64_t pcsr_sl:1;
  321. uint64_t pkt_pout:1;
  322. uint64_t pkt_imem:1;
  323. uint64_t pkt_cntm:1;
  324. uint64_t pkt_ind:1;
  325. uint64_t pkt_slm:1;
  326. uint64_t pkt_odf:1;
  327. uint64_t pkt_oif:1;
  328. uint64_t pkt_out:1;
  329. uint64_t pkt_i0:1;
  330. uint64_t pkt_i1:1;
  331. uint64_t pkt_s0:1;
  332. uint64_t pkt_s1:1;
  333. uint64_t d0_mem:1;
  334. uint64_t d1_mem:1;
  335. uint64_t d2_mem:1;
  336. uint64_t d3_mem:1;
  337. uint64_t d4_mem:1;
  338. uint64_t d0_pst:1;
  339. uint64_t d1_pst:1;
  340. uint64_t d2_pst:1;
  341. uint64_t d3_pst:1;
  342. uint64_t d4_pst:1;
  343. uint64_t n2p0_c:1;
  344. uint64_t n2p0_o:1;
  345. uint64_t n2p1_c:1;
  346. uint64_t n2p1_o:1;
  347. uint64_t cpl_p0:1;
  348. uint64_t cpl_p1:1;
  349. uint64_t p2n1_po:1;
  350. uint64_t p2n1_no:1;
  351. uint64_t p2n1_co:1;
  352. uint64_t p2n0_po:1;
  353. uint64_t p2n0_no:1;
  354. uint64_t p2n0_co:1;
  355. uint64_t p2n0_c0:1;
  356. uint64_t p2n0_c1:1;
  357. uint64_t p2n0_n:1;
  358. uint64_t p2n0_p0:1;
  359. uint64_t p2n0_p1:1;
  360. uint64_t p2n1_c0:1;
  361. uint64_t p2n1_c1:1;
  362. uint64_t p2n1_n:1;
  363. uint64_t p2n1_p0:1;
  364. uint64_t p2n1_p1:1;
  365. uint64_t csm0:1;
  366. uint64_t csm1:1;
  367. uint64_t dif0:1;
  368. uint64_t dif1:1;
  369. uint64_t dif2:1;
  370. uint64_t dif3:1;
  371. uint64_t dif4:1;
  372. uint64_t msi:1;
  373. uint64_t ncb_cmd:1;
  374. } cn56xxp1;
  375. };
  376. union cvmx_npei_bist_status2 {
  377. uint64_t u64;
  378. struct cvmx_npei_bist_status2_s {
  379. uint64_t reserved_14_63:50;
  380. uint64_t prd_tag:1;
  381. uint64_t prd_st0:1;
  382. uint64_t prd_st1:1;
  383. uint64_t prd_err:1;
  384. uint64_t nrd_st:1;
  385. uint64_t nwe_st:1;
  386. uint64_t nwe_wr0:1;
  387. uint64_t nwe_wr1:1;
  388. uint64_t pkt_rd:1;
  389. uint64_t psc_p0:1;
  390. uint64_t psc_p1:1;
  391. uint64_t pkt_gd:1;
  392. uint64_t pkt_gl:1;
  393. uint64_t pkt_blk:1;
  394. } s;
  395. struct cvmx_npei_bist_status2_s cn52xx;
  396. struct cvmx_npei_bist_status2_s cn56xx;
  397. };
  398. union cvmx_npei_ctl_port0 {
  399. uint64_t u64;
  400. struct cvmx_npei_ctl_port0_s {
  401. uint64_t reserved_21_63:43;
  402. uint64_t waitl_com:1;
  403. uint64_t intd:1;
  404. uint64_t intc:1;
  405. uint64_t intb:1;
  406. uint64_t inta:1;
  407. uint64_t intd_map:2;
  408. uint64_t intc_map:2;
  409. uint64_t intb_map:2;
  410. uint64_t inta_map:2;
  411. uint64_t ctlp_ro:1;
  412. uint64_t reserved_6_6:1;
  413. uint64_t ptlp_ro:1;
  414. uint64_t bar2_enb:1;
  415. uint64_t bar2_esx:2;
  416. uint64_t bar2_cax:1;
  417. uint64_t wait_com:1;
  418. } s;
  419. struct cvmx_npei_ctl_port0_s cn52xx;
  420. struct cvmx_npei_ctl_port0_s cn52xxp1;
  421. struct cvmx_npei_ctl_port0_s cn56xx;
  422. struct cvmx_npei_ctl_port0_s cn56xxp1;
  423. };
  424. union cvmx_npei_ctl_port1 {
  425. uint64_t u64;
  426. struct cvmx_npei_ctl_port1_s {
  427. uint64_t reserved_21_63:43;
  428. uint64_t waitl_com:1;
  429. uint64_t intd:1;
  430. uint64_t intc:1;
  431. uint64_t intb:1;
  432. uint64_t inta:1;
  433. uint64_t intd_map:2;
  434. uint64_t intc_map:2;
  435. uint64_t intb_map:2;
  436. uint64_t inta_map:2;
  437. uint64_t ctlp_ro:1;
  438. uint64_t reserved_6_6:1;
  439. uint64_t ptlp_ro:1;
  440. uint64_t bar2_enb:1;
  441. uint64_t bar2_esx:2;
  442. uint64_t bar2_cax:1;
  443. uint64_t wait_com:1;
  444. } s;
  445. struct cvmx_npei_ctl_port1_s cn52xx;
  446. struct cvmx_npei_ctl_port1_s cn52xxp1;
  447. struct cvmx_npei_ctl_port1_s cn56xx;
  448. struct cvmx_npei_ctl_port1_s cn56xxp1;
  449. };
  450. union cvmx_npei_ctl_status {
  451. uint64_t u64;
  452. struct cvmx_npei_ctl_status_s {
  453. uint64_t reserved_44_63:20;
  454. uint64_t p1_ntags:6;
  455. uint64_t p0_ntags:6;
  456. uint64_t cfg_rtry:16;
  457. uint64_t ring_en:1;
  458. uint64_t lnk_rst:1;
  459. uint64_t arb:1;
  460. uint64_t pkt_bp:4;
  461. uint64_t host_mode:1;
  462. uint64_t chip_rev:8;
  463. } s;
  464. struct cvmx_npei_ctl_status_s cn52xx;
  465. struct cvmx_npei_ctl_status_cn52xxp1 {
  466. uint64_t reserved_44_63:20;
  467. uint64_t p1_ntags:6;
  468. uint64_t p0_ntags:6;
  469. uint64_t cfg_rtry:16;
  470. uint64_t reserved_15_15:1;
  471. uint64_t lnk_rst:1;
  472. uint64_t arb:1;
  473. uint64_t reserved_9_12:4;
  474. uint64_t host_mode:1;
  475. uint64_t chip_rev:8;
  476. } cn52xxp1;
  477. struct cvmx_npei_ctl_status_s cn56xx;
  478. struct cvmx_npei_ctl_status_cn56xxp1 {
  479. uint64_t reserved_15_63:49;
  480. uint64_t lnk_rst:1;
  481. uint64_t arb:1;
  482. uint64_t pkt_bp:4;
  483. uint64_t host_mode:1;
  484. uint64_t chip_rev:8;
  485. } cn56xxp1;
  486. };
  487. union cvmx_npei_ctl_status2 {
  488. uint64_t u64;
  489. struct cvmx_npei_ctl_status2_s {
  490. uint64_t reserved_16_63:48;
  491. uint64_t mps:1;
  492. uint64_t mrrs:3;
  493. uint64_t c1_w_flt:1;
  494. uint64_t c0_w_flt:1;
  495. uint64_t c1_b1_s:3;
  496. uint64_t c0_b1_s:3;
  497. uint64_t c1_wi_d:1;
  498. uint64_t c1_b0_d:1;
  499. uint64_t c0_wi_d:1;
  500. uint64_t c0_b0_d:1;
  501. } s;
  502. struct cvmx_npei_ctl_status2_s cn52xx;
  503. struct cvmx_npei_ctl_status2_s cn52xxp1;
  504. struct cvmx_npei_ctl_status2_s cn56xx;
  505. struct cvmx_npei_ctl_status2_s cn56xxp1;
  506. };
  507. union cvmx_npei_data_out_cnt {
  508. uint64_t u64;
  509. struct cvmx_npei_data_out_cnt_s {
  510. uint64_t reserved_44_63:20;
  511. uint64_t p1_ucnt:16;
  512. uint64_t p1_fcnt:6;
  513. uint64_t p0_ucnt:16;
  514. uint64_t p0_fcnt:6;
  515. } s;
  516. struct cvmx_npei_data_out_cnt_s cn52xx;
  517. struct cvmx_npei_data_out_cnt_s cn52xxp1;
  518. struct cvmx_npei_data_out_cnt_s cn56xx;
  519. struct cvmx_npei_data_out_cnt_s cn56xxp1;
  520. };
  521. union cvmx_npei_dbg_data {
  522. uint64_t u64;
  523. struct cvmx_npei_dbg_data_s {
  524. uint64_t reserved_28_63:36;
  525. uint64_t qlm0_rev_lanes:1;
  526. uint64_t reserved_25_26:2;
  527. uint64_t qlm1_spd:2;
  528. uint64_t c_mul:5;
  529. uint64_t dsel_ext:1;
  530. uint64_t data:17;
  531. } s;
  532. struct cvmx_npei_dbg_data_cn52xx {
  533. uint64_t reserved_29_63:35;
  534. uint64_t qlm0_link_width:1;
  535. uint64_t qlm0_rev_lanes:1;
  536. uint64_t qlm1_mode:2;
  537. uint64_t qlm1_spd:2;
  538. uint64_t c_mul:5;
  539. uint64_t dsel_ext:1;
  540. uint64_t data:17;
  541. } cn52xx;
  542. struct cvmx_npei_dbg_data_cn52xx cn52xxp1;
  543. struct cvmx_npei_dbg_data_cn56xx {
  544. uint64_t reserved_29_63:35;
  545. uint64_t qlm2_rev_lanes:1;
  546. uint64_t qlm0_rev_lanes:1;
  547. uint64_t qlm3_spd:2;
  548. uint64_t qlm1_spd:2;
  549. uint64_t c_mul:5;
  550. uint64_t dsel_ext:1;
  551. uint64_t data:17;
  552. } cn56xx;
  553. struct cvmx_npei_dbg_data_cn56xx cn56xxp1;
  554. };
  555. union cvmx_npei_dbg_select {
  556. uint64_t u64;
  557. struct cvmx_npei_dbg_select_s {
  558. uint64_t reserved_16_63:48;
  559. uint64_t dbg_sel:16;
  560. } s;
  561. struct cvmx_npei_dbg_select_s cn52xx;
  562. struct cvmx_npei_dbg_select_s cn52xxp1;
  563. struct cvmx_npei_dbg_select_s cn56xx;
  564. struct cvmx_npei_dbg_select_s cn56xxp1;
  565. };
  566. union cvmx_npei_dmax_counts {
  567. uint64_t u64;
  568. struct cvmx_npei_dmax_counts_s {
  569. uint64_t reserved_39_63:25;
  570. uint64_t fcnt:7;
  571. uint64_t dbell:32;
  572. } s;
  573. struct cvmx_npei_dmax_counts_s cn52xx;
  574. struct cvmx_npei_dmax_counts_s cn52xxp1;
  575. struct cvmx_npei_dmax_counts_s cn56xx;
  576. struct cvmx_npei_dmax_counts_s cn56xxp1;
  577. };
  578. union cvmx_npei_dmax_dbell {
  579. uint32_t u32;
  580. struct cvmx_npei_dmax_dbell_s {
  581. uint32_t reserved_16_31:16;
  582. uint32_t dbell:16;
  583. } s;
  584. struct cvmx_npei_dmax_dbell_s cn52xx;
  585. struct cvmx_npei_dmax_dbell_s cn52xxp1;
  586. struct cvmx_npei_dmax_dbell_s cn56xx;
  587. struct cvmx_npei_dmax_dbell_s cn56xxp1;
  588. };
  589. union cvmx_npei_dmax_ibuff_saddr {
  590. uint64_t u64;
  591. struct cvmx_npei_dmax_ibuff_saddr_s {
  592. uint64_t reserved_37_63:27;
  593. uint64_t idle:1;
  594. uint64_t saddr:29;
  595. uint64_t reserved_0_6:7;
  596. } s;
  597. struct cvmx_npei_dmax_ibuff_saddr_s cn52xx;
  598. struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 {
  599. uint64_t reserved_36_63:28;
  600. uint64_t saddr:29;
  601. uint64_t reserved_0_6:7;
  602. } cn52xxp1;
  603. struct cvmx_npei_dmax_ibuff_saddr_s cn56xx;
  604. struct cvmx_npei_dmax_ibuff_saddr_cn52xxp1 cn56xxp1;
  605. };
  606. union cvmx_npei_dmax_naddr {
  607. uint64_t u64;
  608. struct cvmx_npei_dmax_naddr_s {
  609. uint64_t reserved_36_63:28;
  610. uint64_t addr:36;
  611. } s;
  612. struct cvmx_npei_dmax_naddr_s cn52xx;
  613. struct cvmx_npei_dmax_naddr_s cn52xxp1;
  614. struct cvmx_npei_dmax_naddr_s cn56xx;
  615. struct cvmx_npei_dmax_naddr_s cn56xxp1;
  616. };
  617. union cvmx_npei_dma0_int_level {
  618. uint64_t u64;
  619. struct cvmx_npei_dma0_int_level_s {
  620. uint64_t time:32;
  621. uint64_t cnt:32;
  622. } s;
  623. struct cvmx_npei_dma0_int_level_s cn52xx;
  624. struct cvmx_npei_dma0_int_level_s cn52xxp1;
  625. struct cvmx_npei_dma0_int_level_s cn56xx;
  626. struct cvmx_npei_dma0_int_level_s cn56xxp1;
  627. };
  628. union cvmx_npei_dma1_int_level {
  629. uint64_t u64;
  630. struct cvmx_npei_dma1_int_level_s {
  631. uint64_t time:32;
  632. uint64_t cnt:32;
  633. } s;
  634. struct cvmx_npei_dma1_int_level_s cn52xx;
  635. struct cvmx_npei_dma1_int_level_s cn52xxp1;
  636. struct cvmx_npei_dma1_int_level_s cn56xx;
  637. struct cvmx_npei_dma1_int_level_s cn56xxp1;
  638. };
  639. union cvmx_npei_dma_cnts {
  640. uint64_t u64;
  641. struct cvmx_npei_dma_cnts_s {
  642. uint64_t dma1:32;
  643. uint64_t dma0:32;
  644. } s;
  645. struct cvmx_npei_dma_cnts_s cn52xx;
  646. struct cvmx_npei_dma_cnts_s cn52xxp1;
  647. struct cvmx_npei_dma_cnts_s cn56xx;
  648. struct cvmx_npei_dma_cnts_s cn56xxp1;
  649. };
  650. union cvmx_npei_dma_control {
  651. uint64_t u64;
  652. struct cvmx_npei_dma_control_s {
  653. uint64_t reserved_40_63:24;
  654. uint64_t p_32b_m:1;
  655. uint64_t dma4_enb:1;
  656. uint64_t dma3_enb:1;
  657. uint64_t dma2_enb:1;
  658. uint64_t dma1_enb:1;
  659. uint64_t dma0_enb:1;
  660. uint64_t b0_lend:1;
  661. uint64_t dwb_denb:1;
  662. uint64_t dwb_ichk:9;
  663. uint64_t fpa_que:3;
  664. uint64_t o_add1:1;
  665. uint64_t o_ro:1;
  666. uint64_t o_ns:1;
  667. uint64_t o_es:2;
  668. uint64_t o_mode:1;
  669. uint64_t csize:14;
  670. } s;
  671. struct cvmx_npei_dma_control_s cn52xx;
  672. struct cvmx_npei_dma_control_cn52xxp1 {
  673. uint64_t reserved_38_63:26;
  674. uint64_t dma3_enb:1;
  675. uint64_t dma2_enb:1;
  676. uint64_t dma1_enb:1;
  677. uint64_t dma0_enb:1;
  678. uint64_t b0_lend:1;
  679. uint64_t dwb_denb:1;
  680. uint64_t dwb_ichk:9;
  681. uint64_t fpa_que:3;
  682. uint64_t o_add1:1;
  683. uint64_t o_ro:1;
  684. uint64_t o_ns:1;
  685. uint64_t o_es:2;
  686. uint64_t o_mode:1;
  687. uint64_t csize:14;
  688. } cn52xxp1;
  689. struct cvmx_npei_dma_control_s cn56xx;
  690. struct cvmx_npei_dma_control_cn56xxp1 {
  691. uint64_t reserved_39_63:25;
  692. uint64_t dma4_enb:1;
  693. uint64_t dma3_enb:1;
  694. uint64_t dma2_enb:1;
  695. uint64_t dma1_enb:1;
  696. uint64_t dma0_enb:1;
  697. uint64_t b0_lend:1;
  698. uint64_t dwb_denb:1;
  699. uint64_t dwb_ichk:9;
  700. uint64_t fpa_que:3;
  701. uint64_t o_add1:1;
  702. uint64_t o_ro:1;
  703. uint64_t o_ns:1;
  704. uint64_t o_es:2;
  705. uint64_t o_mode:1;
  706. uint64_t csize:14;
  707. } cn56xxp1;
  708. };
  709. union cvmx_npei_dma_pcie_req_num {
  710. uint64_t u64;
  711. struct cvmx_npei_dma_pcie_req_num_s {
  712. uint64_t dma_arb:1;
  713. uint64_t reserved_53_62:10;
  714. uint64_t pkt_cnt:5;
  715. uint64_t reserved_45_47:3;
  716. uint64_t dma4_cnt:5;
  717. uint64_t reserved_37_39:3;
  718. uint64_t dma3_cnt:5;
  719. uint64_t reserved_29_31:3;
  720. uint64_t dma2_cnt:5;
  721. uint64_t reserved_21_23:3;
  722. uint64_t dma1_cnt:5;
  723. uint64_t reserved_13_15:3;
  724. uint64_t dma0_cnt:5;
  725. uint64_t reserved_5_7:3;
  726. uint64_t dma_cnt:5;
  727. } s;
  728. struct cvmx_npei_dma_pcie_req_num_s cn52xx;
  729. struct cvmx_npei_dma_pcie_req_num_s cn56xx;
  730. };
  731. union cvmx_npei_dma_state1 {
  732. uint64_t u64;
  733. struct cvmx_npei_dma_state1_s {
  734. uint64_t reserved_40_63:24;
  735. uint64_t d4_dwe:8;
  736. uint64_t d3_dwe:8;
  737. uint64_t d2_dwe:8;
  738. uint64_t d1_dwe:8;
  739. uint64_t d0_dwe:8;
  740. } s;
  741. struct cvmx_npei_dma_state1_s cn52xx;
  742. };
  743. union cvmx_npei_dma_state1_p1 {
  744. uint64_t u64;
  745. struct cvmx_npei_dma_state1_p1_s {
  746. uint64_t reserved_60_63:4;
  747. uint64_t d0_difst:7;
  748. uint64_t d1_difst:7;
  749. uint64_t d2_difst:7;
  750. uint64_t d3_difst:7;
  751. uint64_t d4_difst:7;
  752. uint64_t d0_reqst:5;
  753. uint64_t d1_reqst:5;
  754. uint64_t d2_reqst:5;
  755. uint64_t d3_reqst:5;
  756. uint64_t d4_reqst:5;
  757. } s;
  758. struct cvmx_npei_dma_state1_p1_cn52xxp1 {
  759. uint64_t reserved_60_63:4;
  760. uint64_t d0_difst:7;
  761. uint64_t d1_difst:7;
  762. uint64_t d2_difst:7;
  763. uint64_t d3_difst:7;
  764. uint64_t reserved_25_31:7;
  765. uint64_t d0_reqst:5;
  766. uint64_t d1_reqst:5;
  767. uint64_t d2_reqst:5;
  768. uint64_t d3_reqst:5;
  769. uint64_t reserved_0_4:5;
  770. } cn52xxp1;
  771. struct cvmx_npei_dma_state1_p1_s cn56xxp1;
  772. };
  773. union cvmx_npei_dma_state2 {
  774. uint64_t u64;
  775. struct cvmx_npei_dma_state2_s {
  776. uint64_t reserved_28_63:36;
  777. uint64_t ndwe:4;
  778. uint64_t reserved_21_23:3;
  779. uint64_t ndre:5;
  780. uint64_t reserved_10_15:6;
  781. uint64_t prd:10;
  782. } s;
  783. struct cvmx_npei_dma_state2_s cn52xx;
  784. };
  785. union cvmx_npei_dma_state2_p1 {
  786. uint64_t u64;
  787. struct cvmx_npei_dma_state2_p1_s {
  788. uint64_t reserved_45_63:19;
  789. uint64_t d0_dffst:9;
  790. uint64_t d1_dffst:9;
  791. uint64_t d2_dffst:9;
  792. uint64_t d3_dffst:9;
  793. uint64_t d4_dffst:9;
  794. } s;
  795. struct cvmx_npei_dma_state2_p1_cn52xxp1 {
  796. uint64_t reserved_45_63:19;
  797. uint64_t d0_dffst:9;
  798. uint64_t d1_dffst:9;
  799. uint64_t d2_dffst:9;
  800. uint64_t d3_dffst:9;
  801. uint64_t reserved_0_8:9;
  802. } cn52xxp1;
  803. struct cvmx_npei_dma_state2_p1_s cn56xxp1;
  804. };
  805. union cvmx_npei_dma_state3_p1 {
  806. uint64_t u64;
  807. struct cvmx_npei_dma_state3_p1_s {
  808. uint64_t reserved_60_63:4;
  809. uint64_t d0_drest:15;
  810. uint64_t d1_drest:15;
  811. uint64_t d2_drest:15;
  812. uint64_t d3_drest:15;
  813. } s;
  814. struct cvmx_npei_dma_state3_p1_s cn52xxp1;
  815. struct cvmx_npei_dma_state3_p1_s cn56xxp1;
  816. };
  817. union cvmx_npei_dma_state4_p1 {
  818. uint64_t u64;
  819. struct cvmx_npei_dma_state4_p1_s {
  820. uint64_t reserved_52_63:12;
  821. uint64_t d0_dwest:13;
  822. uint64_t d1_dwest:13;
  823. uint64_t d2_dwest:13;
  824. uint64_t d3_dwest:13;
  825. } s;
  826. struct cvmx_npei_dma_state4_p1_s cn52xxp1;
  827. struct cvmx_npei_dma_state4_p1_s cn56xxp1;
  828. };
  829. union cvmx_npei_dma_state5_p1 {
  830. uint64_t u64;
  831. struct cvmx_npei_dma_state5_p1_s {
  832. uint64_t reserved_28_63:36;
  833. uint64_t d4_drest:15;
  834. uint64_t d4_dwest:13;
  835. } s;
  836. struct cvmx_npei_dma_state5_p1_s cn56xxp1;
  837. };
  838. union cvmx_npei_int_a_enb {
  839. uint64_t u64;
  840. struct cvmx_npei_int_a_enb_s {
  841. uint64_t reserved_10_63:54;
  842. uint64_t pout_err:1;
  843. uint64_t pin_bp:1;
  844. uint64_t p1_rdlk:1;
  845. uint64_t p0_rdlk:1;
  846. uint64_t pgl_err:1;
  847. uint64_t pdi_err:1;
  848. uint64_t pop_err:1;
  849. uint64_t pins_err:1;
  850. uint64_t dma1_cpl:1;
  851. uint64_t dma0_cpl:1;
  852. } s;
  853. struct cvmx_npei_int_a_enb_s cn52xx;
  854. struct cvmx_npei_int_a_enb_cn52xxp1 {
  855. uint64_t reserved_2_63:62;
  856. uint64_t dma1_cpl:1;
  857. uint64_t dma0_cpl:1;
  858. } cn52xxp1;
  859. struct cvmx_npei_int_a_enb_s cn56xx;
  860. };
  861. union cvmx_npei_int_a_enb2 {
  862. uint64_t u64;
  863. struct cvmx_npei_int_a_enb2_s {
  864. uint64_t reserved_10_63:54;
  865. uint64_t pout_err:1;
  866. uint64_t pin_bp:1;
  867. uint64_t p1_rdlk:1;
  868. uint64_t p0_rdlk:1;
  869. uint64_t pgl_err:1;
  870. uint64_t pdi_err:1;
  871. uint64_t pop_err:1;
  872. uint64_t pins_err:1;
  873. uint64_t dma1_cpl:1;
  874. uint64_t dma0_cpl:1;
  875. } s;
  876. struct cvmx_npei_int_a_enb2_s cn52xx;
  877. struct cvmx_npei_int_a_enb2_cn52xxp1 {
  878. uint64_t reserved_2_63:62;
  879. uint64_t dma1_cpl:1;
  880. uint64_t dma0_cpl:1;
  881. } cn52xxp1;
  882. struct cvmx_npei_int_a_enb2_s cn56xx;
  883. };
  884. union cvmx_npei_int_a_sum {
  885. uint64_t u64;
  886. struct cvmx_npei_int_a_sum_s {
  887. uint64_t reserved_10_63:54;
  888. uint64_t pout_err:1;
  889. uint64_t pin_bp:1;
  890. uint64_t p1_rdlk:1;
  891. uint64_t p0_rdlk:1;
  892. uint64_t pgl_err:1;
  893. uint64_t pdi_err:1;
  894. uint64_t pop_err:1;
  895. uint64_t pins_err:1;
  896. uint64_t dma1_cpl:1;
  897. uint64_t dma0_cpl:1;
  898. } s;
  899. struct cvmx_npei_int_a_sum_s cn52xx;
  900. struct cvmx_npei_int_a_sum_cn52xxp1 {
  901. uint64_t reserved_2_63:62;
  902. uint64_t dma1_cpl:1;
  903. uint64_t dma0_cpl:1;
  904. } cn52xxp1;
  905. struct cvmx_npei_int_a_sum_s cn56xx;
  906. };
  907. union cvmx_npei_int_enb {
  908. uint64_t u64;
  909. struct cvmx_npei_int_enb_s {
  910. uint64_t mio_inta:1;
  911. uint64_t reserved_62_62:1;
  912. uint64_t int_a:1;
  913. uint64_t c1_ldwn:1;
  914. uint64_t c0_ldwn:1;
  915. uint64_t c1_exc:1;
  916. uint64_t c0_exc:1;
  917. uint64_t c1_up_wf:1;
  918. uint64_t c0_up_wf:1;
  919. uint64_t c1_un_wf:1;
  920. uint64_t c0_un_wf:1;
  921. uint64_t c1_un_bx:1;
  922. uint64_t c1_un_wi:1;
  923. uint64_t c1_un_b2:1;
  924. uint64_t c1_un_b1:1;
  925. uint64_t c1_un_b0:1;
  926. uint64_t c1_up_bx:1;
  927. uint64_t c1_up_wi:1;
  928. uint64_t c1_up_b2:1;
  929. uint64_t c1_up_b1:1;
  930. uint64_t c1_up_b0:1;
  931. uint64_t c0_un_bx:1;
  932. uint64_t c0_un_wi:1;
  933. uint64_t c0_un_b2:1;
  934. uint64_t c0_un_b1:1;
  935. uint64_t c0_un_b0:1;
  936. uint64_t c0_up_bx:1;
  937. uint64_t c0_up_wi:1;
  938. uint64_t c0_up_b2:1;
  939. uint64_t c0_up_b1:1;
  940. uint64_t c0_up_b0:1;
  941. uint64_t c1_hpint:1;
  942. uint64_t c1_pmei:1;
  943. uint64_t c1_wake:1;
  944. uint64_t crs1_dr:1;
  945. uint64_t c1_se:1;
  946. uint64_t crs1_er:1;
  947. uint64_t c1_aeri:1;
  948. uint64_t c0_hpint:1;
  949. uint64_t c0_pmei:1;
  950. uint64_t c0_wake:1;
  951. uint64_t crs0_dr:1;
  952. uint64_t c0_se:1;
  953. uint64_t crs0_er:1;
  954. uint64_t c0_aeri:1;
  955. uint64_t ptime:1;
  956. uint64_t pcnt:1;
  957. uint64_t pidbof:1;
  958. uint64_t psldbof:1;
  959. uint64_t dtime1:1;
  960. uint64_t dtime0:1;
  961. uint64_t dcnt1:1;
  962. uint64_t dcnt0:1;
  963. uint64_t dma1fi:1;
  964. uint64_t dma0fi:1;
  965. uint64_t dma4dbo:1;
  966. uint64_t dma3dbo:1;
  967. uint64_t dma2dbo:1;
  968. uint64_t dma1dbo:1;
  969. uint64_t dma0dbo:1;
  970. uint64_t iob2big:1;
  971. uint64_t bar0_to:1;
  972. uint64_t rml_wto:1;
  973. uint64_t rml_rto:1;
  974. } s;
  975. struct cvmx_npei_int_enb_s cn52xx;
  976. struct cvmx_npei_int_enb_cn52xxp1 {
  977. uint64_t mio_inta:1;
  978. uint64_t reserved_62_62:1;
  979. uint64_t int_a:1;
  980. uint64_t c1_ldwn:1;
  981. uint64_t c0_ldwn:1;
  982. uint64_t c1_exc:1;
  983. uint64_t c0_exc:1;
  984. uint64_t c1_up_wf:1;
  985. uint64_t c0_up_wf:1;
  986. uint64_t c1_un_wf:1;
  987. uint64_t c0_un_wf:1;
  988. uint64_t c1_un_bx:1;
  989. uint64_t c1_un_wi:1;
  990. uint64_t c1_un_b2:1;
  991. uint64_t c1_un_b1:1;
  992. uint64_t c1_un_b0:1;
  993. uint64_t c1_up_bx:1;
  994. uint64_t c1_up_wi:1;
  995. uint64_t c1_up_b2:1;
  996. uint64_t c1_up_b1:1;
  997. uint64_t c1_up_b0:1;
  998. uint64_t c0_un_bx:1;
  999. uint64_t c0_un_wi:1;
  1000. uint64_t c0_un_b2:1;
  1001. uint64_t c0_un_b1:1;
  1002. uint64_t c0_un_b0:1;
  1003. uint64_t c0_up_bx:1;
  1004. uint64_t c0_up_wi:1;
  1005. uint64_t c0_up_b2:1;
  1006. uint64_t c0_up_b1:1;
  1007. uint64_t c0_up_b0:1;
  1008. uint64_t c1_hpint:1;
  1009. uint64_t c1_pmei:1;
  1010. uint64_t c1_wake:1;
  1011. uint64_t crs1_dr:1;
  1012. uint64_t c1_se:1;
  1013. uint64_t crs1_er:1;
  1014. uint64_t c1_aeri:1;
  1015. uint64_t c0_hpint:1;
  1016. uint64_t c0_pmei:1;
  1017. uint64_t c0_wake:1;
  1018. uint64_t crs0_dr:1;
  1019. uint64_t c0_se:1;
  1020. uint64_t crs0_er:1;
  1021. uint64_t c0_aeri:1;
  1022. uint64_t ptime:1;
  1023. uint64_t pcnt:1;
  1024. uint64_t pidbof:1;
  1025. uint64_t psldbof:1;
  1026. uint64_t dtime1:1;
  1027. uint64_t dtime0:1;
  1028. uint64_t dcnt1:1;
  1029. uint64_t dcnt0:1;
  1030. uint64_t dma1fi:1;
  1031. uint64_t dma0fi:1;
  1032. uint64_t reserved_8_8:1;
  1033. uint64_t dma3dbo:1;
  1034. uint64_t dma2dbo:1;
  1035. uint64_t dma1dbo:1;
  1036. uint64_t dma0dbo:1;
  1037. uint64_t iob2big:1;
  1038. uint64_t bar0_to:1;
  1039. uint64_t rml_wto:1;
  1040. uint64_t rml_rto:1;
  1041. } cn52xxp1;
  1042. struct cvmx_npei_int_enb_s cn56xx;
  1043. struct cvmx_npei_int_enb_cn56xxp1 {
  1044. uint64_t mio_inta:1;
  1045. uint64_t reserved_61_62:2;
  1046. uint64_t c1_ldwn:1;
  1047. uint64_t c0_ldwn:1;
  1048. uint64_t c1_exc:1;
  1049. uint64_t c0_exc:1;
  1050. uint64_t c1_up_wf:1;
  1051. uint64_t c0_up_wf:1;
  1052. uint64_t c1_un_wf:1;
  1053. uint64_t c0_un_wf:1;
  1054. uint64_t c1_un_bx:1;
  1055. uint64_t c1_un_wi:1;
  1056. uint64_t c1_un_b2:1;
  1057. uint64_t c1_un_b1:1;
  1058. uint64_t c1_un_b0:1;
  1059. uint64_t c1_up_bx:1;
  1060. uint64_t c1_up_wi:1;
  1061. uint64_t c1_up_b2:1;
  1062. uint64_t c1_up_b1:1;
  1063. uint64_t c1_up_b0:1;
  1064. uint64_t c0_un_bx:1;
  1065. uint64_t c0_un_wi:1;
  1066. uint64_t c0_un_b2:1;
  1067. uint64_t c0_un_b1:1;
  1068. uint64_t c0_un_b0:1;
  1069. uint64_t c0_up_bx:1;
  1070. uint64_t c0_up_wi:1;
  1071. uint64_t c0_up_b2:1;
  1072. uint64_t c0_up_b1:1;
  1073. uint64_t c0_up_b0:1;
  1074. uint64_t c1_hpint:1;
  1075. uint64_t c1_pmei:1;
  1076. uint64_t c1_wake:1;
  1077. uint64_t reserved_29_29:1;
  1078. uint64_t c1_se:1;
  1079. uint64_t reserved_27_27:1;
  1080. uint64_t c1_aeri:1;
  1081. uint64_t c0_hpint:1;
  1082. uint64_t c0_pmei:1;
  1083. uint64_t c0_wake:1;
  1084. uint64_t reserved_22_22:1;
  1085. uint64_t c0_se:1;
  1086. uint64_t reserved_20_20:1;
  1087. uint64_t c0_aeri:1;
  1088. uint64_t ptime:1;
  1089. uint64_t pcnt:1;
  1090. uint64_t pidbof:1;
  1091. uint64_t psldbof:1;
  1092. uint64_t dtime1:1;
  1093. uint64_t dtime0:1;
  1094. uint64_t dcnt1:1;
  1095. uint64_t dcnt0:1;
  1096. uint64_t dma1fi:1;
  1097. uint64_t dma0fi:1;
  1098. uint64_t dma4dbo:1;
  1099. uint64_t dma3dbo:1;
  1100. uint64_t dma2dbo:1;
  1101. uint64_t dma1dbo:1;
  1102. uint64_t dma0dbo:1;
  1103. uint64_t iob2big:1;
  1104. uint64_t bar0_to:1;
  1105. uint64_t rml_wto:1;
  1106. uint64_t rml_rto:1;
  1107. } cn56xxp1;
  1108. };
  1109. union cvmx_npei_int_enb2 {
  1110. uint64_t u64;
  1111. struct cvmx_npei_int_enb2_s {
  1112. uint64_t reserved_62_63:2;
  1113. uint64_t int_a:1;
  1114. uint64_t c1_ldwn:1;
  1115. uint64_t c0_ldwn:1;
  1116. uint64_t c1_exc:1;
  1117. uint64_t c0_exc:1;
  1118. uint64_t c1_up_wf:1;
  1119. uint64_t c0_up_wf:1;
  1120. uint64_t c1_un_wf:1;
  1121. uint64_t c0_un_wf:1;
  1122. uint64_t c1_un_bx:1;
  1123. uint64_t c1_un_wi:1;
  1124. uint64_t c1_un_b2:1;
  1125. uint64_t c1_un_b1:1;
  1126. uint64_t c1_un_b0:1;
  1127. uint64_t c1_up_bx:1;
  1128. uint64_t c1_up_wi:1;
  1129. uint64_t c1_up_b2:1;
  1130. uint64_t c1_up_b1:1;
  1131. uint64_t c1_up_b0:1;
  1132. uint64_t c0_un_bx:1;
  1133. uint64_t c0_un_wi:1;
  1134. uint64_t c0_un_b2:1;
  1135. uint64_t c0_un_b1:1;
  1136. uint64_t c0_un_b0:1;
  1137. uint64_t c0_up_bx:1;
  1138. uint64_t c0_up_wi:1;
  1139. uint64_t c0_up_b2:1;
  1140. uint64_t c0_up_b1:1;
  1141. uint64_t c0_up_b0:1;
  1142. uint64_t c1_hpint:1;
  1143. uint64_t c1_pmei:1;
  1144. uint64_t c1_wake:1;
  1145. uint64_t crs1_dr:1;
  1146. uint64_t c1_se:1;
  1147. uint64_t crs1_er:1;
  1148. uint64_t c1_aeri:1;
  1149. uint64_t c0_hpint:1;
  1150. uint64_t c0_pmei:1;
  1151. uint64_t c0_wake:1;
  1152. uint64_t crs0_dr:1;
  1153. uint64_t c0_se:1;
  1154. uint64_t crs0_er:1;
  1155. uint64_t c0_aeri:1;
  1156. uint64_t ptime:1;
  1157. uint64_t pcnt:1;
  1158. uint64_t pidbof:1;
  1159. uint64_t psldbof:1;
  1160. uint64_t dtime1:1;
  1161. uint64_t dtime0:1;
  1162. uint64_t dcnt1:1;
  1163. uint64_t dcnt0:1;
  1164. uint64_t dma1fi:1;
  1165. uint64_t dma0fi:1;
  1166. uint64_t dma4dbo:1;
  1167. uint64_t dma3dbo:1;
  1168. uint64_t dma2dbo:1;
  1169. uint64_t dma1dbo:1;
  1170. uint64_t dma0dbo:1;
  1171. uint64_t iob2big:1;
  1172. uint64_t bar0_to:1;
  1173. uint64_t rml_wto:1;
  1174. uint64_t rml_rto:1;
  1175. } s;
  1176. struct cvmx_npei_int_enb2_s cn52xx;
  1177. struct cvmx_npei_int_enb2_cn52xxp1 {
  1178. uint64_t reserved_62_63:2;
  1179. uint64_t int_a:1;
  1180. uint64_t c1_ldwn:1;
  1181. uint64_t c0_ldwn:1;
  1182. uint64_t c1_exc:1;
  1183. uint64_t c0_exc:1;
  1184. uint64_t c1_up_wf:1;
  1185. uint64_t c0_up_wf:1;
  1186. uint64_t c1_un_wf:1;
  1187. uint64_t c0_un_wf:1;
  1188. uint64_t c1_un_bx:1;
  1189. uint64_t c1_un_wi:1;
  1190. uint64_t c1_un_b2:1;
  1191. uint64_t c1_un_b1:1;
  1192. uint64_t c1_un_b0:1;
  1193. uint64_t c1_up_bx:1;
  1194. uint64_t c1_up_wi:1;
  1195. uint64_t c1_up_b2:1;
  1196. uint64_t c1_up_b1:1;
  1197. uint64_t c1_up_b0:1;
  1198. uint64_t c0_un_bx:1;
  1199. uint64_t c0_un_wi:1;
  1200. uint64_t c0_un_b2:1;
  1201. uint64_t c0_un_b1:1;
  1202. uint64_t c0_un_b0:1;
  1203. uint64_t c0_up_bx:1;
  1204. uint64_t c0_up_wi:1;
  1205. uint64_t c0_up_b2:1;
  1206. uint64_t c0_up_b1:1;
  1207. uint64_t c0_up_b0:1;
  1208. uint64_t c1_hpint:1;
  1209. uint64_t c1_pmei:1;
  1210. uint64_t c1_wake:1;
  1211. uint64_t crs1_dr:1;
  1212. uint64_t c1_se:1;
  1213. uint64_t crs1_er:1;
  1214. uint64_t c1_aeri:1;
  1215. uint64_t c0_hpint:1;
  1216. uint64_t c0_pmei:1;
  1217. uint64_t c0_wake:1;
  1218. uint64_t crs0_dr:1;
  1219. uint64_t c0_se:1;
  1220. uint64_t crs0_er:1;
  1221. uint64_t c0_aeri:1;
  1222. uint64_t ptime:1;
  1223. uint64_t pcnt:1;
  1224. uint64_t pidbof:1;
  1225. uint64_t psldbof:1;
  1226. uint64_t dtime1:1;
  1227. uint64_t dtime0:1;
  1228. uint64_t dcnt1:1;
  1229. uint64_t dcnt0:1;
  1230. uint64_t dma1fi:1;
  1231. uint64_t dma0fi:1;
  1232. uint64_t reserved_8_8:1;
  1233. uint64_t dma3dbo:1;
  1234. uint64_t dma2dbo:1;
  1235. uint64_t dma1dbo:1;
  1236. uint64_t dma0dbo:1;
  1237. uint64_t iob2big:1;
  1238. uint64_t bar0_to:1;
  1239. uint64_t rml_wto:1;
  1240. uint64_t rml_rto:1;
  1241. } cn52xxp1;
  1242. struct cvmx_npei_int_enb2_s cn56xx;
  1243. struct cvmx_npei_int_enb2_cn56xxp1 {
  1244. uint64_t reserved_61_63:3;
  1245. uint64_t c1_ldwn:1;
  1246. uint64_t c0_ldwn:1;
  1247. uint64_t c1_exc:1;
  1248. uint64_t c0_exc:1;
  1249. uint64_t c1_up_wf:1;
  1250. uint64_t c0_up_wf:1;
  1251. uint64_t c1_un_wf:1;
  1252. uint64_t c0_un_wf:1;
  1253. uint64_t c1_un_bx:1;
  1254. uint64_t c1_un_wi:1;
  1255. uint64_t c1_un_b2:1;
  1256. uint64_t c1_un_b1:1;
  1257. uint64_t c1_un_b0:1;
  1258. uint64_t c1_up_bx:1;
  1259. uint64_t c1_up_wi:1;
  1260. uint64_t c1_up_b2:1;
  1261. uint64_t c1_up_b1:1;
  1262. uint64_t c1_up_b0:1;
  1263. uint64_t c0_un_bx:1;
  1264. uint64_t c0_un_wi:1;
  1265. uint64_t c0_un_b2:1;
  1266. uint64_t c0_un_b1:1;
  1267. uint64_t c0_un_b0:1;
  1268. uint64_t c0_up_bx:1;
  1269. uint64_t c0_up_wi:1;
  1270. uint64_t c0_up_b2:1;
  1271. uint64_t c0_up_b1:1;
  1272. uint64_t c0_up_b0:1;
  1273. uint64_t c1_hpint:1;
  1274. uint64_t c1_pmei:1;
  1275. uint64_t c1_wake:1;
  1276. uint64_t reserved_29_29:1;
  1277. uint64_t c1_se:1;
  1278. uint64_t reserved_27_27:1;
  1279. uint64_t c1_aeri:1;
  1280. uint64_t c0_hpint:1;
  1281. uint64_t c0_pmei:1;
  1282. uint64_t c0_wake:1;
  1283. uint64_t reserved_22_22:1;
  1284. uint64_t c0_se:1;
  1285. uint64_t reserved_20_20:1;
  1286. uint64_t c0_aeri:1;
  1287. uint64_t ptime:1;
  1288. uint64_t pcnt:1;
  1289. uint64_t pidbof:1;
  1290. uint64_t psldbof:1;
  1291. uint64_t dtime1:1;
  1292. uint64_t dtime0:1;
  1293. uint64_t dcnt1:1;
  1294. uint64_t dcnt0:1;
  1295. uint64_t dma1fi:1;
  1296. uint64_t dma0fi:1;
  1297. uint64_t dma4dbo:1;
  1298. uint64_t dma3dbo:1;
  1299. uint64_t dma2dbo:1;
  1300. uint64_t dma1dbo:1;
  1301. uint64_t dma0dbo:1;
  1302. uint64_t iob2big:1;
  1303. uint64_t bar0_to:1;
  1304. uint64_t rml_wto:1;
  1305. uint64_t rml_rto:1;
  1306. } cn56xxp1;
  1307. };
  1308. union cvmx_npei_int_info {
  1309. uint64_t u64;
  1310. struct cvmx_npei_int_info_s {
  1311. uint64_t reserved_12_63:52;
  1312. uint64_t pidbof:6;
  1313. uint64_t psldbof:6;
  1314. } s;
  1315. struct cvmx_npei_int_info_s cn52xx;
  1316. struct cvmx_npei_int_info_s cn56xx;
  1317. struct cvmx_npei_int_info_s cn56xxp1;
  1318. };
  1319. union cvmx_npei_int_sum {
  1320. uint64_t u64;
  1321. struct cvmx_npei_int_sum_s {
  1322. uint64_t mio_inta:1;
  1323. uint64_t reserved_62_62:1;
  1324. uint64_t int_a:1;
  1325. uint64_t c1_ldwn:1;
  1326. uint64_t c0_ldwn:1;
  1327. uint64_t c1_exc:1;
  1328. uint64_t c0_exc:1;
  1329. uint64_t c1_up_wf:1;
  1330. uint64_t c0_up_wf:1;
  1331. uint64_t c1_un_wf:1;
  1332. uint64_t c0_un_wf:1;
  1333. uint64_t c1_un_bx:1;
  1334. uint64_t c1_un_wi:1;
  1335. uint64_t c1_un_b2:1;
  1336. uint64_t c1_un_b1:1;
  1337. uint64_t c1_un_b0:1;
  1338. uint64_t c1_up_bx:1;
  1339. uint64_t c1_up_wi:1;
  1340. uint64_t c1_up_b2:1;
  1341. uint64_t c1_up_b1:1;
  1342. uint64_t c1_up_b0:1;
  1343. uint64_t c0_un_bx:1;
  1344. uint64_t c0_un_wi:1;
  1345. uint64_t c0_un_b2:1;
  1346. uint64_t c0_un_b1:1;
  1347. uint64_t c0_un_b0:1;
  1348. uint64_t c0_up_bx:1;
  1349. uint64_t c0_up_wi:1;
  1350. uint64_t c0_up_b2:1;
  1351. uint64_t c0_up_b1:1;
  1352. uint64_t c0_up_b0:1;
  1353. uint64_t c1_hpint:1;
  1354. uint64_t c1_pmei:1;
  1355. uint64_t c1_wake:1;
  1356. uint64_t crs1_dr:1;
  1357. uint64_t c1_se:1;
  1358. uint64_t crs1_er:1;
  1359. uint64_t c1_aeri:1;
  1360. uint64_t c0_hpint:1;
  1361. uint64_t c0_pmei:1;
  1362. uint64_t c0_wake:1;
  1363. uint64_t crs0_dr:1;
  1364. uint64_t c0_se:1;
  1365. uint64_t crs0_er:1;
  1366. uint64_t c0_aeri:1;
  1367. uint64_t ptime:1;
  1368. uint64_t pcnt:1;
  1369. uint64_t pidbof:1;
  1370. uint64_t psldbof:1;
  1371. uint64_t dtime1:1;
  1372. uint64_t dtime0:1;
  1373. uint64_t dcnt1:1;
  1374. uint64_t dcnt0:1;
  1375. uint64_t dma1fi:1;
  1376. uint64_t dma0fi:1;
  1377. uint64_t dma4dbo:1;
  1378. uint64_t dma3dbo:1;
  1379. uint64_t dma2dbo:1;
  1380. uint64_t dma1dbo:1;
  1381. uint64_t dma0dbo:1;
  1382. uint64_t iob2big:1;
  1383. uint64_t bar0_to:1;
  1384. uint64_t rml_wto:1;
  1385. uint64_t rml_rto:1;
  1386. } s;
  1387. struct cvmx_npei_int_sum_s cn52xx;
  1388. struct cvmx_npei_int_sum_cn52xxp1 {
  1389. uint64_t mio_inta:1;
  1390. uint64_t reserved_62_62:1;
  1391. uint64_t int_a:1;
  1392. uint64_t c1_ldwn:1;
  1393. uint64_t c0_ldwn:1;
  1394. uint64_t c1_exc:1;
  1395. uint64_t c0_exc:1;
  1396. uint64_t c1_up_wf:1;
  1397. uint64_t c0_up_wf:1;
  1398. uint64_t c1_un_wf:1;
  1399. uint64_t c0_un_wf:1;
  1400. uint64_t c1_un_bx:1;
  1401. uint64_t c1_un_wi:1;
  1402. uint64_t c1_un_b2:1;
  1403. uint64_t c1_un_b1:1;
  1404. uint64_t c1_un_b0:1;
  1405. uint64_t c1_up_bx:1;
  1406. uint64_t c1_up_wi:1;
  1407. uint64_t c1_up_b2:1;
  1408. uint64_t c1_up_b1:1;
  1409. uint64_t c1_up_b0:1;
  1410. uint64_t c0_un_bx:1;
  1411. uint64_t c0_un_wi:1;
  1412. uint64_t c0_un_b2:1;
  1413. uint64_t c0_un_b1:1;
  1414. uint64_t c0_un_b0:1;
  1415. uint64_t c0_up_bx:1;
  1416. uint64_t c0_up_wi:1;
  1417. uint64_t c0_up_b2:1;
  1418. uint64_t c0_up_b1:1;
  1419. uint64_t c0_up_b0:1;
  1420. uint64_t c1_hpint:1;
  1421. uint64_t c1_pmei:1;
  1422. uint64_t c1_wake:1;
  1423. uint64_t crs1_dr:1;
  1424. uint64_t c1_se:1;
  1425. uint64_t crs1_er:1;
  1426. uint64_t c1_aeri:1;
  1427. uint64_t c0_hpint:1;
  1428. uint64_t c0_pmei:1;
  1429. uint64_t c0_wake:1;
  1430. uint64_t crs0_dr:1;
  1431. uint64_t c0_se:1;
  1432. uint64_t crs0_er:1;
  1433. uint64_t c0_aeri:1;
  1434. uint64_t reserved_15_18:4;
  1435. uint64_t dtime1:1;
  1436. uint64_t dtime0:1;
  1437. uint64_t dcnt1:1;
  1438. uint64_t dcnt0:1;
  1439. uint64_t dma1fi:1;
  1440. uint64_t dma0fi:1;
  1441. uint64_t reserved_8_8:1;
  1442. uint64_t dma3dbo:1;
  1443. uint64_t dma2dbo:1;
  1444. uint64_t dma1dbo:1;
  1445. uint64_t dma0dbo:1;
  1446. uint64_t iob2big:1;
  1447. uint64_t bar0_to:1;
  1448. uint64_t rml_wto:1;
  1449. uint64_t rml_rto:1;
  1450. } cn52xxp1;
  1451. struct cvmx_npei_int_sum_s cn56xx;
  1452. struct cvmx_npei_int_sum_cn56xxp1 {
  1453. uint64_t mio_inta:1;
  1454. uint64_t reserved_61_62:2;
  1455. uint64_t c1_ldwn:1;
  1456. uint64_t c0_ldwn:1;
  1457. uint64_t c1_exc:1;
  1458. uint64_t c0_exc:1;
  1459. uint64_t c1_up_wf:1;
  1460. uint64_t c0_up_wf:1;
  1461. uint64_t c1_un_wf:1;
  1462. uint64_t c0_un_wf:1;
  1463. uint64_t c1_un_bx:1;
  1464. uint64_t c1_un_wi:1;
  1465. uint64_t c1_un_b2:1;
  1466. uint64_t c1_un_b1:1;
  1467. uint64_t c1_un_b0:1;
  1468. uint64_t c1_up_bx:1;
  1469. uint64_t c1_up_wi:1;
  1470. uint64_t c1_up_b2:1;
  1471. uint64_t c1_up_b1:1;
  1472. uint64_t c1_up_b0:1;
  1473. uint64_t c0_un_bx:1;
  1474. uint64_t c0_un_wi:1;
  1475. uint64_t c0_un_b2:1;
  1476. uint64_t c0_un_b1:1;
  1477. uint64_t c0_un_b0:1;
  1478. uint64_t c0_up_bx:1;
  1479. uint64_t c0_up_wi:1;
  1480. uint64_t c0_up_b2:1;
  1481. uint64_t c0_up_b1:1;
  1482. uint64_t c0_up_b0:1;
  1483. uint64_t c1_hpint:1;
  1484. uint64_t c1_pmei:1;
  1485. uint64_t c1_wake:1;
  1486. uint64_t reserved_29_29:1;
  1487. uint64_t c1_se:1;
  1488. uint64_t reserved_27_27:1;
  1489. uint64_t c1_aeri:1;
  1490. uint64_t c0_hpint:1;
  1491. uint64_t c0_pmei:1;
  1492. uint64_t c0_wake:1;
  1493. uint64_t reserved_22_22:1;
  1494. uint64_t c0_se:1;
  1495. uint64_t reserved_20_20:1;
  1496. uint64_t c0_aeri:1;
  1497. uint64_t reserved_15_18:4;
  1498. uint64_t dtime1:1;
  1499. uint64_t dtime0:1;
  1500. uint64_t dcnt1:1;
  1501. uint64_t dcnt0:1;
  1502. uint64_t dma1fi:1;
  1503. uint64_t dma0fi:1;
  1504. uint64_t dma4dbo:1;
  1505. uint64_t dma3dbo:1;
  1506. uint64_t dma2dbo:1;
  1507. uint64_t dma1dbo:1;
  1508. uint64_t dma0dbo:1;
  1509. uint64_t iob2big:1;
  1510. uint64_t bar0_to:1;
  1511. uint64_t rml_wto:1;
  1512. uint64_t rml_rto:1;
  1513. } cn56xxp1;
  1514. };
  1515. union cvmx_npei_int_sum2 {
  1516. uint64_t u64;
  1517. struct cvmx_npei_int_sum2_s {
  1518. uint64_t mio_inta:1;
  1519. uint64_t reserved_62_62:1;
  1520. uint64_t int_a:1;
  1521. uint64_t c1_ldwn:1;
  1522. uint64_t c0_ldwn:1;
  1523. uint64_t c1_exc:1;
  1524. uint64_t c0_exc:1;
  1525. uint64_t c1_up_wf:1;
  1526. uint64_t c0_up_wf:1;
  1527. uint64_t c1_un_wf:1;
  1528. uint64_t c0_un_wf:1;
  1529. uint64_t c1_un_bx:1;
  1530. uint64_t c1_un_wi:1;
  1531. uint64_t c1_un_b2:1;
  1532. uint64_t c1_un_b1:1;
  1533. uint64_t c1_un_b0:1;
  1534. uint64_t c1_up_bx:1;
  1535. uint64_t c1_up_wi:1;
  1536. uint64_t c1_up_b2:1;
  1537. uint64_t c1_up_b1:1;
  1538. uint64_t c1_up_b0:1;
  1539. uint64_t c0_un_bx:1;
  1540. uint64_t c0_un_wi:1;
  1541. uint64_t c0_un_b2:1;
  1542. uint64_t c0_un_b1:1;
  1543. uint64_t c0_un_b0:1;
  1544. uint64_t c0_up_bx:1;
  1545. uint64_t c0_up_wi:1;
  1546. uint64_t c0_up_b2:1;
  1547. uint64_t c0_up_b1:1;
  1548. uint64_t c0_up_b0:1;
  1549. uint64_t c1_hpint:1;
  1550. uint64_t c1_pmei:1;
  1551. uint64_t c1_wake:1;
  1552. uint64_t crs1_dr:1;
  1553. uint64_t c1_se:1;
  1554. uint64_t crs1_er:1;
  1555. uint64_t c1_aeri:1;
  1556. uint64_t c0_hpint:1;
  1557. uint64_t c0_pmei:1;
  1558. uint64_t c0_wake:1;
  1559. uint64_t crs0_dr:1;
  1560. uint64_t c0_se:1;
  1561. uint64_t crs0_er:1;
  1562. uint64_t c0_aeri:1;
  1563. uint64_t reserved_15_18:4;
  1564. uint64_t dtime1:1;
  1565. uint64_t dtime0:1;
  1566. uint64_t dcnt1:1;
  1567. uint64_t dcnt0:1;
  1568. uint64_t dma1fi:1;
  1569. uint64_t dma0fi:1;
  1570. uint64_t reserved_8_8:1;
  1571. uint64_t dma3dbo:1;
  1572. uint64_t dma2dbo:1;
  1573. uint64_t dma1dbo:1;
  1574. uint64_t dma0dbo:1;
  1575. uint64_t iob2big:1;
  1576. uint64_t bar0_to:1;
  1577. uint64_t rml_wto:1;
  1578. uint64_t rml_rto:1;
  1579. } s;
  1580. struct cvmx_npei_int_sum2_s cn52xx;
  1581. struct cvmx_npei_int_sum2_s cn52xxp1;
  1582. struct cvmx_npei_int_sum2_s cn56xx;
  1583. };
  1584. union cvmx_npei_last_win_rdata0 {
  1585. uint64_t u64;
  1586. struct cvmx_npei_last_win_rdata0_s {
  1587. uint64_t data:64;
  1588. } s;
  1589. struct cvmx_npei_last_win_rdata0_s cn52xx;
  1590. struct cvmx_npei_last_win_rdata0_s cn52xxp1;
  1591. struct cvmx_npei_last_win_rdata0_s cn56xx;
  1592. struct cvmx_npei_last_win_rdata0_s cn56xxp1;
  1593. };
  1594. union cvmx_npei_last_win_rdata1 {
  1595. uint64_t u64;
  1596. struct cvmx_npei_last_win_rdata1_s {
  1597. uint64_t data:64;
  1598. } s;
  1599. struct cvmx_npei_last_win_rdata1_s cn52xx;
  1600. struct cvmx_npei_last_win_rdata1_s cn52xxp1;
  1601. struct cvmx_npei_last_win_rdata1_s cn56xx;
  1602. struct cvmx_npei_last_win_rdata1_s cn56xxp1;
  1603. };
  1604. union cvmx_npei_mem_access_ctl {
  1605. uint64_t u64;
  1606. struct cvmx_npei_mem_access_ctl_s {
  1607. uint64_t reserved_14_63:50;
  1608. uint64_t max_word:4;
  1609. uint64_t timer:10;
  1610. } s;
  1611. struct cvmx_npei_mem_access_ctl_s cn52xx;
  1612. struct cvmx_npei_mem_access_ctl_s cn52xxp1;
  1613. struct cvmx_npei_mem_access_ctl_s cn56xx;
  1614. struct cvmx_npei_mem_access_ctl_s cn56xxp1;
  1615. };
  1616. union cvmx_npei_mem_access_subidx {
  1617. uint64_t u64;
  1618. struct cvmx_npei_mem_access_subidx_s {
  1619. uint64_t reserved_42_63:22;
  1620. uint64_t zero:1;
  1621. uint64_t port:2;
  1622. uint64_t nmerge:1;
  1623. uint64_t esr:2;
  1624. uint64_t esw:2;
  1625. uint64_t nsr:1;
  1626. uint64_t nsw:1;
  1627. uint64_t ror:1;
  1628. uint64_t row:1;
  1629. uint64_t ba:30;
  1630. } s;
  1631. struct cvmx_npei_mem_access_subidx_s cn52xx;
  1632. struct cvmx_npei_mem_access_subidx_s cn52xxp1;
  1633. struct cvmx_npei_mem_access_subidx_s cn56xx;
  1634. struct cvmx_npei_mem_access_subidx_s cn56xxp1;
  1635. };
  1636. union cvmx_npei_msi_enb0 {
  1637. uint64_t u64;
  1638. struct cvmx_npei_msi_enb0_s {
  1639. uint64_t enb:64;
  1640. } s;
  1641. struct cvmx_npei_msi_enb0_s cn52xx;
  1642. struct cvmx_npei_msi_enb0_s cn52xxp1;
  1643. struct cvmx_npei_msi_enb0_s cn56xx;
  1644. struct cvmx_npei_msi_enb0_s cn56xxp1;
  1645. };
  1646. union cvmx_npei_msi_enb1 {
  1647. uint64_t u64;
  1648. struct cvmx_npei_msi_enb1_s {
  1649. uint64_t enb:64;
  1650. } s;
  1651. struct cvmx_npei_msi_enb1_s cn52xx;
  1652. struct cvmx_npei_msi_enb1_s cn52xxp1;
  1653. struct cvmx_npei_msi_enb1_s cn56xx;
  1654. struct cvmx_npei_msi_enb1_s cn56xxp1;
  1655. };
  1656. union cvmx_npei_msi_enb2 {
  1657. uint64_t u64;
  1658. struct cvmx_npei_msi_enb2_s {
  1659. uint64_t enb:64;
  1660. } s;
  1661. struct cvmx_npei_msi_enb2_s cn52xx;
  1662. struct cvmx_npei_msi_enb2_s cn52xxp1;
  1663. struct cvmx_npei_msi_enb2_s cn56xx;
  1664. struct cvmx_npei_msi_enb2_s cn56xxp1;
  1665. };
  1666. union cvmx_npei_msi_enb3 {
  1667. uint64_t u64;
  1668. struct cvmx_npei_msi_enb3_s {
  1669. uint64_t enb:64;
  1670. } s;
  1671. struct cvmx_npei_msi_enb3_s cn52xx;
  1672. struct cvmx_npei_msi_enb3_s cn52xxp1;
  1673. struct cvmx_npei_msi_enb3_s cn56xx;
  1674. struct cvmx_npei_msi_enb3_s cn56xxp1;
  1675. };
  1676. union cvmx_npei_msi_rcv0 {
  1677. uint64_t u64;
  1678. struct cvmx_npei_msi_rcv0_s {
  1679. uint64_t intr:64;
  1680. } s;
  1681. struct cvmx_npei_msi_rcv0_s cn52xx;
  1682. struct cvmx_npei_msi_rcv0_s cn52xxp1;
  1683. struct cvmx_npei_msi_rcv0_s cn56xx;
  1684. struct cvmx_npei_msi_rcv0_s cn56xxp1;
  1685. };
  1686. union cvmx_npei_msi_rcv1 {
  1687. uint64_t u64;
  1688. struct cvmx_npei_msi_rcv1_s {
  1689. uint64_t intr:64;
  1690. } s;
  1691. struct cvmx_npei_msi_rcv1_s cn52xx;
  1692. struct cvmx_npei_msi_rcv1_s cn52xxp1;
  1693. struct cvmx_npei_msi_rcv1_s cn56xx;
  1694. struct cvmx_npei_msi_rcv1_s cn56xxp1;
  1695. };
  1696. union cvmx_npei_msi_rcv2 {
  1697. uint64_t u64;
  1698. struct cvmx_npei_msi_rcv2_s {
  1699. uint64_t intr:64;
  1700. } s;
  1701. struct cvmx_npei_msi_rcv2_s cn52xx;
  1702. struct cvmx_npei_msi_rcv2_s cn52xxp1;
  1703. struct cvmx_npei_msi_rcv2_s cn56xx;
  1704. struct cvmx_npei_msi_rcv2_s cn56xxp1;
  1705. };
  1706. union cvmx_npei_msi_rcv3 {
  1707. uint64_t u64;
  1708. struct cvmx_npei_msi_rcv3_s {
  1709. uint64_t intr:64;
  1710. } s;
  1711. struct cvmx_npei_msi_rcv3_s cn52xx;
  1712. struct cvmx_npei_msi_rcv3_s cn52xxp1;
  1713. struct cvmx_npei_msi_rcv3_s cn56xx;
  1714. struct cvmx_npei_msi_rcv3_s cn56xxp1;
  1715. };
  1716. union cvmx_npei_msi_rd_map {
  1717. uint64_t u64;
  1718. struct cvmx_npei_msi_rd_map_s {
  1719. uint64_t reserved_16_63:48;
  1720. uint64_t rd_int:8;
  1721. uint64_t msi_int:8;
  1722. } s;
  1723. struct cvmx_npei_msi_rd_map_s cn52xx;
  1724. struct cvmx_npei_msi_rd_map_s cn52xxp1;
  1725. struct cvmx_npei_msi_rd_map_s cn56xx;
  1726. struct cvmx_npei_msi_rd_map_s cn56xxp1;
  1727. };
  1728. union cvmx_npei_msi_w1c_enb0 {
  1729. uint64_t u64;
  1730. struct cvmx_npei_msi_w1c_enb0_s {
  1731. uint64_t clr:64;
  1732. } s;
  1733. struct cvmx_npei_msi_w1c_enb0_s cn52xx;
  1734. struct cvmx_npei_msi_w1c_enb0_s cn56xx;
  1735. };
  1736. union cvmx_npei_msi_w1c_enb1 {
  1737. uint64_t u64;
  1738. struct cvmx_npei_msi_w1c_enb1_s {
  1739. uint64_t clr:64;
  1740. } s;
  1741. struct cvmx_npei_msi_w1c_enb1_s cn52xx;
  1742. struct cvmx_npei_msi_w1c_enb1_s cn56xx;
  1743. };
  1744. union cvmx_npei_msi_w1c_enb2 {
  1745. uint64_t u64;
  1746. struct cvmx_npei_msi_w1c_enb2_s {
  1747. uint64_t clr:64;
  1748. } s;
  1749. struct cvmx_npei_msi_w1c_enb2_s cn52xx;
  1750. struct cvmx_npei_msi_w1c_enb2_s cn56xx;
  1751. };
  1752. union cvmx_npei_msi_w1c_enb3 {
  1753. uint64_t u64;
  1754. struct cvmx_npei_msi_w1c_enb3_s {
  1755. uint64_t clr:64;
  1756. } s;
  1757. struct cvmx_npei_msi_w1c_enb3_s cn52xx;
  1758. struct cvmx_npei_msi_w1c_enb3_s cn56xx;
  1759. };
  1760. union cvmx_npei_msi_w1s_enb0 {
  1761. uint64_t u64;
  1762. struct cvmx_npei_msi_w1s_enb0_s {
  1763. uint64_t set:64;
  1764. } s;
  1765. struct cvmx_npei_msi_w1s_enb0_s cn52xx;
  1766. struct cvmx_npei_msi_w1s_enb0_s cn56xx;
  1767. };
  1768. union cvmx_npei_msi_w1s_enb1 {
  1769. uint64_t u64;
  1770. struct cvmx_npei_msi_w1s_enb1_s {
  1771. uint64_t set:64;
  1772. } s;
  1773. struct cvmx_npei_msi_w1s_enb1_s cn52xx;
  1774. struct cvmx_npei_msi_w1s_enb1_s cn56xx;
  1775. };
  1776. union cvmx_npei_msi_w1s_enb2 {
  1777. uint64_t u64;
  1778. struct cvmx_npei_msi_w1s_enb2_s {
  1779. uint64_t set:64;
  1780. } s;
  1781. struct cvmx_npei_msi_w1s_enb2_s cn52xx;
  1782. struct cvmx_npei_msi_w1s_enb2_s cn56xx;
  1783. };
  1784. union cvmx_npei_msi_w1s_enb3 {
  1785. uint64_t u64;
  1786. struct cvmx_npei_msi_w1s_enb3_s {
  1787. uint64_t set:64;
  1788. } s;
  1789. struct cvmx_npei_msi_w1s_enb3_s cn52xx;
  1790. struct cvmx_npei_msi_w1s_enb3_s cn56xx;
  1791. };
  1792. union cvmx_npei_msi_wr_map {
  1793. uint64_t u64;
  1794. struct cvmx_npei_msi_wr_map_s {
  1795. uint64_t reserved_16_63:48;
  1796. uint64_t ciu_int:8;
  1797. uint64_t msi_int:8;
  1798. } s;
  1799. struct cvmx_npei_msi_wr_map_s cn52xx;
  1800. struct cvmx_npei_msi_wr_map_s cn52xxp1;
  1801. struct cvmx_npei_msi_wr_map_s cn56xx;
  1802. struct cvmx_npei_msi_wr_map_s cn56xxp1;
  1803. };
  1804. union cvmx_npei_pcie_credit_cnt {
  1805. uint64_t u64;
  1806. struct cvmx_npei_pcie_credit_cnt_s {
  1807. uint64_t reserved_48_63:16;
  1808. uint64_t p1_ccnt:8;
  1809. uint64_t p1_ncnt:8;
  1810. uint64_t p1_pcnt:8;
  1811. uint64_t p0_ccnt:8;
  1812. uint64_t p0_ncnt:8;
  1813. uint64_t p0_pcnt:8;
  1814. } s;
  1815. struct cvmx_npei_pcie_credit_cnt_s cn52xx;
  1816. struct cvmx_npei_pcie_credit_cnt_s cn56xx;
  1817. };
  1818. union cvmx_npei_pcie_msi_rcv {
  1819. uint64_t u64;
  1820. struct cvmx_npei_pcie_msi_rcv_s {
  1821. uint64_t reserved_8_63:56;
  1822. uint64_t intr:8;
  1823. } s;
  1824. struct cvmx_npei_pcie_msi_rcv_s cn52xx;
  1825. struct cvmx_npei_pcie_msi_rcv_s cn52xxp1;
  1826. struct cvmx_npei_pcie_msi_rcv_s cn56xx;
  1827. struct cvmx_npei_pcie_msi_rcv_s cn56xxp1;
  1828. };
  1829. union cvmx_npei_pcie_msi_rcv_b1 {
  1830. uint64_t u64;
  1831. struct cvmx_npei_pcie_msi_rcv_b1_s {
  1832. uint64_t reserved_16_63:48;
  1833. uint64_t intr:8;
  1834. uint64_t reserved_0_7:8;
  1835. } s;
  1836. struct cvmx_npei_pcie_msi_rcv_b1_s cn52xx;
  1837. struct cvmx_npei_pcie_msi_rcv_b1_s cn52xxp1;
  1838. struct cvmx_npei_pcie_msi_rcv_b1_s cn56xx;
  1839. struct cvmx_npei_pcie_msi_rcv_b1_s cn56xxp1;
  1840. };
  1841. union cvmx_npei_pcie_msi_rcv_b2 {
  1842. uint64_t u64;
  1843. struct cvmx_npei_pcie_msi_rcv_b2_s {
  1844. uint64_t reserved_24_63:40;
  1845. uint64_t intr:8;
  1846. uint64_t reserved_0_15:16;
  1847. } s;
  1848. struct cvmx_npei_pcie_msi_rcv_b2_s cn52xx;
  1849. struct cvmx_npei_pcie_msi_rcv_b2_s cn52xxp1;
  1850. struct cvmx_npei_pcie_msi_rcv_b2_s cn56xx;
  1851. struct cvmx_npei_pcie_msi_rcv_b2_s cn56xxp1;
  1852. };
  1853. union cvmx_npei_pcie_msi_rcv_b3 {
  1854. uint64_t u64;
  1855. struct cvmx_npei_pcie_msi_rcv_b3_s {
  1856. uint64_t reserved_32_63:32;
  1857. uint64_t intr:8;
  1858. uint64_t reserved_0_23:24;
  1859. } s;
  1860. struct cvmx_npei_pcie_msi_rcv_b3_s cn52xx;
  1861. struct cvmx_npei_pcie_msi_rcv_b3_s cn52xxp1;
  1862. struct cvmx_npei_pcie_msi_rcv_b3_s cn56xx;
  1863. struct cvmx_npei_pcie_msi_rcv_b3_s cn56xxp1;
  1864. };
  1865. union cvmx_npei_pktx_cnts {
  1866. uint64_t u64;
  1867. struct cvmx_npei_pktx_cnts_s {
  1868. uint64_t reserved_54_63:10;
  1869. uint64_t timer:22;
  1870. uint64_t cnt:32;
  1871. } s;
  1872. struct cvmx_npei_pktx_cnts_s cn52xx;
  1873. struct cvmx_npei_pktx_cnts_s cn56xx;
  1874. };
  1875. union cvmx_npei_pktx_in_bp {
  1876. uint64_t u64;
  1877. struct cvmx_npei_pktx_in_bp_s {
  1878. uint64_t wmark:32;
  1879. uint64_t cnt:32;
  1880. } s;
  1881. struct cvmx_npei_pktx_in_bp_s cn52xx;
  1882. struct cvmx_npei_pktx_in_bp_s cn56xx;
  1883. };
  1884. union cvmx_npei_pktx_instr_baddr {
  1885. uint64_t u64;
  1886. struct cvmx_npei_pktx_instr_baddr_s {
  1887. uint64_t addr:61;
  1888. uint64_t reserved_0_2:3;
  1889. } s;
  1890. struct cvmx_npei_pktx_instr_baddr_s cn52xx;
  1891. struct cvmx_npei_pktx_instr_baddr_s cn56xx;
  1892. };
  1893. union cvmx_npei_pktx_instr_baoff_dbell {
  1894. uint64_t u64;
  1895. struct cvmx_npei_pktx_instr_baoff_dbell_s {
  1896. uint64_t aoff:32;
  1897. uint64_t dbell:32;
  1898. } s;
  1899. struct cvmx_npei_pktx_instr_baoff_dbell_s cn52xx;
  1900. struct cvmx_npei_pktx_instr_baoff_dbell_s cn56xx;
  1901. };
  1902. union cvmx_npei_pktx_instr_fifo_rsize {
  1903. uint64_t u64;
  1904. struct cvmx_npei_pktx_instr_fifo_rsize_s {
  1905. uint64_t max:9;
  1906. uint64_t rrp:9;
  1907. uint64_t wrp:9;
  1908. uint64_t fcnt:5;
  1909. uint64_t rsize:32;
  1910. } s;
  1911. struct cvmx_npei_pktx_instr_fifo_rsize_s cn52xx;
  1912. struct cvmx_npei_pktx_instr_fifo_rsize_s cn56xx;
  1913. };
  1914. union cvmx_npei_pktx_instr_header {
  1915. uint64_t u64;
  1916. struct cvmx_npei_pktx_instr_header_s {
  1917. uint64_t reserved_44_63:20;
  1918. uint64_t pbp:1;
  1919. uint64_t reserved_38_42:5;
  1920. uint64_t rparmode:2;
  1921. uint64_t reserved_35_35:1;
  1922. uint64_t rskp_len:7;
  1923. uint64_t reserved_22_27:6;
  1924. uint64_t use_ihdr:1;
  1925. uint64_t reserved_16_20:5;
  1926. uint64_t par_mode:2;
  1927. uint64_t reserved_13_13:1;
  1928. uint64_t skp_len:7;
  1929. uint64_t reserved_0_5:6;
  1930. } s;
  1931. struct cvmx_npei_pktx_instr_header_s cn52xx;
  1932. struct cvmx_npei_pktx_instr_header_s cn56xx;
  1933. };
  1934. union cvmx_npei_pktx_slist_baddr {
  1935. uint64_t u64;
  1936. struct cvmx_npei_pktx_slist_baddr_s {
  1937. uint64_t addr:60;
  1938. uint64_t reserved_0_3:4;
  1939. } s;
  1940. struct cvmx_npei_pktx_slist_baddr_s cn52xx;
  1941. struct cvmx_npei_pktx_slist_baddr_s cn56xx;
  1942. };
  1943. union cvmx_npei_pktx_slist_baoff_dbell {
  1944. uint64_t u64;
  1945. struct cvmx_npei_pktx_slist_baoff_dbell_s {
  1946. uint64_t aoff:32;
  1947. uint64_t dbell:32;
  1948. } s;
  1949. struct cvmx_npei_pktx_slist_baoff_dbell_s cn52xx;
  1950. struct cvmx_npei_pktx_slist_baoff_dbell_s cn56xx;
  1951. };
  1952. union cvmx_npei_pktx_slist_fifo_rsize {
  1953. uint64_t u64;
  1954. struct cvmx_npei_pktx_slist_fifo_rsize_s {
  1955. uint64_t reserved_32_63:32;
  1956. uint64_t rsize:32;
  1957. } s;
  1958. struct cvmx_npei_pktx_slist_fifo_rsize_s cn52xx;
  1959. struct cvmx_npei_pktx_slist_fifo_rsize_s cn56xx;
  1960. };
  1961. union cvmx_npei_pkt_cnt_int {
  1962. uint64_t u64;
  1963. struct cvmx_npei_pkt_cnt_int_s {
  1964. uint64_t reserved_32_63:32;
  1965. uint64_t port:32;
  1966. } s;
  1967. struct cvmx_npei_pkt_cnt_int_s cn52xx;
  1968. struct cvmx_npei_pkt_cnt_int_s cn56xx;
  1969. };
  1970. union cvmx_npei_pkt_cnt_int_enb {
  1971. uint64_t u64;
  1972. struct cvmx_npei_pkt_cnt_int_enb_s {
  1973. uint64_t reserved_32_63:32;
  1974. uint64_t port:32;
  1975. } s;
  1976. struct cvmx_npei_pkt_cnt_int_enb_s cn52xx;
  1977. struct cvmx_npei_pkt_cnt_int_enb_s cn56xx;
  1978. };
  1979. union cvmx_npei_pkt_data_out_es {
  1980. uint64_t u64;
  1981. struct cvmx_npei_pkt_data_out_es_s {
  1982. uint64_t es:64;
  1983. } s;
  1984. struct cvmx_npei_pkt_data_out_es_s cn52xx;
  1985. struct cvmx_npei_pkt_data_out_es_s cn56xx;
  1986. };
  1987. union cvmx_npei_pkt_data_out_ns {
  1988. uint64_t u64;
  1989. struct cvmx_npei_pkt_data_out_ns_s {
  1990. uint64_t reserved_32_63:32;
  1991. uint64_t nsr:32;
  1992. } s;
  1993. struct cvmx_npei_pkt_data_out_ns_s cn52xx;
  1994. struct cvmx_npei_pkt_data_out_ns_s cn56xx;
  1995. };
  1996. union cvmx_npei_pkt_data_out_ror {
  1997. uint64_t u64;
  1998. struct cvmx_npei_pkt_data_out_ror_s {
  1999. uint64_t reserved_32_63:32;
  2000. uint64_t ror:32;
  2001. } s;
  2002. struct cvmx_npei_pkt_data_out_ror_s cn52xx;
  2003. struct cvmx_npei_pkt_data_out_ror_s cn56xx;
  2004. };
  2005. union cvmx_npei_pkt_dpaddr {
  2006. uint64_t u64;
  2007. struct cvmx_npei_pkt_dpaddr_s {
  2008. uint64_t reserved_32_63:32;
  2009. uint64_t dptr:32;
  2010. } s;
  2011. struct cvmx_npei_pkt_dpaddr_s cn52xx;
  2012. struct cvmx_npei_pkt_dpaddr_s cn56xx;
  2013. };
  2014. union cvmx_npei_pkt_in_bp {
  2015. uint64_t u64;
  2016. struct cvmx_npei_pkt_in_bp_s {
  2017. uint64_t reserved_32_63:32;
  2018. uint64_t bp:32;
  2019. } s;
  2020. struct cvmx_npei_pkt_in_bp_s cn52xx;
  2021. struct cvmx_npei_pkt_in_bp_s cn56xx;
  2022. };
  2023. union cvmx_npei_pkt_in_donex_cnts {
  2024. uint64_t u64;
  2025. struct cvmx_npei_pkt_in_donex_cnts_s {
  2026. uint64_t reserved_32_63:32;
  2027. uint64_t cnt:32;
  2028. } s;
  2029. struct cvmx_npei_pkt_in_donex_cnts_s cn52xx;
  2030. struct cvmx_npei_pkt_in_donex_cnts_s cn56xx;
  2031. };
  2032. union cvmx_npei_pkt_in_instr_counts {
  2033. uint64_t u64;
  2034. struct cvmx_npei_pkt_in_instr_counts_s {
  2035. uint64_t wr_cnt:32;
  2036. uint64_t rd_cnt:32;
  2037. } s;
  2038. struct cvmx_npei_pkt_in_instr_counts_s cn52xx;
  2039. struct cvmx_npei_pkt_in_instr_counts_s cn56xx;
  2040. };
  2041. union cvmx_npei_pkt_in_pcie_port {
  2042. uint64_t u64;
  2043. struct cvmx_npei_pkt_in_pcie_port_s {
  2044. uint64_t pp:64;
  2045. } s;
  2046. struct cvmx_npei_pkt_in_pcie_port_s cn52xx;
  2047. struct cvmx_npei_pkt_in_pcie_port_s cn56xx;
  2048. };
  2049. union cvmx_npei_pkt_input_control {
  2050. uint64_t u64;
  2051. struct cvmx_npei_pkt_input_control_s {
  2052. uint64_t reserved_23_63:41;
  2053. uint64_t pkt_rr:1;
  2054. uint64_t pbp_dhi:13;
  2055. uint64_t d_nsr:1;
  2056. uint64_t d_esr:2;
  2057. uint64_t d_ror:1;
  2058. uint64_t use_csr:1;
  2059. uint64_t nsr:1;
  2060. uint64_t esr:2;
  2061. uint64_t ror:1;
  2062. } s;
  2063. struct cvmx_npei_pkt_input_control_s cn52xx;
  2064. struct cvmx_npei_pkt_input_control_s cn56xx;
  2065. };
  2066. union cvmx_npei_pkt_instr_enb {
  2067. uint64_t u64;
  2068. struct cvmx_npei_pkt_instr_enb_s {
  2069. uint64_t reserved_32_63:32;
  2070. uint64_t enb:32;
  2071. } s;
  2072. struct cvmx_npei_pkt_instr_enb_s cn52xx;
  2073. struct cvmx_npei_pkt_instr_enb_s cn56xx;
  2074. };
  2075. union cvmx_npei_pkt_instr_rd_size {
  2076. uint64_t u64;
  2077. struct cvmx_npei_pkt_instr_rd_size_s {
  2078. uint64_t rdsize:64;
  2079. } s;
  2080. struct cvmx_npei_pkt_instr_rd_size_s cn52xx;
  2081. struct cvmx_npei_pkt_instr_rd_size_s cn56xx;
  2082. };
  2083. union cvmx_npei_pkt_instr_size {
  2084. uint64_t u64;
  2085. struct cvmx_npei_pkt_instr_size_s {
  2086. uint64_t reserved_32_63:32;
  2087. uint64_t is_64b:32;
  2088. } s;
  2089. struct cvmx_npei_pkt_instr_size_s cn52xx;
  2090. struct cvmx_npei_pkt_instr_size_s cn56xx;
  2091. };
  2092. union cvmx_npei_pkt_int_levels {
  2093. uint64_t u64;
  2094. struct cvmx_npei_pkt_int_levels_s {
  2095. uint64_t reserved_54_63:10;
  2096. uint64_t time:22;
  2097. uint64_t cnt:32;
  2098. } s;
  2099. struct cvmx_npei_pkt_int_levels_s cn52xx;
  2100. struct cvmx_npei_pkt_int_levels_s cn56xx;
  2101. };
  2102. union cvmx_npei_pkt_iptr {
  2103. uint64_t u64;
  2104. struct cvmx_npei_pkt_iptr_s {
  2105. uint64_t reserved_32_63:32;
  2106. uint64_t iptr:32;
  2107. } s;
  2108. struct cvmx_npei_pkt_iptr_s cn52xx;
  2109. struct cvmx_npei_pkt_iptr_s cn56xx;
  2110. };
  2111. union cvmx_npei_pkt_out_bmode {
  2112. uint64_t u64;
  2113. struct cvmx_npei_pkt_out_bmode_s {
  2114. uint64_t reserved_32_63:32;
  2115. uint64_t bmode:32;
  2116. } s;
  2117. struct cvmx_npei_pkt_out_bmode_s cn52xx;
  2118. struct cvmx_npei_pkt_out_bmode_s cn56xx;
  2119. };
  2120. union cvmx_npei_pkt_out_enb {
  2121. uint64_t u64;
  2122. struct cvmx_npei_pkt_out_enb_s {
  2123. uint64_t reserved_32_63:32;
  2124. uint64_t enb:32;
  2125. } s;
  2126. struct cvmx_npei_pkt_out_enb_s cn52xx;
  2127. struct cvmx_npei_pkt_out_enb_s cn56xx;
  2128. };
  2129. union cvmx_npei_pkt_output_wmark {
  2130. uint64_t u64;
  2131. struct cvmx_npei_pkt_output_wmark_s {
  2132. uint64_t reserved_32_63:32;
  2133. uint64_t wmark:32;
  2134. } s;
  2135. struct cvmx_npei_pkt_output_wmark_s cn52xx;
  2136. struct cvmx_npei_pkt_output_wmark_s cn56xx;
  2137. };
  2138. union cvmx_npei_pkt_pcie_port {
  2139. uint64_t u64;
  2140. struct cvmx_npei_pkt_pcie_port_s {
  2141. uint64_t pp:64;
  2142. } s;
  2143. struct cvmx_npei_pkt_pcie_port_s cn52xx;
  2144. struct cvmx_npei_pkt_pcie_port_s cn56xx;
  2145. };
  2146. union cvmx_npei_pkt_port_in_rst {
  2147. uint64_t u64;
  2148. struct cvmx_npei_pkt_port_in_rst_s {
  2149. uint64_t in_rst:32;
  2150. uint64_t out_rst:32;
  2151. } s;
  2152. struct cvmx_npei_pkt_port_in_rst_s cn52xx;
  2153. struct cvmx_npei_pkt_port_in_rst_s cn56xx;
  2154. };
  2155. union cvmx_npei_pkt_slist_es {
  2156. uint64_t u64;
  2157. struct cvmx_npei_pkt_slist_es_s {
  2158. uint64_t es:64;
  2159. } s;
  2160. struct cvmx_npei_pkt_slist_es_s cn52xx;
  2161. struct cvmx_npei_pkt_slist_es_s cn56xx;
  2162. };
  2163. union cvmx_npei_pkt_slist_id_size {
  2164. uint64_t u64;
  2165. struct cvmx_npei_pkt_slist_id_size_s {
  2166. uint64_t reserved_23_63:41;
  2167. uint64_t isize:7;
  2168. uint64_t bsize:16;
  2169. } s;
  2170. struct cvmx_npei_pkt_slist_id_size_s cn52xx;
  2171. struct cvmx_npei_pkt_slist_id_size_s cn56xx;
  2172. };
  2173. union cvmx_npei_pkt_slist_ns {
  2174. uint64_t u64;
  2175. struct cvmx_npei_pkt_slist_ns_s {
  2176. uint64_t reserved_32_63:32;
  2177. uint64_t nsr:32;
  2178. } s;
  2179. struct cvmx_npei_pkt_slist_ns_s cn52xx;
  2180. struct cvmx_npei_pkt_slist_ns_s cn56xx;
  2181. };
  2182. union cvmx_npei_pkt_slist_ror {
  2183. uint64_t u64;
  2184. struct cvmx_npei_pkt_slist_ror_s {
  2185. uint64_t reserved_32_63:32;
  2186. uint64_t ror:32;
  2187. } s;
  2188. struct cvmx_npei_pkt_slist_ror_s cn52xx;
  2189. struct cvmx_npei_pkt_slist_ror_s cn56xx;
  2190. };
  2191. union cvmx_npei_pkt_time_int {
  2192. uint64_t u64;
  2193. struct cvmx_npei_pkt_time_int_s {
  2194. uint64_t reserved_32_63:32;
  2195. uint64_t port:32;
  2196. } s;
  2197. struct cvmx_npei_pkt_time_int_s cn52xx;
  2198. struct cvmx_npei_pkt_time_int_s cn56xx;
  2199. };
  2200. union cvmx_npei_pkt_time_int_enb {
  2201. uint64_t u64;
  2202. struct cvmx_npei_pkt_time_int_enb_s {
  2203. uint64_t reserved_32_63:32;
  2204. uint64_t port:32;
  2205. } s;
  2206. struct cvmx_npei_pkt_time_int_enb_s cn52xx;
  2207. struct cvmx_npei_pkt_time_int_enb_s cn56xx;
  2208. };
  2209. union cvmx_npei_rsl_int_blocks {
  2210. uint64_t u64;
  2211. struct cvmx_npei_rsl_int_blocks_s {
  2212. uint64_t reserved_31_63:33;
  2213. uint64_t iob:1;
  2214. uint64_t lmc1:1;
  2215. uint64_t agl:1;
  2216. uint64_t reserved_24_27:4;
  2217. uint64_t asxpcs1:1;
  2218. uint64_t asxpcs0:1;
  2219. uint64_t reserved_21_21:1;
  2220. uint64_t pip:1;
  2221. uint64_t spx1:1;
  2222. uint64_t spx0:1;
  2223. uint64_t lmc0:1;
  2224. uint64_t l2c:1;
  2225. uint64_t usb1:1;
  2226. uint64_t rad:1;
  2227. uint64_t usb:1;
  2228. uint64_t pow:1;
  2229. uint64_t tim:1;
  2230. uint64_t pko:1;
  2231. uint64_t ipd:1;
  2232. uint64_t reserved_8_8:1;
  2233. uint64_t zip:1;
  2234. uint64_t dfa:1;
  2235. uint64_t fpa:1;
  2236. uint64_t key:1;
  2237. uint64_t npei:1;
  2238. uint64_t gmx1:1;
  2239. uint64_t gmx0:1;
  2240. uint64_t mio:1;
  2241. } s;
  2242. struct cvmx_npei_rsl_int_blocks_s cn52xx;
  2243. struct cvmx_npei_rsl_int_blocks_s cn52xxp1;
  2244. struct cvmx_npei_rsl_int_blocks_s cn56xx;
  2245. struct cvmx_npei_rsl_int_blocks_s cn56xxp1;
  2246. };
  2247. union cvmx_npei_scratch_1 {
  2248. uint64_t u64;
  2249. struct cvmx_npei_scratch_1_s {
  2250. uint64_t data:64;
  2251. } s;
  2252. struct cvmx_npei_scratch_1_s cn52xx;
  2253. struct cvmx_npei_scratch_1_s cn52xxp1;
  2254. struct cvmx_npei_scratch_1_s cn56xx;
  2255. struct cvmx_npei_scratch_1_s cn56xxp1;
  2256. };
  2257. union cvmx_npei_state1 {
  2258. uint64_t u64;
  2259. struct cvmx_npei_state1_s {
  2260. uint64_t cpl1:12;
  2261. uint64_t cpl0:12;
  2262. uint64_t arb:1;
  2263. uint64_t csr:39;
  2264. } s;
  2265. struct cvmx_npei_state1_s cn52xx;
  2266. struct cvmx_npei_state1_s cn52xxp1;
  2267. struct cvmx_npei_state1_s cn56xx;
  2268. struct cvmx_npei_state1_s cn56xxp1;
  2269. };
  2270. union cvmx_npei_state2 {
  2271. uint64_t u64;
  2272. struct cvmx_npei_state2_s {
  2273. uint64_t reserved_48_63:16;
  2274. uint64_t npei:1;
  2275. uint64_t rac:1;
  2276. uint64_t csm1:15;
  2277. uint64_t csm0:15;
  2278. uint64_t nnp0:8;
  2279. uint64_t nnd:8;
  2280. } s;
  2281. struct cvmx_npei_state2_s cn52xx;
  2282. struct cvmx_npei_state2_s cn52xxp1;
  2283. struct cvmx_npei_state2_s cn56xx;
  2284. struct cvmx_npei_state2_s cn56xxp1;
  2285. };
  2286. union cvmx_npei_state3 {
  2287. uint64_t u64;
  2288. struct cvmx_npei_state3_s {
  2289. uint64_t reserved_56_63:8;
  2290. uint64_t psm1:15;
  2291. uint64_t psm0:15;
  2292. uint64_t nsm1:13;
  2293. uint64_t nsm0:13;
  2294. } s;
  2295. struct cvmx_npei_state3_s cn52xx;
  2296. struct cvmx_npei_state3_s cn52xxp1;
  2297. struct cvmx_npei_state3_s cn56xx;
  2298. struct cvmx_npei_state3_s cn56xxp1;
  2299. };
  2300. union cvmx_npei_win_rd_addr {
  2301. uint64_t u64;
  2302. struct cvmx_npei_win_rd_addr_s {
  2303. uint64_t reserved_51_63:13;
  2304. uint64_t ld_cmd:2;
  2305. uint64_t iobit:1;
  2306. uint64_t rd_addr:48;
  2307. } s;
  2308. struct cvmx_npei_win_rd_addr_s cn52xx;
  2309. struct cvmx_npei_win_rd_addr_s cn52xxp1;
  2310. struct cvmx_npei_win_rd_addr_s cn56xx;
  2311. struct cvmx_npei_win_rd_addr_s cn56xxp1;
  2312. };
  2313. union cvmx_npei_win_rd_data {
  2314. uint64_t u64;
  2315. struct cvmx_npei_win_rd_data_s {
  2316. uint64_t rd_data:64;
  2317. } s;
  2318. struct cvmx_npei_win_rd_data_s cn52xx;
  2319. struct cvmx_npei_win_rd_data_s cn52xxp1;
  2320. struct cvmx_npei_win_rd_data_s cn56xx;
  2321. struct cvmx_npei_win_rd_data_s cn56xxp1;
  2322. };
  2323. union cvmx_npei_win_wr_addr {
  2324. uint64_t u64;
  2325. struct cvmx_npei_win_wr_addr_s {
  2326. uint64_t reserved_49_63:15;
  2327. uint64_t iobit:1;
  2328. uint64_t wr_addr:46;
  2329. uint64_t reserved_0_1:2;
  2330. } s;
  2331. struct cvmx_npei_win_wr_addr_s cn52xx;
  2332. struct cvmx_npei_win_wr_addr_s cn52xxp1;
  2333. struct cvmx_npei_win_wr_addr_s cn56xx;
  2334. struct cvmx_npei_win_wr_addr_s cn56xxp1;
  2335. };
  2336. union cvmx_npei_win_wr_data {
  2337. uint64_t u64;
  2338. struct cvmx_npei_win_wr_data_s {
  2339. uint64_t wr_data:64;
  2340. } s;
  2341. struct cvmx_npei_win_wr_data_s cn52xx;
  2342. struct cvmx_npei_win_wr_data_s cn52xxp1;
  2343. struct cvmx_npei_win_wr_data_s cn56xx;
  2344. struct cvmx_npei_win_wr_data_s cn56xxp1;
  2345. };
  2346. union cvmx_npei_win_wr_mask {
  2347. uint64_t u64;
  2348. struct cvmx_npei_win_wr_mask_s {
  2349. uint64_t reserved_8_63:56;
  2350. uint64_t wr_mask:8;
  2351. } s;
  2352. struct cvmx_npei_win_wr_mask_s cn52xx;
  2353. struct cvmx_npei_win_wr_mask_s cn52xxp1;
  2354. struct cvmx_npei_win_wr_mask_s cn56xx;
  2355. struct cvmx_npei_win_wr_mask_s cn56xxp1;
  2356. };
  2357. union cvmx_npei_window_ctl {
  2358. uint64_t u64;
  2359. struct cvmx_npei_window_ctl_s {
  2360. uint64_t reserved_32_63:32;
  2361. uint64_t time:32;
  2362. } s;
  2363. struct cvmx_npei_window_ctl_s cn52xx;
  2364. struct cvmx_npei_window_ctl_s cn52xxp1;
  2365. struct cvmx_npei_window_ctl_s cn56xx;
  2366. struct cvmx_npei_window_ctl_s cn56xxp1;
  2367. };
  2368. #endif