cvmx-ciu-defs.h 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2010 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_CIU_DEFS_H__
  28. #define __CVMX_CIU_DEFS_H__
  29. #define CVMX_CIU_BIST (CVMX_ADD_IO_SEG(0x0001070000000730ull))
  30. #define CVMX_CIU_BLOCK_INT (CVMX_ADD_IO_SEG(0x00010700000007C0ull))
  31. #define CVMX_CIU_DINT (CVMX_ADD_IO_SEG(0x0001070000000720ull))
  32. #define CVMX_CIU_FUSE (CVMX_ADD_IO_SEG(0x0001070000000728ull))
  33. #define CVMX_CIU_GSTOP (CVMX_ADD_IO_SEG(0x0001070000000710ull))
  34. #define CVMX_CIU_INT33_SUM0 (CVMX_ADD_IO_SEG(0x0001070000000110ull))
  35. #define CVMX_CIU_INTX_EN0(offset) (CVMX_ADD_IO_SEG(0x0001070000000200ull) + ((offset) & 63) * 16)
  36. #define CVMX_CIU_INTX_EN0_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002200ull) + ((offset) & 63) * 16)
  37. #define CVMX_CIU_INTX_EN0_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006200ull) + ((offset) & 63) * 16)
  38. #define CVMX_CIU_INTX_EN1(offset) (CVMX_ADD_IO_SEG(0x0001070000000208ull) + ((offset) & 63) * 16)
  39. #define CVMX_CIU_INTX_EN1_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002208ull) + ((offset) & 63) * 16)
  40. #define CVMX_CIU_INTX_EN1_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006208ull) + ((offset) & 63) * 16)
  41. #define CVMX_CIU_INTX_EN4_0(offset) (CVMX_ADD_IO_SEG(0x0001070000000C80ull) + ((offset) & 15) * 16)
  42. #define CVMX_CIU_INTX_EN4_0_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002C80ull) + ((offset) & 15) * 16)
  43. #define CVMX_CIU_INTX_EN4_0_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006C80ull) + ((offset) & 15) * 16)
  44. #define CVMX_CIU_INTX_EN4_1(offset) (CVMX_ADD_IO_SEG(0x0001070000000C88ull) + ((offset) & 15) * 16)
  45. #define CVMX_CIU_INTX_EN4_1_W1C(offset) (CVMX_ADD_IO_SEG(0x0001070000002C88ull) + ((offset) & 15) * 16)
  46. #define CVMX_CIU_INTX_EN4_1_W1S(offset) (CVMX_ADD_IO_SEG(0x0001070000006C88ull) + ((offset) & 15) * 16)
  47. #define CVMX_CIU_INTX_SUM0(offset) (CVMX_ADD_IO_SEG(0x0001070000000000ull) + ((offset) & 63) * 8)
  48. #define CVMX_CIU_INTX_SUM4(offset) (CVMX_ADD_IO_SEG(0x0001070000000C00ull) + ((offset) & 15) * 8)
  49. #define CVMX_CIU_INT_DBG_SEL (CVMX_ADD_IO_SEG(0x00010700000007D0ull))
  50. #define CVMX_CIU_INT_SUM1 (CVMX_ADD_IO_SEG(0x0001070000000108ull))
  51. #define CVMX_CIU_MBOX_CLRX(offset) (CVMX_ADD_IO_SEG(0x0001070000000680ull) + ((offset) & 15) * 8)
  52. #define CVMX_CIU_MBOX_SETX(offset) (CVMX_ADD_IO_SEG(0x0001070000000600ull) + ((offset) & 15) * 8)
  53. #define CVMX_CIU_NMI (CVMX_ADD_IO_SEG(0x0001070000000718ull))
  54. #define CVMX_CIU_PCI_INTA (CVMX_ADD_IO_SEG(0x0001070000000750ull))
  55. #define CVMX_CIU_PP_DBG (CVMX_ADD_IO_SEG(0x0001070000000708ull))
  56. #define CVMX_CIU_PP_POKEX(offset) (CVMX_ADD_IO_SEG(0x0001070000000580ull) + ((offset) & 15) * 8)
  57. #define CVMX_CIU_PP_RST (CVMX_ADD_IO_SEG(0x0001070000000700ull))
  58. #define CVMX_CIU_QLM0 (CVMX_ADD_IO_SEG(0x0001070000000780ull))
  59. #define CVMX_CIU_QLM1 (CVMX_ADD_IO_SEG(0x0001070000000788ull))
  60. #define CVMX_CIU_QLM2 (CVMX_ADD_IO_SEG(0x0001070000000790ull))
  61. #define CVMX_CIU_QLM_DCOK (CVMX_ADD_IO_SEG(0x0001070000000760ull))
  62. #define CVMX_CIU_QLM_JTGC (CVMX_ADD_IO_SEG(0x0001070000000768ull))
  63. #define CVMX_CIU_QLM_JTGD (CVMX_ADD_IO_SEG(0x0001070000000770ull))
  64. #define CVMX_CIU_SOFT_BIST (CVMX_ADD_IO_SEG(0x0001070000000738ull))
  65. #define CVMX_CIU_SOFT_PRST (CVMX_ADD_IO_SEG(0x0001070000000748ull))
  66. #define CVMX_CIU_SOFT_PRST1 (CVMX_ADD_IO_SEG(0x0001070000000758ull))
  67. #define CVMX_CIU_SOFT_RST (CVMX_ADD_IO_SEG(0x0001070000000740ull))
  68. #define CVMX_CIU_TIMX(offset) (CVMX_ADD_IO_SEG(0x0001070000000480ull) + ((offset) & 3) * 8)
  69. #define CVMX_CIU_WDOGX(offset) (CVMX_ADD_IO_SEG(0x0001070000000500ull) + ((offset) & 15) * 8)
  70. union cvmx_ciu_bist {
  71. uint64_t u64;
  72. struct cvmx_ciu_bist_s {
  73. uint64_t reserved_5_63:59;
  74. uint64_t bist:5;
  75. } s;
  76. struct cvmx_ciu_bist_cn30xx {
  77. uint64_t reserved_4_63:60;
  78. uint64_t bist:4;
  79. } cn30xx;
  80. struct cvmx_ciu_bist_cn30xx cn31xx;
  81. struct cvmx_ciu_bist_cn30xx cn38xx;
  82. struct cvmx_ciu_bist_cn30xx cn38xxp2;
  83. struct cvmx_ciu_bist_cn50xx {
  84. uint64_t reserved_2_63:62;
  85. uint64_t bist:2;
  86. } cn50xx;
  87. struct cvmx_ciu_bist_cn52xx {
  88. uint64_t reserved_3_63:61;
  89. uint64_t bist:3;
  90. } cn52xx;
  91. struct cvmx_ciu_bist_cn52xx cn52xxp1;
  92. struct cvmx_ciu_bist_cn30xx cn56xx;
  93. struct cvmx_ciu_bist_cn30xx cn56xxp1;
  94. struct cvmx_ciu_bist_cn30xx cn58xx;
  95. struct cvmx_ciu_bist_cn30xx cn58xxp1;
  96. struct cvmx_ciu_bist_s cn63xx;
  97. struct cvmx_ciu_bist_s cn63xxp1;
  98. };
  99. union cvmx_ciu_block_int {
  100. uint64_t u64;
  101. struct cvmx_ciu_block_int_s {
  102. uint64_t reserved_43_63:21;
  103. uint64_t ptp:1;
  104. uint64_t dpi:1;
  105. uint64_t dfm:1;
  106. uint64_t reserved_34_39:6;
  107. uint64_t srio1:1;
  108. uint64_t srio0:1;
  109. uint64_t reserved_31_31:1;
  110. uint64_t iob:1;
  111. uint64_t reserved_29_29:1;
  112. uint64_t agl:1;
  113. uint64_t reserved_27_27:1;
  114. uint64_t pem1:1;
  115. uint64_t pem0:1;
  116. uint64_t reserved_23_24:2;
  117. uint64_t asxpcs0:1;
  118. uint64_t reserved_21_21:1;
  119. uint64_t pip:1;
  120. uint64_t reserved_18_19:2;
  121. uint64_t lmc0:1;
  122. uint64_t l2c:1;
  123. uint64_t reserved_15_15:1;
  124. uint64_t rad:1;
  125. uint64_t usb:1;
  126. uint64_t pow:1;
  127. uint64_t tim:1;
  128. uint64_t pko:1;
  129. uint64_t ipd:1;
  130. uint64_t reserved_8_8:1;
  131. uint64_t zip:1;
  132. uint64_t dfa:1;
  133. uint64_t fpa:1;
  134. uint64_t key:1;
  135. uint64_t sli:1;
  136. uint64_t reserved_2_2:1;
  137. uint64_t gmx0:1;
  138. uint64_t mio:1;
  139. } s;
  140. struct cvmx_ciu_block_int_s cn63xx;
  141. struct cvmx_ciu_block_int_s cn63xxp1;
  142. };
  143. union cvmx_ciu_dint {
  144. uint64_t u64;
  145. struct cvmx_ciu_dint_s {
  146. uint64_t reserved_16_63:48;
  147. uint64_t dint:16;
  148. } s;
  149. struct cvmx_ciu_dint_cn30xx {
  150. uint64_t reserved_1_63:63;
  151. uint64_t dint:1;
  152. } cn30xx;
  153. struct cvmx_ciu_dint_cn31xx {
  154. uint64_t reserved_2_63:62;
  155. uint64_t dint:2;
  156. } cn31xx;
  157. struct cvmx_ciu_dint_s cn38xx;
  158. struct cvmx_ciu_dint_s cn38xxp2;
  159. struct cvmx_ciu_dint_cn31xx cn50xx;
  160. struct cvmx_ciu_dint_cn52xx {
  161. uint64_t reserved_4_63:60;
  162. uint64_t dint:4;
  163. } cn52xx;
  164. struct cvmx_ciu_dint_cn52xx cn52xxp1;
  165. struct cvmx_ciu_dint_cn56xx {
  166. uint64_t reserved_12_63:52;
  167. uint64_t dint:12;
  168. } cn56xx;
  169. struct cvmx_ciu_dint_cn56xx cn56xxp1;
  170. struct cvmx_ciu_dint_s cn58xx;
  171. struct cvmx_ciu_dint_s cn58xxp1;
  172. struct cvmx_ciu_dint_cn63xx {
  173. uint64_t reserved_6_63:58;
  174. uint64_t dint:6;
  175. } cn63xx;
  176. struct cvmx_ciu_dint_cn63xx cn63xxp1;
  177. };
  178. union cvmx_ciu_fuse {
  179. uint64_t u64;
  180. struct cvmx_ciu_fuse_s {
  181. uint64_t reserved_16_63:48;
  182. uint64_t fuse:16;
  183. } s;
  184. struct cvmx_ciu_fuse_cn30xx {
  185. uint64_t reserved_1_63:63;
  186. uint64_t fuse:1;
  187. } cn30xx;
  188. struct cvmx_ciu_fuse_cn31xx {
  189. uint64_t reserved_2_63:62;
  190. uint64_t fuse:2;
  191. } cn31xx;
  192. struct cvmx_ciu_fuse_s cn38xx;
  193. struct cvmx_ciu_fuse_s cn38xxp2;
  194. struct cvmx_ciu_fuse_cn31xx cn50xx;
  195. struct cvmx_ciu_fuse_cn52xx {
  196. uint64_t reserved_4_63:60;
  197. uint64_t fuse:4;
  198. } cn52xx;
  199. struct cvmx_ciu_fuse_cn52xx cn52xxp1;
  200. struct cvmx_ciu_fuse_cn56xx {
  201. uint64_t reserved_12_63:52;
  202. uint64_t fuse:12;
  203. } cn56xx;
  204. struct cvmx_ciu_fuse_cn56xx cn56xxp1;
  205. struct cvmx_ciu_fuse_s cn58xx;
  206. struct cvmx_ciu_fuse_s cn58xxp1;
  207. struct cvmx_ciu_fuse_cn63xx {
  208. uint64_t reserved_6_63:58;
  209. uint64_t fuse:6;
  210. } cn63xx;
  211. struct cvmx_ciu_fuse_cn63xx cn63xxp1;
  212. };
  213. union cvmx_ciu_gstop {
  214. uint64_t u64;
  215. struct cvmx_ciu_gstop_s {
  216. uint64_t reserved_1_63:63;
  217. uint64_t gstop:1;
  218. } s;
  219. struct cvmx_ciu_gstop_s cn30xx;
  220. struct cvmx_ciu_gstop_s cn31xx;
  221. struct cvmx_ciu_gstop_s cn38xx;
  222. struct cvmx_ciu_gstop_s cn38xxp2;
  223. struct cvmx_ciu_gstop_s cn50xx;
  224. struct cvmx_ciu_gstop_s cn52xx;
  225. struct cvmx_ciu_gstop_s cn52xxp1;
  226. struct cvmx_ciu_gstop_s cn56xx;
  227. struct cvmx_ciu_gstop_s cn56xxp1;
  228. struct cvmx_ciu_gstop_s cn58xx;
  229. struct cvmx_ciu_gstop_s cn58xxp1;
  230. struct cvmx_ciu_gstop_s cn63xx;
  231. struct cvmx_ciu_gstop_s cn63xxp1;
  232. };
  233. union cvmx_ciu_intx_en0 {
  234. uint64_t u64;
  235. struct cvmx_ciu_intx_en0_s {
  236. uint64_t bootdma:1;
  237. uint64_t mii:1;
  238. uint64_t ipdppthr:1;
  239. uint64_t powiq:1;
  240. uint64_t twsi2:1;
  241. uint64_t mpi:1;
  242. uint64_t pcm:1;
  243. uint64_t usb:1;
  244. uint64_t timer:4;
  245. uint64_t key_zero:1;
  246. uint64_t ipd_drp:1;
  247. uint64_t gmx_drp:2;
  248. uint64_t trace:1;
  249. uint64_t rml:1;
  250. uint64_t twsi:1;
  251. uint64_t reserved_44_44:1;
  252. uint64_t pci_msi:4;
  253. uint64_t pci_int:4;
  254. uint64_t uart:2;
  255. uint64_t mbox:2;
  256. uint64_t gpio:16;
  257. uint64_t workq:16;
  258. } s;
  259. struct cvmx_ciu_intx_en0_cn30xx {
  260. uint64_t reserved_59_63:5;
  261. uint64_t mpi:1;
  262. uint64_t pcm:1;
  263. uint64_t usb:1;
  264. uint64_t timer:4;
  265. uint64_t reserved_51_51:1;
  266. uint64_t ipd_drp:1;
  267. uint64_t reserved_49_49:1;
  268. uint64_t gmx_drp:1;
  269. uint64_t reserved_47_47:1;
  270. uint64_t rml:1;
  271. uint64_t twsi:1;
  272. uint64_t reserved_44_44:1;
  273. uint64_t pci_msi:4;
  274. uint64_t pci_int:4;
  275. uint64_t uart:2;
  276. uint64_t mbox:2;
  277. uint64_t gpio:16;
  278. uint64_t workq:16;
  279. } cn30xx;
  280. struct cvmx_ciu_intx_en0_cn31xx {
  281. uint64_t reserved_59_63:5;
  282. uint64_t mpi:1;
  283. uint64_t pcm:1;
  284. uint64_t usb:1;
  285. uint64_t timer:4;
  286. uint64_t reserved_51_51:1;
  287. uint64_t ipd_drp:1;
  288. uint64_t reserved_49_49:1;
  289. uint64_t gmx_drp:1;
  290. uint64_t trace:1;
  291. uint64_t rml:1;
  292. uint64_t twsi:1;
  293. uint64_t reserved_44_44:1;
  294. uint64_t pci_msi:4;
  295. uint64_t pci_int:4;
  296. uint64_t uart:2;
  297. uint64_t mbox:2;
  298. uint64_t gpio:16;
  299. uint64_t workq:16;
  300. } cn31xx;
  301. struct cvmx_ciu_intx_en0_cn38xx {
  302. uint64_t reserved_56_63:8;
  303. uint64_t timer:4;
  304. uint64_t key_zero:1;
  305. uint64_t ipd_drp:1;
  306. uint64_t gmx_drp:2;
  307. uint64_t trace:1;
  308. uint64_t rml:1;
  309. uint64_t twsi:1;
  310. uint64_t reserved_44_44:1;
  311. uint64_t pci_msi:4;
  312. uint64_t pci_int:4;
  313. uint64_t uart:2;
  314. uint64_t mbox:2;
  315. uint64_t gpio:16;
  316. uint64_t workq:16;
  317. } cn38xx;
  318. struct cvmx_ciu_intx_en0_cn38xx cn38xxp2;
  319. struct cvmx_ciu_intx_en0_cn30xx cn50xx;
  320. struct cvmx_ciu_intx_en0_cn52xx {
  321. uint64_t bootdma:1;
  322. uint64_t mii:1;
  323. uint64_t ipdppthr:1;
  324. uint64_t powiq:1;
  325. uint64_t twsi2:1;
  326. uint64_t reserved_57_58:2;
  327. uint64_t usb:1;
  328. uint64_t timer:4;
  329. uint64_t reserved_51_51:1;
  330. uint64_t ipd_drp:1;
  331. uint64_t reserved_49_49:1;
  332. uint64_t gmx_drp:1;
  333. uint64_t trace:1;
  334. uint64_t rml:1;
  335. uint64_t twsi:1;
  336. uint64_t reserved_44_44:1;
  337. uint64_t pci_msi:4;
  338. uint64_t pci_int:4;
  339. uint64_t uart:2;
  340. uint64_t mbox:2;
  341. uint64_t gpio:16;
  342. uint64_t workq:16;
  343. } cn52xx;
  344. struct cvmx_ciu_intx_en0_cn52xx cn52xxp1;
  345. struct cvmx_ciu_intx_en0_cn56xx {
  346. uint64_t bootdma:1;
  347. uint64_t mii:1;
  348. uint64_t ipdppthr:1;
  349. uint64_t powiq:1;
  350. uint64_t twsi2:1;
  351. uint64_t reserved_57_58:2;
  352. uint64_t usb:1;
  353. uint64_t timer:4;
  354. uint64_t key_zero:1;
  355. uint64_t ipd_drp:1;
  356. uint64_t gmx_drp:2;
  357. uint64_t trace:1;
  358. uint64_t rml:1;
  359. uint64_t twsi:1;
  360. uint64_t reserved_44_44:1;
  361. uint64_t pci_msi:4;
  362. uint64_t pci_int:4;
  363. uint64_t uart:2;
  364. uint64_t mbox:2;
  365. uint64_t gpio:16;
  366. uint64_t workq:16;
  367. } cn56xx;
  368. struct cvmx_ciu_intx_en0_cn56xx cn56xxp1;
  369. struct cvmx_ciu_intx_en0_cn38xx cn58xx;
  370. struct cvmx_ciu_intx_en0_cn38xx cn58xxp1;
  371. struct cvmx_ciu_intx_en0_cn52xx cn63xx;
  372. struct cvmx_ciu_intx_en0_cn52xx cn63xxp1;
  373. };
  374. union cvmx_ciu_intx_en0_w1c {
  375. uint64_t u64;
  376. struct cvmx_ciu_intx_en0_w1c_s {
  377. uint64_t bootdma:1;
  378. uint64_t mii:1;
  379. uint64_t ipdppthr:1;
  380. uint64_t powiq:1;
  381. uint64_t twsi2:1;
  382. uint64_t reserved_57_58:2;
  383. uint64_t usb:1;
  384. uint64_t timer:4;
  385. uint64_t key_zero:1;
  386. uint64_t ipd_drp:1;
  387. uint64_t gmx_drp:2;
  388. uint64_t trace:1;
  389. uint64_t rml:1;
  390. uint64_t twsi:1;
  391. uint64_t reserved_44_44:1;
  392. uint64_t pci_msi:4;
  393. uint64_t pci_int:4;
  394. uint64_t uart:2;
  395. uint64_t mbox:2;
  396. uint64_t gpio:16;
  397. uint64_t workq:16;
  398. } s;
  399. struct cvmx_ciu_intx_en0_w1c_cn52xx {
  400. uint64_t bootdma:1;
  401. uint64_t mii:1;
  402. uint64_t ipdppthr:1;
  403. uint64_t powiq:1;
  404. uint64_t twsi2:1;
  405. uint64_t reserved_57_58:2;
  406. uint64_t usb:1;
  407. uint64_t timer:4;
  408. uint64_t reserved_51_51:1;
  409. uint64_t ipd_drp:1;
  410. uint64_t reserved_49_49:1;
  411. uint64_t gmx_drp:1;
  412. uint64_t trace:1;
  413. uint64_t rml:1;
  414. uint64_t twsi:1;
  415. uint64_t reserved_44_44:1;
  416. uint64_t pci_msi:4;
  417. uint64_t pci_int:4;
  418. uint64_t uart:2;
  419. uint64_t mbox:2;
  420. uint64_t gpio:16;
  421. uint64_t workq:16;
  422. } cn52xx;
  423. struct cvmx_ciu_intx_en0_w1c_s cn56xx;
  424. struct cvmx_ciu_intx_en0_w1c_cn58xx {
  425. uint64_t reserved_56_63:8;
  426. uint64_t timer:4;
  427. uint64_t key_zero:1;
  428. uint64_t ipd_drp:1;
  429. uint64_t gmx_drp:2;
  430. uint64_t trace:1;
  431. uint64_t rml:1;
  432. uint64_t twsi:1;
  433. uint64_t reserved_44_44:1;
  434. uint64_t pci_msi:4;
  435. uint64_t pci_int:4;
  436. uint64_t uart:2;
  437. uint64_t mbox:2;
  438. uint64_t gpio:16;
  439. uint64_t workq:16;
  440. } cn58xx;
  441. struct cvmx_ciu_intx_en0_w1c_cn52xx cn63xx;
  442. struct cvmx_ciu_intx_en0_w1c_cn52xx cn63xxp1;
  443. };
  444. union cvmx_ciu_intx_en0_w1s {
  445. uint64_t u64;
  446. struct cvmx_ciu_intx_en0_w1s_s {
  447. uint64_t bootdma:1;
  448. uint64_t mii:1;
  449. uint64_t ipdppthr:1;
  450. uint64_t powiq:1;
  451. uint64_t twsi2:1;
  452. uint64_t reserved_57_58:2;
  453. uint64_t usb:1;
  454. uint64_t timer:4;
  455. uint64_t key_zero:1;
  456. uint64_t ipd_drp:1;
  457. uint64_t gmx_drp:2;
  458. uint64_t trace:1;
  459. uint64_t rml:1;
  460. uint64_t twsi:1;
  461. uint64_t reserved_44_44:1;
  462. uint64_t pci_msi:4;
  463. uint64_t pci_int:4;
  464. uint64_t uart:2;
  465. uint64_t mbox:2;
  466. uint64_t gpio:16;
  467. uint64_t workq:16;
  468. } s;
  469. struct cvmx_ciu_intx_en0_w1s_cn52xx {
  470. uint64_t bootdma:1;
  471. uint64_t mii:1;
  472. uint64_t ipdppthr:1;
  473. uint64_t powiq:1;
  474. uint64_t twsi2:1;
  475. uint64_t reserved_57_58:2;
  476. uint64_t usb:1;
  477. uint64_t timer:4;
  478. uint64_t reserved_51_51:1;
  479. uint64_t ipd_drp:1;
  480. uint64_t reserved_49_49:1;
  481. uint64_t gmx_drp:1;
  482. uint64_t trace:1;
  483. uint64_t rml:1;
  484. uint64_t twsi:1;
  485. uint64_t reserved_44_44:1;
  486. uint64_t pci_msi:4;
  487. uint64_t pci_int:4;
  488. uint64_t uart:2;
  489. uint64_t mbox:2;
  490. uint64_t gpio:16;
  491. uint64_t workq:16;
  492. } cn52xx;
  493. struct cvmx_ciu_intx_en0_w1s_s cn56xx;
  494. struct cvmx_ciu_intx_en0_w1s_cn58xx {
  495. uint64_t reserved_56_63:8;
  496. uint64_t timer:4;
  497. uint64_t key_zero:1;
  498. uint64_t ipd_drp:1;
  499. uint64_t gmx_drp:2;
  500. uint64_t trace:1;
  501. uint64_t rml:1;
  502. uint64_t twsi:1;
  503. uint64_t reserved_44_44:1;
  504. uint64_t pci_msi:4;
  505. uint64_t pci_int:4;
  506. uint64_t uart:2;
  507. uint64_t mbox:2;
  508. uint64_t gpio:16;
  509. uint64_t workq:16;
  510. } cn58xx;
  511. struct cvmx_ciu_intx_en0_w1s_cn52xx cn63xx;
  512. struct cvmx_ciu_intx_en0_w1s_cn52xx cn63xxp1;
  513. };
  514. union cvmx_ciu_intx_en1 {
  515. uint64_t u64;
  516. struct cvmx_ciu_intx_en1_s {
  517. uint64_t rst:1;
  518. uint64_t reserved_57_62:6;
  519. uint64_t dfm:1;
  520. uint64_t reserved_53_55:3;
  521. uint64_t lmc0:1;
  522. uint64_t srio1:1;
  523. uint64_t srio0:1;
  524. uint64_t pem1:1;
  525. uint64_t pem0:1;
  526. uint64_t ptp:1;
  527. uint64_t agl:1;
  528. uint64_t reserved_37_45:9;
  529. uint64_t agx0:1;
  530. uint64_t dpi:1;
  531. uint64_t sli:1;
  532. uint64_t usb:1;
  533. uint64_t dfa:1;
  534. uint64_t key:1;
  535. uint64_t rad:1;
  536. uint64_t tim:1;
  537. uint64_t zip:1;
  538. uint64_t pko:1;
  539. uint64_t pip:1;
  540. uint64_t ipd:1;
  541. uint64_t l2c:1;
  542. uint64_t pow:1;
  543. uint64_t fpa:1;
  544. uint64_t iob:1;
  545. uint64_t mio:1;
  546. uint64_t nand:1;
  547. uint64_t mii1:1;
  548. uint64_t usb1:1;
  549. uint64_t uart2:1;
  550. uint64_t wdog:16;
  551. } s;
  552. struct cvmx_ciu_intx_en1_cn30xx {
  553. uint64_t reserved_1_63:63;
  554. uint64_t wdog:1;
  555. } cn30xx;
  556. struct cvmx_ciu_intx_en1_cn31xx {
  557. uint64_t reserved_2_63:62;
  558. uint64_t wdog:2;
  559. } cn31xx;
  560. struct cvmx_ciu_intx_en1_cn38xx {
  561. uint64_t reserved_16_63:48;
  562. uint64_t wdog:16;
  563. } cn38xx;
  564. struct cvmx_ciu_intx_en1_cn38xx cn38xxp2;
  565. struct cvmx_ciu_intx_en1_cn31xx cn50xx;
  566. struct cvmx_ciu_intx_en1_cn52xx {
  567. uint64_t reserved_20_63:44;
  568. uint64_t nand:1;
  569. uint64_t mii1:1;
  570. uint64_t usb1:1;
  571. uint64_t uart2:1;
  572. uint64_t reserved_4_15:12;
  573. uint64_t wdog:4;
  574. } cn52xx;
  575. struct cvmx_ciu_intx_en1_cn52xxp1 {
  576. uint64_t reserved_19_63:45;
  577. uint64_t mii1:1;
  578. uint64_t usb1:1;
  579. uint64_t uart2:1;
  580. uint64_t reserved_4_15:12;
  581. uint64_t wdog:4;
  582. } cn52xxp1;
  583. struct cvmx_ciu_intx_en1_cn56xx {
  584. uint64_t reserved_12_63:52;
  585. uint64_t wdog:12;
  586. } cn56xx;
  587. struct cvmx_ciu_intx_en1_cn56xx cn56xxp1;
  588. struct cvmx_ciu_intx_en1_cn38xx cn58xx;
  589. struct cvmx_ciu_intx_en1_cn38xx cn58xxp1;
  590. struct cvmx_ciu_intx_en1_cn63xx {
  591. uint64_t rst:1;
  592. uint64_t reserved_57_62:6;
  593. uint64_t dfm:1;
  594. uint64_t reserved_53_55:3;
  595. uint64_t lmc0:1;
  596. uint64_t srio1:1;
  597. uint64_t srio0:1;
  598. uint64_t pem1:1;
  599. uint64_t pem0:1;
  600. uint64_t ptp:1;
  601. uint64_t agl:1;
  602. uint64_t reserved_37_45:9;
  603. uint64_t agx0:1;
  604. uint64_t dpi:1;
  605. uint64_t sli:1;
  606. uint64_t usb:1;
  607. uint64_t dfa:1;
  608. uint64_t key:1;
  609. uint64_t rad:1;
  610. uint64_t tim:1;
  611. uint64_t zip:1;
  612. uint64_t pko:1;
  613. uint64_t pip:1;
  614. uint64_t ipd:1;
  615. uint64_t l2c:1;
  616. uint64_t pow:1;
  617. uint64_t fpa:1;
  618. uint64_t iob:1;
  619. uint64_t mio:1;
  620. uint64_t nand:1;
  621. uint64_t mii1:1;
  622. uint64_t reserved_6_17:12;
  623. uint64_t wdog:6;
  624. } cn63xx;
  625. struct cvmx_ciu_intx_en1_cn63xx cn63xxp1;
  626. };
  627. union cvmx_ciu_intx_en1_w1c {
  628. uint64_t u64;
  629. struct cvmx_ciu_intx_en1_w1c_s {
  630. uint64_t rst:1;
  631. uint64_t reserved_57_62:6;
  632. uint64_t dfm:1;
  633. uint64_t reserved_53_55:3;
  634. uint64_t lmc0:1;
  635. uint64_t srio1:1;
  636. uint64_t srio0:1;
  637. uint64_t pem1:1;
  638. uint64_t pem0:1;
  639. uint64_t ptp:1;
  640. uint64_t agl:1;
  641. uint64_t reserved_37_45:9;
  642. uint64_t agx0:1;
  643. uint64_t dpi:1;
  644. uint64_t sli:1;
  645. uint64_t usb:1;
  646. uint64_t dfa:1;
  647. uint64_t key:1;
  648. uint64_t rad:1;
  649. uint64_t tim:1;
  650. uint64_t zip:1;
  651. uint64_t pko:1;
  652. uint64_t pip:1;
  653. uint64_t ipd:1;
  654. uint64_t l2c:1;
  655. uint64_t pow:1;
  656. uint64_t fpa:1;
  657. uint64_t iob:1;
  658. uint64_t mio:1;
  659. uint64_t nand:1;
  660. uint64_t mii1:1;
  661. uint64_t usb1:1;
  662. uint64_t uart2:1;
  663. uint64_t wdog:16;
  664. } s;
  665. struct cvmx_ciu_intx_en1_w1c_cn52xx {
  666. uint64_t reserved_20_63:44;
  667. uint64_t nand:1;
  668. uint64_t mii1:1;
  669. uint64_t usb1:1;
  670. uint64_t uart2:1;
  671. uint64_t reserved_4_15:12;
  672. uint64_t wdog:4;
  673. } cn52xx;
  674. struct cvmx_ciu_intx_en1_w1c_cn56xx {
  675. uint64_t reserved_12_63:52;
  676. uint64_t wdog:12;
  677. } cn56xx;
  678. struct cvmx_ciu_intx_en1_w1c_cn58xx {
  679. uint64_t reserved_16_63:48;
  680. uint64_t wdog:16;
  681. } cn58xx;
  682. struct cvmx_ciu_intx_en1_w1c_cn63xx {
  683. uint64_t rst:1;
  684. uint64_t reserved_57_62:6;
  685. uint64_t dfm:1;
  686. uint64_t reserved_53_55:3;
  687. uint64_t lmc0:1;
  688. uint64_t srio1:1;
  689. uint64_t srio0:1;
  690. uint64_t pem1:1;
  691. uint64_t pem0:1;
  692. uint64_t ptp:1;
  693. uint64_t agl:1;
  694. uint64_t reserved_37_45:9;
  695. uint64_t agx0:1;
  696. uint64_t dpi:1;
  697. uint64_t sli:1;
  698. uint64_t usb:1;
  699. uint64_t dfa:1;
  700. uint64_t key:1;
  701. uint64_t rad:1;
  702. uint64_t tim:1;
  703. uint64_t zip:1;
  704. uint64_t pko:1;
  705. uint64_t pip:1;
  706. uint64_t ipd:1;
  707. uint64_t l2c:1;
  708. uint64_t pow:1;
  709. uint64_t fpa:1;
  710. uint64_t iob:1;
  711. uint64_t mio:1;
  712. uint64_t nand:1;
  713. uint64_t mii1:1;
  714. uint64_t reserved_6_17:12;
  715. uint64_t wdog:6;
  716. } cn63xx;
  717. struct cvmx_ciu_intx_en1_w1c_cn63xx cn63xxp1;
  718. };
  719. union cvmx_ciu_intx_en1_w1s {
  720. uint64_t u64;
  721. struct cvmx_ciu_intx_en1_w1s_s {
  722. uint64_t rst:1;
  723. uint64_t reserved_57_62:6;
  724. uint64_t dfm:1;
  725. uint64_t reserved_53_55:3;
  726. uint64_t lmc0:1;
  727. uint64_t srio1:1;
  728. uint64_t srio0:1;
  729. uint64_t pem1:1;
  730. uint64_t pem0:1;
  731. uint64_t ptp:1;
  732. uint64_t agl:1;
  733. uint64_t reserved_37_45:9;
  734. uint64_t agx0:1;
  735. uint64_t dpi:1;
  736. uint64_t sli:1;
  737. uint64_t usb:1;
  738. uint64_t dfa:1;
  739. uint64_t key:1;
  740. uint64_t rad:1;
  741. uint64_t tim:1;
  742. uint64_t zip:1;
  743. uint64_t pko:1;
  744. uint64_t pip:1;
  745. uint64_t ipd:1;
  746. uint64_t l2c:1;
  747. uint64_t pow:1;
  748. uint64_t fpa:1;
  749. uint64_t iob:1;
  750. uint64_t mio:1;
  751. uint64_t nand:1;
  752. uint64_t mii1:1;
  753. uint64_t usb1:1;
  754. uint64_t uart2:1;
  755. uint64_t wdog:16;
  756. } s;
  757. struct cvmx_ciu_intx_en1_w1s_cn52xx {
  758. uint64_t reserved_20_63:44;
  759. uint64_t nand:1;
  760. uint64_t mii1:1;
  761. uint64_t usb1:1;
  762. uint64_t uart2:1;
  763. uint64_t reserved_4_15:12;
  764. uint64_t wdog:4;
  765. } cn52xx;
  766. struct cvmx_ciu_intx_en1_w1s_cn56xx {
  767. uint64_t reserved_12_63:52;
  768. uint64_t wdog:12;
  769. } cn56xx;
  770. struct cvmx_ciu_intx_en1_w1s_cn58xx {
  771. uint64_t reserved_16_63:48;
  772. uint64_t wdog:16;
  773. } cn58xx;
  774. struct cvmx_ciu_intx_en1_w1s_cn63xx {
  775. uint64_t rst:1;
  776. uint64_t reserved_57_62:6;
  777. uint64_t dfm:1;
  778. uint64_t reserved_53_55:3;
  779. uint64_t lmc0:1;
  780. uint64_t srio1:1;
  781. uint64_t srio0:1;
  782. uint64_t pem1:1;
  783. uint64_t pem0:1;
  784. uint64_t ptp:1;
  785. uint64_t agl:1;
  786. uint64_t reserved_37_45:9;
  787. uint64_t agx0:1;
  788. uint64_t dpi:1;
  789. uint64_t sli:1;
  790. uint64_t usb:1;
  791. uint64_t dfa:1;
  792. uint64_t key:1;
  793. uint64_t rad:1;
  794. uint64_t tim:1;
  795. uint64_t zip:1;
  796. uint64_t pko:1;
  797. uint64_t pip:1;
  798. uint64_t ipd:1;
  799. uint64_t l2c:1;
  800. uint64_t pow:1;
  801. uint64_t fpa:1;
  802. uint64_t iob:1;
  803. uint64_t mio:1;
  804. uint64_t nand:1;
  805. uint64_t mii1:1;
  806. uint64_t reserved_6_17:12;
  807. uint64_t wdog:6;
  808. } cn63xx;
  809. struct cvmx_ciu_intx_en1_w1s_cn63xx cn63xxp1;
  810. };
  811. union cvmx_ciu_intx_en4_0 {
  812. uint64_t u64;
  813. struct cvmx_ciu_intx_en4_0_s {
  814. uint64_t bootdma:1;
  815. uint64_t mii:1;
  816. uint64_t ipdppthr:1;
  817. uint64_t powiq:1;
  818. uint64_t twsi2:1;
  819. uint64_t mpi:1;
  820. uint64_t pcm:1;
  821. uint64_t usb:1;
  822. uint64_t timer:4;
  823. uint64_t key_zero:1;
  824. uint64_t ipd_drp:1;
  825. uint64_t gmx_drp:2;
  826. uint64_t trace:1;
  827. uint64_t rml:1;
  828. uint64_t twsi:1;
  829. uint64_t reserved_44_44:1;
  830. uint64_t pci_msi:4;
  831. uint64_t pci_int:4;
  832. uint64_t uart:2;
  833. uint64_t mbox:2;
  834. uint64_t gpio:16;
  835. uint64_t workq:16;
  836. } s;
  837. struct cvmx_ciu_intx_en4_0_cn50xx {
  838. uint64_t reserved_59_63:5;
  839. uint64_t mpi:1;
  840. uint64_t pcm:1;
  841. uint64_t usb:1;
  842. uint64_t timer:4;
  843. uint64_t reserved_51_51:1;
  844. uint64_t ipd_drp:1;
  845. uint64_t reserved_49_49:1;
  846. uint64_t gmx_drp:1;
  847. uint64_t reserved_47_47:1;
  848. uint64_t rml:1;
  849. uint64_t twsi:1;
  850. uint64_t reserved_44_44:1;
  851. uint64_t pci_msi:4;
  852. uint64_t pci_int:4;
  853. uint64_t uart:2;
  854. uint64_t mbox:2;
  855. uint64_t gpio:16;
  856. uint64_t workq:16;
  857. } cn50xx;
  858. struct cvmx_ciu_intx_en4_0_cn52xx {
  859. uint64_t bootdma:1;
  860. uint64_t mii:1;
  861. uint64_t ipdppthr:1;
  862. uint64_t powiq:1;
  863. uint64_t twsi2:1;
  864. uint64_t reserved_57_58:2;
  865. uint64_t usb:1;
  866. uint64_t timer:4;
  867. uint64_t reserved_51_51:1;
  868. uint64_t ipd_drp:1;
  869. uint64_t reserved_49_49:1;
  870. uint64_t gmx_drp:1;
  871. uint64_t trace:1;
  872. uint64_t rml:1;
  873. uint64_t twsi:1;
  874. uint64_t reserved_44_44:1;
  875. uint64_t pci_msi:4;
  876. uint64_t pci_int:4;
  877. uint64_t uart:2;
  878. uint64_t mbox:2;
  879. uint64_t gpio:16;
  880. uint64_t workq:16;
  881. } cn52xx;
  882. struct cvmx_ciu_intx_en4_0_cn52xx cn52xxp1;
  883. struct cvmx_ciu_intx_en4_0_cn56xx {
  884. uint64_t bootdma:1;
  885. uint64_t mii:1;
  886. uint64_t ipdppthr:1;
  887. uint64_t powiq:1;
  888. uint64_t twsi2:1;
  889. uint64_t reserved_57_58:2;
  890. uint64_t usb:1;
  891. uint64_t timer:4;
  892. uint64_t key_zero:1;
  893. uint64_t ipd_drp:1;
  894. uint64_t gmx_drp:2;
  895. uint64_t trace:1;
  896. uint64_t rml:1;
  897. uint64_t twsi:1;
  898. uint64_t reserved_44_44:1;
  899. uint64_t pci_msi:4;
  900. uint64_t pci_int:4;
  901. uint64_t uart:2;
  902. uint64_t mbox:2;
  903. uint64_t gpio:16;
  904. uint64_t workq:16;
  905. } cn56xx;
  906. struct cvmx_ciu_intx_en4_0_cn56xx cn56xxp1;
  907. struct cvmx_ciu_intx_en4_0_cn58xx {
  908. uint64_t reserved_56_63:8;
  909. uint64_t timer:4;
  910. uint64_t key_zero:1;
  911. uint64_t ipd_drp:1;
  912. uint64_t gmx_drp:2;
  913. uint64_t trace:1;
  914. uint64_t rml:1;
  915. uint64_t twsi:1;
  916. uint64_t reserved_44_44:1;
  917. uint64_t pci_msi:4;
  918. uint64_t pci_int:4;
  919. uint64_t uart:2;
  920. uint64_t mbox:2;
  921. uint64_t gpio:16;
  922. uint64_t workq:16;
  923. } cn58xx;
  924. struct cvmx_ciu_intx_en4_0_cn58xx cn58xxp1;
  925. struct cvmx_ciu_intx_en4_0_cn52xx cn63xx;
  926. struct cvmx_ciu_intx_en4_0_cn52xx cn63xxp1;
  927. };
  928. union cvmx_ciu_intx_en4_0_w1c {
  929. uint64_t u64;
  930. struct cvmx_ciu_intx_en4_0_w1c_s {
  931. uint64_t bootdma:1;
  932. uint64_t mii:1;
  933. uint64_t ipdppthr:1;
  934. uint64_t powiq:1;
  935. uint64_t twsi2:1;
  936. uint64_t reserved_57_58:2;
  937. uint64_t usb:1;
  938. uint64_t timer:4;
  939. uint64_t key_zero:1;
  940. uint64_t ipd_drp:1;
  941. uint64_t gmx_drp:2;
  942. uint64_t trace:1;
  943. uint64_t rml:1;
  944. uint64_t twsi:1;
  945. uint64_t reserved_44_44:1;
  946. uint64_t pci_msi:4;
  947. uint64_t pci_int:4;
  948. uint64_t uart:2;
  949. uint64_t mbox:2;
  950. uint64_t gpio:16;
  951. uint64_t workq:16;
  952. } s;
  953. struct cvmx_ciu_intx_en4_0_w1c_cn52xx {
  954. uint64_t bootdma:1;
  955. uint64_t mii:1;
  956. uint64_t ipdppthr:1;
  957. uint64_t powiq:1;
  958. uint64_t twsi2:1;
  959. uint64_t reserved_57_58:2;
  960. uint64_t usb:1;
  961. uint64_t timer:4;
  962. uint64_t reserved_51_51:1;
  963. uint64_t ipd_drp:1;
  964. uint64_t reserved_49_49:1;
  965. uint64_t gmx_drp:1;
  966. uint64_t trace:1;
  967. uint64_t rml:1;
  968. uint64_t twsi:1;
  969. uint64_t reserved_44_44:1;
  970. uint64_t pci_msi:4;
  971. uint64_t pci_int:4;
  972. uint64_t uart:2;
  973. uint64_t mbox:2;
  974. uint64_t gpio:16;
  975. uint64_t workq:16;
  976. } cn52xx;
  977. struct cvmx_ciu_intx_en4_0_w1c_s cn56xx;
  978. struct cvmx_ciu_intx_en4_0_w1c_cn58xx {
  979. uint64_t reserved_56_63:8;
  980. uint64_t timer:4;
  981. uint64_t key_zero:1;
  982. uint64_t ipd_drp:1;
  983. uint64_t gmx_drp:2;
  984. uint64_t trace:1;
  985. uint64_t rml:1;
  986. uint64_t twsi:1;
  987. uint64_t reserved_44_44:1;
  988. uint64_t pci_msi:4;
  989. uint64_t pci_int:4;
  990. uint64_t uart:2;
  991. uint64_t mbox:2;
  992. uint64_t gpio:16;
  993. uint64_t workq:16;
  994. } cn58xx;
  995. struct cvmx_ciu_intx_en4_0_w1c_cn52xx cn63xx;
  996. struct cvmx_ciu_intx_en4_0_w1c_cn52xx cn63xxp1;
  997. };
  998. union cvmx_ciu_intx_en4_0_w1s {
  999. uint64_t u64;
  1000. struct cvmx_ciu_intx_en4_0_w1s_s {
  1001. uint64_t bootdma:1;
  1002. uint64_t mii:1;
  1003. uint64_t ipdppthr:1;
  1004. uint64_t powiq:1;
  1005. uint64_t twsi2:1;
  1006. uint64_t reserved_57_58:2;
  1007. uint64_t usb:1;
  1008. uint64_t timer:4;
  1009. uint64_t key_zero:1;
  1010. uint64_t ipd_drp:1;
  1011. uint64_t gmx_drp:2;
  1012. uint64_t trace:1;
  1013. uint64_t rml:1;
  1014. uint64_t twsi:1;
  1015. uint64_t reserved_44_44:1;
  1016. uint64_t pci_msi:4;
  1017. uint64_t pci_int:4;
  1018. uint64_t uart:2;
  1019. uint64_t mbox:2;
  1020. uint64_t gpio:16;
  1021. uint64_t workq:16;
  1022. } s;
  1023. struct cvmx_ciu_intx_en4_0_w1s_cn52xx {
  1024. uint64_t bootdma:1;
  1025. uint64_t mii:1;
  1026. uint64_t ipdppthr:1;
  1027. uint64_t powiq:1;
  1028. uint64_t twsi2:1;
  1029. uint64_t reserved_57_58:2;
  1030. uint64_t usb:1;
  1031. uint64_t timer:4;
  1032. uint64_t reserved_51_51:1;
  1033. uint64_t ipd_drp:1;
  1034. uint64_t reserved_49_49:1;
  1035. uint64_t gmx_drp:1;
  1036. uint64_t trace:1;
  1037. uint64_t rml:1;
  1038. uint64_t twsi:1;
  1039. uint64_t reserved_44_44:1;
  1040. uint64_t pci_msi:4;
  1041. uint64_t pci_int:4;
  1042. uint64_t uart:2;
  1043. uint64_t mbox:2;
  1044. uint64_t gpio:16;
  1045. uint64_t workq:16;
  1046. } cn52xx;
  1047. struct cvmx_ciu_intx_en4_0_w1s_s cn56xx;
  1048. struct cvmx_ciu_intx_en4_0_w1s_cn58xx {
  1049. uint64_t reserved_56_63:8;
  1050. uint64_t timer:4;
  1051. uint64_t key_zero:1;
  1052. uint64_t ipd_drp:1;
  1053. uint64_t gmx_drp:2;
  1054. uint64_t trace:1;
  1055. uint64_t rml:1;
  1056. uint64_t twsi:1;
  1057. uint64_t reserved_44_44:1;
  1058. uint64_t pci_msi:4;
  1059. uint64_t pci_int:4;
  1060. uint64_t uart:2;
  1061. uint64_t mbox:2;
  1062. uint64_t gpio:16;
  1063. uint64_t workq:16;
  1064. } cn58xx;
  1065. struct cvmx_ciu_intx_en4_0_w1s_cn52xx cn63xx;
  1066. struct cvmx_ciu_intx_en4_0_w1s_cn52xx cn63xxp1;
  1067. };
  1068. union cvmx_ciu_intx_en4_1 {
  1069. uint64_t u64;
  1070. struct cvmx_ciu_intx_en4_1_s {
  1071. uint64_t rst:1;
  1072. uint64_t reserved_57_62:6;
  1073. uint64_t dfm:1;
  1074. uint64_t reserved_53_55:3;
  1075. uint64_t lmc0:1;
  1076. uint64_t srio1:1;
  1077. uint64_t srio0:1;
  1078. uint64_t pem1:1;
  1079. uint64_t pem0:1;
  1080. uint64_t ptp:1;
  1081. uint64_t agl:1;
  1082. uint64_t reserved_37_45:9;
  1083. uint64_t agx0:1;
  1084. uint64_t dpi:1;
  1085. uint64_t sli:1;
  1086. uint64_t usb:1;
  1087. uint64_t dfa:1;
  1088. uint64_t key:1;
  1089. uint64_t rad:1;
  1090. uint64_t tim:1;
  1091. uint64_t zip:1;
  1092. uint64_t pko:1;
  1093. uint64_t pip:1;
  1094. uint64_t ipd:1;
  1095. uint64_t l2c:1;
  1096. uint64_t pow:1;
  1097. uint64_t fpa:1;
  1098. uint64_t iob:1;
  1099. uint64_t mio:1;
  1100. uint64_t nand:1;
  1101. uint64_t mii1:1;
  1102. uint64_t usb1:1;
  1103. uint64_t uart2:1;
  1104. uint64_t wdog:16;
  1105. } s;
  1106. struct cvmx_ciu_intx_en4_1_cn50xx {
  1107. uint64_t reserved_2_63:62;
  1108. uint64_t wdog:2;
  1109. } cn50xx;
  1110. struct cvmx_ciu_intx_en4_1_cn52xx {
  1111. uint64_t reserved_20_63:44;
  1112. uint64_t nand:1;
  1113. uint64_t mii1:1;
  1114. uint64_t usb1:1;
  1115. uint64_t uart2:1;
  1116. uint64_t reserved_4_15:12;
  1117. uint64_t wdog:4;
  1118. } cn52xx;
  1119. struct cvmx_ciu_intx_en4_1_cn52xxp1 {
  1120. uint64_t reserved_19_63:45;
  1121. uint64_t mii1:1;
  1122. uint64_t usb1:1;
  1123. uint64_t uart2:1;
  1124. uint64_t reserved_4_15:12;
  1125. uint64_t wdog:4;
  1126. } cn52xxp1;
  1127. struct cvmx_ciu_intx_en4_1_cn56xx {
  1128. uint64_t reserved_12_63:52;
  1129. uint64_t wdog:12;
  1130. } cn56xx;
  1131. struct cvmx_ciu_intx_en4_1_cn56xx cn56xxp1;
  1132. struct cvmx_ciu_intx_en4_1_cn58xx {
  1133. uint64_t reserved_16_63:48;
  1134. uint64_t wdog:16;
  1135. } cn58xx;
  1136. struct cvmx_ciu_intx_en4_1_cn58xx cn58xxp1;
  1137. struct cvmx_ciu_intx_en4_1_cn63xx {
  1138. uint64_t rst:1;
  1139. uint64_t reserved_57_62:6;
  1140. uint64_t dfm:1;
  1141. uint64_t reserved_53_55:3;
  1142. uint64_t lmc0:1;
  1143. uint64_t srio1:1;
  1144. uint64_t srio0:1;
  1145. uint64_t pem1:1;
  1146. uint64_t pem0:1;
  1147. uint64_t ptp:1;
  1148. uint64_t agl:1;
  1149. uint64_t reserved_37_45:9;
  1150. uint64_t agx0:1;
  1151. uint64_t dpi:1;
  1152. uint64_t sli:1;
  1153. uint64_t usb:1;
  1154. uint64_t dfa:1;
  1155. uint64_t key:1;
  1156. uint64_t rad:1;
  1157. uint64_t tim:1;
  1158. uint64_t zip:1;
  1159. uint64_t pko:1;
  1160. uint64_t pip:1;
  1161. uint64_t ipd:1;
  1162. uint64_t l2c:1;
  1163. uint64_t pow:1;
  1164. uint64_t fpa:1;
  1165. uint64_t iob:1;
  1166. uint64_t mio:1;
  1167. uint64_t nand:1;
  1168. uint64_t mii1:1;
  1169. uint64_t reserved_6_17:12;
  1170. uint64_t wdog:6;
  1171. } cn63xx;
  1172. struct cvmx_ciu_intx_en4_1_cn63xx cn63xxp1;
  1173. };
  1174. union cvmx_ciu_intx_en4_1_w1c {
  1175. uint64_t u64;
  1176. struct cvmx_ciu_intx_en4_1_w1c_s {
  1177. uint64_t rst:1;
  1178. uint64_t reserved_57_62:6;
  1179. uint64_t dfm:1;
  1180. uint64_t reserved_53_55:3;
  1181. uint64_t lmc0:1;
  1182. uint64_t srio1:1;
  1183. uint64_t srio0:1;
  1184. uint64_t pem1:1;
  1185. uint64_t pem0:1;
  1186. uint64_t ptp:1;
  1187. uint64_t agl:1;
  1188. uint64_t reserved_37_45:9;
  1189. uint64_t agx0:1;
  1190. uint64_t dpi:1;
  1191. uint64_t sli:1;
  1192. uint64_t usb:1;
  1193. uint64_t dfa:1;
  1194. uint64_t key:1;
  1195. uint64_t rad:1;
  1196. uint64_t tim:1;
  1197. uint64_t zip:1;
  1198. uint64_t pko:1;
  1199. uint64_t pip:1;
  1200. uint64_t ipd:1;
  1201. uint64_t l2c:1;
  1202. uint64_t pow:1;
  1203. uint64_t fpa:1;
  1204. uint64_t iob:1;
  1205. uint64_t mio:1;
  1206. uint64_t nand:1;
  1207. uint64_t mii1:1;
  1208. uint64_t usb1:1;
  1209. uint64_t uart2:1;
  1210. uint64_t wdog:16;
  1211. } s;
  1212. struct cvmx_ciu_intx_en4_1_w1c_cn52xx {
  1213. uint64_t reserved_20_63:44;
  1214. uint64_t nand:1;
  1215. uint64_t mii1:1;
  1216. uint64_t usb1:1;
  1217. uint64_t uart2:1;
  1218. uint64_t reserved_4_15:12;
  1219. uint64_t wdog:4;
  1220. } cn52xx;
  1221. struct cvmx_ciu_intx_en4_1_w1c_cn56xx {
  1222. uint64_t reserved_12_63:52;
  1223. uint64_t wdog:12;
  1224. } cn56xx;
  1225. struct cvmx_ciu_intx_en4_1_w1c_cn58xx {
  1226. uint64_t reserved_16_63:48;
  1227. uint64_t wdog:16;
  1228. } cn58xx;
  1229. struct cvmx_ciu_intx_en4_1_w1c_cn63xx {
  1230. uint64_t rst:1;
  1231. uint64_t reserved_57_62:6;
  1232. uint64_t dfm:1;
  1233. uint64_t reserved_53_55:3;
  1234. uint64_t lmc0:1;
  1235. uint64_t srio1:1;
  1236. uint64_t srio0:1;
  1237. uint64_t pem1:1;
  1238. uint64_t pem0:1;
  1239. uint64_t ptp:1;
  1240. uint64_t agl:1;
  1241. uint64_t reserved_37_45:9;
  1242. uint64_t agx0:1;
  1243. uint64_t dpi:1;
  1244. uint64_t sli:1;
  1245. uint64_t usb:1;
  1246. uint64_t dfa:1;
  1247. uint64_t key:1;
  1248. uint64_t rad:1;
  1249. uint64_t tim:1;
  1250. uint64_t zip:1;
  1251. uint64_t pko:1;
  1252. uint64_t pip:1;
  1253. uint64_t ipd:1;
  1254. uint64_t l2c:1;
  1255. uint64_t pow:1;
  1256. uint64_t fpa:1;
  1257. uint64_t iob:1;
  1258. uint64_t mio:1;
  1259. uint64_t nand:1;
  1260. uint64_t mii1:1;
  1261. uint64_t reserved_6_17:12;
  1262. uint64_t wdog:6;
  1263. } cn63xx;
  1264. struct cvmx_ciu_intx_en4_1_w1c_cn63xx cn63xxp1;
  1265. };
  1266. union cvmx_ciu_intx_en4_1_w1s {
  1267. uint64_t u64;
  1268. struct cvmx_ciu_intx_en4_1_w1s_s {
  1269. uint64_t rst:1;
  1270. uint64_t reserved_57_62:6;
  1271. uint64_t dfm:1;
  1272. uint64_t reserved_53_55:3;
  1273. uint64_t lmc0:1;
  1274. uint64_t srio1:1;
  1275. uint64_t srio0:1;
  1276. uint64_t pem1:1;
  1277. uint64_t pem0:1;
  1278. uint64_t ptp:1;
  1279. uint64_t agl:1;
  1280. uint64_t reserved_37_45:9;
  1281. uint64_t agx0:1;
  1282. uint64_t dpi:1;
  1283. uint64_t sli:1;
  1284. uint64_t usb:1;
  1285. uint64_t dfa:1;
  1286. uint64_t key:1;
  1287. uint64_t rad:1;
  1288. uint64_t tim:1;
  1289. uint64_t zip:1;
  1290. uint64_t pko:1;
  1291. uint64_t pip:1;
  1292. uint64_t ipd:1;
  1293. uint64_t l2c:1;
  1294. uint64_t pow:1;
  1295. uint64_t fpa:1;
  1296. uint64_t iob:1;
  1297. uint64_t mio:1;
  1298. uint64_t nand:1;
  1299. uint64_t mii1:1;
  1300. uint64_t usb1:1;
  1301. uint64_t uart2:1;
  1302. uint64_t wdog:16;
  1303. } s;
  1304. struct cvmx_ciu_intx_en4_1_w1s_cn52xx {
  1305. uint64_t reserved_20_63:44;
  1306. uint64_t nand:1;
  1307. uint64_t mii1:1;
  1308. uint64_t usb1:1;
  1309. uint64_t uart2:1;
  1310. uint64_t reserved_4_15:12;
  1311. uint64_t wdog:4;
  1312. } cn52xx;
  1313. struct cvmx_ciu_intx_en4_1_w1s_cn56xx {
  1314. uint64_t reserved_12_63:52;
  1315. uint64_t wdog:12;
  1316. } cn56xx;
  1317. struct cvmx_ciu_intx_en4_1_w1s_cn58xx {
  1318. uint64_t reserved_16_63:48;
  1319. uint64_t wdog:16;
  1320. } cn58xx;
  1321. struct cvmx_ciu_intx_en4_1_w1s_cn63xx {
  1322. uint64_t rst:1;
  1323. uint64_t reserved_57_62:6;
  1324. uint64_t dfm:1;
  1325. uint64_t reserved_53_55:3;
  1326. uint64_t lmc0:1;
  1327. uint64_t srio1:1;
  1328. uint64_t srio0:1;
  1329. uint64_t pem1:1;
  1330. uint64_t pem0:1;
  1331. uint64_t ptp:1;
  1332. uint64_t agl:1;
  1333. uint64_t reserved_37_45:9;
  1334. uint64_t agx0:1;
  1335. uint64_t dpi:1;
  1336. uint64_t sli:1;
  1337. uint64_t usb:1;
  1338. uint64_t dfa:1;
  1339. uint64_t key:1;
  1340. uint64_t rad:1;
  1341. uint64_t tim:1;
  1342. uint64_t zip:1;
  1343. uint64_t pko:1;
  1344. uint64_t pip:1;
  1345. uint64_t ipd:1;
  1346. uint64_t l2c:1;
  1347. uint64_t pow:1;
  1348. uint64_t fpa:1;
  1349. uint64_t iob:1;
  1350. uint64_t mio:1;
  1351. uint64_t nand:1;
  1352. uint64_t mii1:1;
  1353. uint64_t reserved_6_17:12;
  1354. uint64_t wdog:6;
  1355. } cn63xx;
  1356. struct cvmx_ciu_intx_en4_1_w1s_cn63xx cn63xxp1;
  1357. };
  1358. union cvmx_ciu_intx_sum0 {
  1359. uint64_t u64;
  1360. struct cvmx_ciu_intx_sum0_s {
  1361. uint64_t bootdma:1;
  1362. uint64_t mii:1;
  1363. uint64_t ipdppthr:1;
  1364. uint64_t powiq:1;
  1365. uint64_t twsi2:1;
  1366. uint64_t mpi:1;
  1367. uint64_t pcm:1;
  1368. uint64_t usb:1;
  1369. uint64_t timer:4;
  1370. uint64_t key_zero:1;
  1371. uint64_t ipd_drp:1;
  1372. uint64_t gmx_drp:2;
  1373. uint64_t trace:1;
  1374. uint64_t rml:1;
  1375. uint64_t twsi:1;
  1376. uint64_t wdog_sum:1;
  1377. uint64_t pci_msi:4;
  1378. uint64_t pci_int:4;
  1379. uint64_t uart:2;
  1380. uint64_t mbox:2;
  1381. uint64_t gpio:16;
  1382. uint64_t workq:16;
  1383. } s;
  1384. struct cvmx_ciu_intx_sum0_cn30xx {
  1385. uint64_t reserved_59_63:5;
  1386. uint64_t mpi:1;
  1387. uint64_t pcm:1;
  1388. uint64_t usb:1;
  1389. uint64_t timer:4;
  1390. uint64_t reserved_51_51:1;
  1391. uint64_t ipd_drp:1;
  1392. uint64_t reserved_49_49:1;
  1393. uint64_t gmx_drp:1;
  1394. uint64_t reserved_47_47:1;
  1395. uint64_t rml:1;
  1396. uint64_t twsi:1;
  1397. uint64_t wdog_sum:1;
  1398. uint64_t pci_msi:4;
  1399. uint64_t pci_int:4;
  1400. uint64_t uart:2;
  1401. uint64_t mbox:2;
  1402. uint64_t gpio:16;
  1403. uint64_t workq:16;
  1404. } cn30xx;
  1405. struct cvmx_ciu_intx_sum0_cn31xx {
  1406. uint64_t reserved_59_63:5;
  1407. uint64_t mpi:1;
  1408. uint64_t pcm:1;
  1409. uint64_t usb:1;
  1410. uint64_t timer:4;
  1411. uint64_t reserved_51_51:1;
  1412. uint64_t ipd_drp:1;
  1413. uint64_t reserved_49_49:1;
  1414. uint64_t gmx_drp:1;
  1415. uint64_t trace:1;
  1416. uint64_t rml:1;
  1417. uint64_t twsi:1;
  1418. uint64_t wdog_sum:1;
  1419. uint64_t pci_msi:4;
  1420. uint64_t pci_int:4;
  1421. uint64_t uart:2;
  1422. uint64_t mbox:2;
  1423. uint64_t gpio:16;
  1424. uint64_t workq:16;
  1425. } cn31xx;
  1426. struct cvmx_ciu_intx_sum0_cn38xx {
  1427. uint64_t reserved_56_63:8;
  1428. uint64_t timer:4;
  1429. uint64_t key_zero:1;
  1430. uint64_t ipd_drp:1;
  1431. uint64_t gmx_drp:2;
  1432. uint64_t trace:1;
  1433. uint64_t rml:1;
  1434. uint64_t twsi:1;
  1435. uint64_t wdog_sum:1;
  1436. uint64_t pci_msi:4;
  1437. uint64_t pci_int:4;
  1438. uint64_t uart:2;
  1439. uint64_t mbox:2;
  1440. uint64_t gpio:16;
  1441. uint64_t workq:16;
  1442. } cn38xx;
  1443. struct cvmx_ciu_intx_sum0_cn38xx cn38xxp2;
  1444. struct cvmx_ciu_intx_sum0_cn30xx cn50xx;
  1445. struct cvmx_ciu_intx_sum0_cn52xx {
  1446. uint64_t bootdma:1;
  1447. uint64_t mii:1;
  1448. uint64_t ipdppthr:1;
  1449. uint64_t powiq:1;
  1450. uint64_t twsi2:1;
  1451. uint64_t reserved_57_58:2;
  1452. uint64_t usb:1;
  1453. uint64_t timer:4;
  1454. uint64_t reserved_51_51:1;
  1455. uint64_t ipd_drp:1;
  1456. uint64_t reserved_49_49:1;
  1457. uint64_t gmx_drp:1;
  1458. uint64_t trace:1;
  1459. uint64_t rml:1;
  1460. uint64_t twsi:1;
  1461. uint64_t wdog_sum:1;
  1462. uint64_t pci_msi:4;
  1463. uint64_t pci_int:4;
  1464. uint64_t uart:2;
  1465. uint64_t mbox:2;
  1466. uint64_t gpio:16;
  1467. uint64_t workq:16;
  1468. } cn52xx;
  1469. struct cvmx_ciu_intx_sum0_cn52xx cn52xxp1;
  1470. struct cvmx_ciu_intx_sum0_cn56xx {
  1471. uint64_t bootdma:1;
  1472. uint64_t mii:1;
  1473. uint64_t ipdppthr:1;
  1474. uint64_t powiq:1;
  1475. uint64_t twsi2:1;
  1476. uint64_t reserved_57_58:2;
  1477. uint64_t usb:1;
  1478. uint64_t timer:4;
  1479. uint64_t key_zero:1;
  1480. uint64_t ipd_drp:1;
  1481. uint64_t gmx_drp:2;
  1482. uint64_t trace:1;
  1483. uint64_t rml:1;
  1484. uint64_t twsi:1;
  1485. uint64_t wdog_sum:1;
  1486. uint64_t pci_msi:4;
  1487. uint64_t pci_int:4;
  1488. uint64_t uart:2;
  1489. uint64_t mbox:2;
  1490. uint64_t gpio:16;
  1491. uint64_t workq:16;
  1492. } cn56xx;
  1493. struct cvmx_ciu_intx_sum0_cn56xx cn56xxp1;
  1494. struct cvmx_ciu_intx_sum0_cn38xx cn58xx;
  1495. struct cvmx_ciu_intx_sum0_cn38xx cn58xxp1;
  1496. struct cvmx_ciu_intx_sum0_cn52xx cn63xx;
  1497. struct cvmx_ciu_intx_sum0_cn52xx cn63xxp1;
  1498. };
  1499. union cvmx_ciu_intx_sum4 {
  1500. uint64_t u64;
  1501. struct cvmx_ciu_intx_sum4_s {
  1502. uint64_t bootdma:1;
  1503. uint64_t mii:1;
  1504. uint64_t ipdppthr:1;
  1505. uint64_t powiq:1;
  1506. uint64_t twsi2:1;
  1507. uint64_t mpi:1;
  1508. uint64_t pcm:1;
  1509. uint64_t usb:1;
  1510. uint64_t timer:4;
  1511. uint64_t key_zero:1;
  1512. uint64_t ipd_drp:1;
  1513. uint64_t gmx_drp:2;
  1514. uint64_t trace:1;
  1515. uint64_t rml:1;
  1516. uint64_t twsi:1;
  1517. uint64_t wdog_sum:1;
  1518. uint64_t pci_msi:4;
  1519. uint64_t pci_int:4;
  1520. uint64_t uart:2;
  1521. uint64_t mbox:2;
  1522. uint64_t gpio:16;
  1523. uint64_t workq:16;
  1524. } s;
  1525. struct cvmx_ciu_intx_sum4_cn50xx {
  1526. uint64_t reserved_59_63:5;
  1527. uint64_t mpi:1;
  1528. uint64_t pcm:1;
  1529. uint64_t usb:1;
  1530. uint64_t timer:4;
  1531. uint64_t reserved_51_51:1;
  1532. uint64_t ipd_drp:1;
  1533. uint64_t reserved_49_49:1;
  1534. uint64_t gmx_drp:1;
  1535. uint64_t reserved_47_47:1;
  1536. uint64_t rml:1;
  1537. uint64_t twsi:1;
  1538. uint64_t wdog_sum:1;
  1539. uint64_t pci_msi:4;
  1540. uint64_t pci_int:4;
  1541. uint64_t uart:2;
  1542. uint64_t mbox:2;
  1543. uint64_t gpio:16;
  1544. uint64_t workq:16;
  1545. } cn50xx;
  1546. struct cvmx_ciu_intx_sum4_cn52xx {
  1547. uint64_t bootdma:1;
  1548. uint64_t mii:1;
  1549. uint64_t ipdppthr:1;
  1550. uint64_t powiq:1;
  1551. uint64_t twsi2:1;
  1552. uint64_t reserved_57_58:2;
  1553. uint64_t usb:1;
  1554. uint64_t timer:4;
  1555. uint64_t reserved_51_51:1;
  1556. uint64_t ipd_drp:1;
  1557. uint64_t reserved_49_49:1;
  1558. uint64_t gmx_drp:1;
  1559. uint64_t trace:1;
  1560. uint64_t rml:1;
  1561. uint64_t twsi:1;
  1562. uint64_t wdog_sum:1;
  1563. uint64_t pci_msi:4;
  1564. uint64_t pci_int:4;
  1565. uint64_t uart:2;
  1566. uint64_t mbox:2;
  1567. uint64_t gpio:16;
  1568. uint64_t workq:16;
  1569. } cn52xx;
  1570. struct cvmx_ciu_intx_sum4_cn52xx cn52xxp1;
  1571. struct cvmx_ciu_intx_sum4_cn56xx {
  1572. uint64_t bootdma:1;
  1573. uint64_t mii:1;
  1574. uint64_t ipdppthr:1;
  1575. uint64_t powiq:1;
  1576. uint64_t twsi2:1;
  1577. uint64_t reserved_57_58:2;
  1578. uint64_t usb:1;
  1579. uint64_t timer:4;
  1580. uint64_t key_zero:1;
  1581. uint64_t ipd_drp:1;
  1582. uint64_t gmx_drp:2;
  1583. uint64_t trace:1;
  1584. uint64_t rml:1;
  1585. uint64_t twsi:1;
  1586. uint64_t wdog_sum:1;
  1587. uint64_t pci_msi:4;
  1588. uint64_t pci_int:4;
  1589. uint64_t uart:2;
  1590. uint64_t mbox:2;
  1591. uint64_t gpio:16;
  1592. uint64_t workq:16;
  1593. } cn56xx;
  1594. struct cvmx_ciu_intx_sum4_cn56xx cn56xxp1;
  1595. struct cvmx_ciu_intx_sum4_cn58xx {
  1596. uint64_t reserved_56_63:8;
  1597. uint64_t timer:4;
  1598. uint64_t key_zero:1;
  1599. uint64_t ipd_drp:1;
  1600. uint64_t gmx_drp:2;
  1601. uint64_t trace:1;
  1602. uint64_t rml:1;
  1603. uint64_t twsi:1;
  1604. uint64_t wdog_sum:1;
  1605. uint64_t pci_msi:4;
  1606. uint64_t pci_int:4;
  1607. uint64_t uart:2;
  1608. uint64_t mbox:2;
  1609. uint64_t gpio:16;
  1610. uint64_t workq:16;
  1611. } cn58xx;
  1612. struct cvmx_ciu_intx_sum4_cn58xx cn58xxp1;
  1613. struct cvmx_ciu_intx_sum4_cn52xx cn63xx;
  1614. struct cvmx_ciu_intx_sum4_cn52xx cn63xxp1;
  1615. };
  1616. union cvmx_ciu_int33_sum0 {
  1617. uint64_t u64;
  1618. struct cvmx_ciu_int33_sum0_s {
  1619. uint64_t bootdma:1;
  1620. uint64_t mii:1;
  1621. uint64_t ipdppthr:1;
  1622. uint64_t powiq:1;
  1623. uint64_t twsi2:1;
  1624. uint64_t reserved_57_58:2;
  1625. uint64_t usb:1;
  1626. uint64_t timer:4;
  1627. uint64_t reserved_51_51:1;
  1628. uint64_t ipd_drp:1;
  1629. uint64_t reserved_49_49:1;
  1630. uint64_t gmx_drp:1;
  1631. uint64_t trace:1;
  1632. uint64_t rml:1;
  1633. uint64_t twsi:1;
  1634. uint64_t wdog_sum:1;
  1635. uint64_t pci_msi:4;
  1636. uint64_t pci_int:4;
  1637. uint64_t uart:2;
  1638. uint64_t mbox:2;
  1639. uint64_t gpio:16;
  1640. uint64_t workq:16;
  1641. } s;
  1642. struct cvmx_ciu_int33_sum0_s cn63xx;
  1643. struct cvmx_ciu_int33_sum0_s cn63xxp1;
  1644. };
  1645. union cvmx_ciu_int_dbg_sel {
  1646. uint64_t u64;
  1647. struct cvmx_ciu_int_dbg_sel_s {
  1648. uint64_t reserved_19_63:45;
  1649. uint64_t sel:3;
  1650. uint64_t reserved_10_15:6;
  1651. uint64_t irq:2;
  1652. uint64_t reserved_3_7:5;
  1653. uint64_t pp:3;
  1654. } s;
  1655. struct cvmx_ciu_int_dbg_sel_s cn63xx;
  1656. };
  1657. union cvmx_ciu_int_sum1 {
  1658. uint64_t u64;
  1659. struct cvmx_ciu_int_sum1_s {
  1660. uint64_t rst:1;
  1661. uint64_t reserved_57_62:6;
  1662. uint64_t dfm:1;
  1663. uint64_t reserved_53_55:3;
  1664. uint64_t lmc0:1;
  1665. uint64_t srio1:1;
  1666. uint64_t srio0:1;
  1667. uint64_t pem1:1;
  1668. uint64_t pem0:1;
  1669. uint64_t ptp:1;
  1670. uint64_t agl:1;
  1671. uint64_t reserved_37_45:9;
  1672. uint64_t agx0:1;
  1673. uint64_t dpi:1;
  1674. uint64_t sli:1;
  1675. uint64_t usb:1;
  1676. uint64_t dfa:1;
  1677. uint64_t key:1;
  1678. uint64_t rad:1;
  1679. uint64_t tim:1;
  1680. uint64_t zip:1;
  1681. uint64_t pko:1;
  1682. uint64_t pip:1;
  1683. uint64_t ipd:1;
  1684. uint64_t l2c:1;
  1685. uint64_t pow:1;
  1686. uint64_t fpa:1;
  1687. uint64_t iob:1;
  1688. uint64_t mio:1;
  1689. uint64_t nand:1;
  1690. uint64_t mii1:1;
  1691. uint64_t usb1:1;
  1692. uint64_t uart2:1;
  1693. uint64_t wdog:16;
  1694. } s;
  1695. struct cvmx_ciu_int_sum1_cn30xx {
  1696. uint64_t reserved_1_63:63;
  1697. uint64_t wdog:1;
  1698. } cn30xx;
  1699. struct cvmx_ciu_int_sum1_cn31xx {
  1700. uint64_t reserved_2_63:62;
  1701. uint64_t wdog:2;
  1702. } cn31xx;
  1703. struct cvmx_ciu_int_sum1_cn38xx {
  1704. uint64_t reserved_16_63:48;
  1705. uint64_t wdog:16;
  1706. } cn38xx;
  1707. struct cvmx_ciu_int_sum1_cn38xx cn38xxp2;
  1708. struct cvmx_ciu_int_sum1_cn31xx cn50xx;
  1709. struct cvmx_ciu_int_sum1_cn52xx {
  1710. uint64_t reserved_20_63:44;
  1711. uint64_t nand:1;
  1712. uint64_t mii1:1;
  1713. uint64_t usb1:1;
  1714. uint64_t uart2:1;
  1715. uint64_t reserved_4_15:12;
  1716. uint64_t wdog:4;
  1717. } cn52xx;
  1718. struct cvmx_ciu_int_sum1_cn52xxp1 {
  1719. uint64_t reserved_19_63:45;
  1720. uint64_t mii1:1;
  1721. uint64_t usb1:1;
  1722. uint64_t uart2:1;
  1723. uint64_t reserved_4_15:12;
  1724. uint64_t wdog:4;
  1725. } cn52xxp1;
  1726. struct cvmx_ciu_int_sum1_cn56xx {
  1727. uint64_t reserved_12_63:52;
  1728. uint64_t wdog:12;
  1729. } cn56xx;
  1730. struct cvmx_ciu_int_sum1_cn56xx cn56xxp1;
  1731. struct cvmx_ciu_int_sum1_cn38xx cn58xx;
  1732. struct cvmx_ciu_int_sum1_cn38xx cn58xxp1;
  1733. struct cvmx_ciu_int_sum1_cn63xx {
  1734. uint64_t rst:1;
  1735. uint64_t reserved_57_62:6;
  1736. uint64_t dfm:1;
  1737. uint64_t reserved_53_55:3;
  1738. uint64_t lmc0:1;
  1739. uint64_t srio1:1;
  1740. uint64_t srio0:1;
  1741. uint64_t pem1:1;
  1742. uint64_t pem0:1;
  1743. uint64_t ptp:1;
  1744. uint64_t agl:1;
  1745. uint64_t reserved_37_45:9;
  1746. uint64_t agx0:1;
  1747. uint64_t dpi:1;
  1748. uint64_t sli:1;
  1749. uint64_t usb:1;
  1750. uint64_t dfa:1;
  1751. uint64_t key:1;
  1752. uint64_t rad:1;
  1753. uint64_t tim:1;
  1754. uint64_t zip:1;
  1755. uint64_t pko:1;
  1756. uint64_t pip:1;
  1757. uint64_t ipd:1;
  1758. uint64_t l2c:1;
  1759. uint64_t pow:1;
  1760. uint64_t fpa:1;
  1761. uint64_t iob:1;
  1762. uint64_t mio:1;
  1763. uint64_t nand:1;
  1764. uint64_t mii1:1;
  1765. uint64_t reserved_6_17:12;
  1766. uint64_t wdog:6;
  1767. } cn63xx;
  1768. struct cvmx_ciu_int_sum1_cn63xx cn63xxp1;
  1769. };
  1770. union cvmx_ciu_mbox_clrx {
  1771. uint64_t u64;
  1772. struct cvmx_ciu_mbox_clrx_s {
  1773. uint64_t reserved_32_63:32;
  1774. uint64_t bits:32;
  1775. } s;
  1776. struct cvmx_ciu_mbox_clrx_s cn30xx;
  1777. struct cvmx_ciu_mbox_clrx_s cn31xx;
  1778. struct cvmx_ciu_mbox_clrx_s cn38xx;
  1779. struct cvmx_ciu_mbox_clrx_s cn38xxp2;
  1780. struct cvmx_ciu_mbox_clrx_s cn50xx;
  1781. struct cvmx_ciu_mbox_clrx_s cn52xx;
  1782. struct cvmx_ciu_mbox_clrx_s cn52xxp1;
  1783. struct cvmx_ciu_mbox_clrx_s cn56xx;
  1784. struct cvmx_ciu_mbox_clrx_s cn56xxp1;
  1785. struct cvmx_ciu_mbox_clrx_s cn58xx;
  1786. struct cvmx_ciu_mbox_clrx_s cn58xxp1;
  1787. struct cvmx_ciu_mbox_clrx_s cn63xx;
  1788. struct cvmx_ciu_mbox_clrx_s cn63xxp1;
  1789. };
  1790. union cvmx_ciu_mbox_setx {
  1791. uint64_t u64;
  1792. struct cvmx_ciu_mbox_setx_s {
  1793. uint64_t reserved_32_63:32;
  1794. uint64_t bits:32;
  1795. } s;
  1796. struct cvmx_ciu_mbox_setx_s cn30xx;
  1797. struct cvmx_ciu_mbox_setx_s cn31xx;
  1798. struct cvmx_ciu_mbox_setx_s cn38xx;
  1799. struct cvmx_ciu_mbox_setx_s cn38xxp2;
  1800. struct cvmx_ciu_mbox_setx_s cn50xx;
  1801. struct cvmx_ciu_mbox_setx_s cn52xx;
  1802. struct cvmx_ciu_mbox_setx_s cn52xxp1;
  1803. struct cvmx_ciu_mbox_setx_s cn56xx;
  1804. struct cvmx_ciu_mbox_setx_s cn56xxp1;
  1805. struct cvmx_ciu_mbox_setx_s cn58xx;
  1806. struct cvmx_ciu_mbox_setx_s cn58xxp1;
  1807. struct cvmx_ciu_mbox_setx_s cn63xx;
  1808. struct cvmx_ciu_mbox_setx_s cn63xxp1;
  1809. };
  1810. union cvmx_ciu_nmi {
  1811. uint64_t u64;
  1812. struct cvmx_ciu_nmi_s {
  1813. uint64_t reserved_16_63:48;
  1814. uint64_t nmi:16;
  1815. } s;
  1816. struct cvmx_ciu_nmi_cn30xx {
  1817. uint64_t reserved_1_63:63;
  1818. uint64_t nmi:1;
  1819. } cn30xx;
  1820. struct cvmx_ciu_nmi_cn31xx {
  1821. uint64_t reserved_2_63:62;
  1822. uint64_t nmi:2;
  1823. } cn31xx;
  1824. struct cvmx_ciu_nmi_s cn38xx;
  1825. struct cvmx_ciu_nmi_s cn38xxp2;
  1826. struct cvmx_ciu_nmi_cn31xx cn50xx;
  1827. struct cvmx_ciu_nmi_cn52xx {
  1828. uint64_t reserved_4_63:60;
  1829. uint64_t nmi:4;
  1830. } cn52xx;
  1831. struct cvmx_ciu_nmi_cn52xx cn52xxp1;
  1832. struct cvmx_ciu_nmi_cn56xx {
  1833. uint64_t reserved_12_63:52;
  1834. uint64_t nmi:12;
  1835. } cn56xx;
  1836. struct cvmx_ciu_nmi_cn56xx cn56xxp1;
  1837. struct cvmx_ciu_nmi_s cn58xx;
  1838. struct cvmx_ciu_nmi_s cn58xxp1;
  1839. struct cvmx_ciu_nmi_cn63xx {
  1840. uint64_t reserved_6_63:58;
  1841. uint64_t nmi:6;
  1842. } cn63xx;
  1843. struct cvmx_ciu_nmi_cn63xx cn63xxp1;
  1844. };
  1845. union cvmx_ciu_pci_inta {
  1846. uint64_t u64;
  1847. struct cvmx_ciu_pci_inta_s {
  1848. uint64_t reserved_2_63:62;
  1849. uint64_t intr:2;
  1850. } s;
  1851. struct cvmx_ciu_pci_inta_s cn30xx;
  1852. struct cvmx_ciu_pci_inta_s cn31xx;
  1853. struct cvmx_ciu_pci_inta_s cn38xx;
  1854. struct cvmx_ciu_pci_inta_s cn38xxp2;
  1855. struct cvmx_ciu_pci_inta_s cn50xx;
  1856. struct cvmx_ciu_pci_inta_s cn52xx;
  1857. struct cvmx_ciu_pci_inta_s cn52xxp1;
  1858. struct cvmx_ciu_pci_inta_s cn56xx;
  1859. struct cvmx_ciu_pci_inta_s cn56xxp1;
  1860. struct cvmx_ciu_pci_inta_s cn58xx;
  1861. struct cvmx_ciu_pci_inta_s cn58xxp1;
  1862. struct cvmx_ciu_pci_inta_s cn63xx;
  1863. struct cvmx_ciu_pci_inta_s cn63xxp1;
  1864. };
  1865. union cvmx_ciu_pp_dbg {
  1866. uint64_t u64;
  1867. struct cvmx_ciu_pp_dbg_s {
  1868. uint64_t reserved_16_63:48;
  1869. uint64_t ppdbg:16;
  1870. } s;
  1871. struct cvmx_ciu_pp_dbg_cn30xx {
  1872. uint64_t reserved_1_63:63;
  1873. uint64_t ppdbg:1;
  1874. } cn30xx;
  1875. struct cvmx_ciu_pp_dbg_cn31xx {
  1876. uint64_t reserved_2_63:62;
  1877. uint64_t ppdbg:2;
  1878. } cn31xx;
  1879. struct cvmx_ciu_pp_dbg_s cn38xx;
  1880. struct cvmx_ciu_pp_dbg_s cn38xxp2;
  1881. struct cvmx_ciu_pp_dbg_cn31xx cn50xx;
  1882. struct cvmx_ciu_pp_dbg_cn52xx {
  1883. uint64_t reserved_4_63:60;
  1884. uint64_t ppdbg:4;
  1885. } cn52xx;
  1886. struct cvmx_ciu_pp_dbg_cn52xx cn52xxp1;
  1887. struct cvmx_ciu_pp_dbg_cn56xx {
  1888. uint64_t reserved_12_63:52;
  1889. uint64_t ppdbg:12;
  1890. } cn56xx;
  1891. struct cvmx_ciu_pp_dbg_cn56xx cn56xxp1;
  1892. struct cvmx_ciu_pp_dbg_s cn58xx;
  1893. struct cvmx_ciu_pp_dbg_s cn58xxp1;
  1894. struct cvmx_ciu_pp_dbg_cn63xx {
  1895. uint64_t reserved_6_63:58;
  1896. uint64_t ppdbg:6;
  1897. } cn63xx;
  1898. struct cvmx_ciu_pp_dbg_cn63xx cn63xxp1;
  1899. };
  1900. union cvmx_ciu_pp_pokex {
  1901. uint64_t u64;
  1902. struct cvmx_ciu_pp_pokex_s {
  1903. uint64_t poke:64;
  1904. } s;
  1905. struct cvmx_ciu_pp_pokex_s cn30xx;
  1906. struct cvmx_ciu_pp_pokex_s cn31xx;
  1907. struct cvmx_ciu_pp_pokex_s cn38xx;
  1908. struct cvmx_ciu_pp_pokex_s cn38xxp2;
  1909. struct cvmx_ciu_pp_pokex_s cn50xx;
  1910. struct cvmx_ciu_pp_pokex_s cn52xx;
  1911. struct cvmx_ciu_pp_pokex_s cn52xxp1;
  1912. struct cvmx_ciu_pp_pokex_s cn56xx;
  1913. struct cvmx_ciu_pp_pokex_s cn56xxp1;
  1914. struct cvmx_ciu_pp_pokex_s cn58xx;
  1915. struct cvmx_ciu_pp_pokex_s cn58xxp1;
  1916. struct cvmx_ciu_pp_pokex_s cn63xx;
  1917. struct cvmx_ciu_pp_pokex_s cn63xxp1;
  1918. };
  1919. union cvmx_ciu_pp_rst {
  1920. uint64_t u64;
  1921. struct cvmx_ciu_pp_rst_s {
  1922. uint64_t reserved_16_63:48;
  1923. uint64_t rst:15;
  1924. uint64_t rst0:1;
  1925. } s;
  1926. struct cvmx_ciu_pp_rst_cn30xx {
  1927. uint64_t reserved_1_63:63;
  1928. uint64_t rst0:1;
  1929. } cn30xx;
  1930. struct cvmx_ciu_pp_rst_cn31xx {
  1931. uint64_t reserved_2_63:62;
  1932. uint64_t rst:1;
  1933. uint64_t rst0:1;
  1934. } cn31xx;
  1935. struct cvmx_ciu_pp_rst_s cn38xx;
  1936. struct cvmx_ciu_pp_rst_s cn38xxp2;
  1937. struct cvmx_ciu_pp_rst_cn31xx cn50xx;
  1938. struct cvmx_ciu_pp_rst_cn52xx {
  1939. uint64_t reserved_4_63:60;
  1940. uint64_t rst:3;
  1941. uint64_t rst0:1;
  1942. } cn52xx;
  1943. struct cvmx_ciu_pp_rst_cn52xx cn52xxp1;
  1944. struct cvmx_ciu_pp_rst_cn56xx {
  1945. uint64_t reserved_12_63:52;
  1946. uint64_t rst:11;
  1947. uint64_t rst0:1;
  1948. } cn56xx;
  1949. struct cvmx_ciu_pp_rst_cn56xx cn56xxp1;
  1950. struct cvmx_ciu_pp_rst_s cn58xx;
  1951. struct cvmx_ciu_pp_rst_s cn58xxp1;
  1952. struct cvmx_ciu_pp_rst_cn63xx {
  1953. uint64_t reserved_6_63:58;
  1954. uint64_t rst:5;
  1955. uint64_t rst0:1;
  1956. } cn63xx;
  1957. struct cvmx_ciu_pp_rst_cn63xx cn63xxp1;
  1958. };
  1959. union cvmx_ciu_qlm0 {
  1960. uint64_t u64;
  1961. struct cvmx_ciu_qlm0_s {
  1962. uint64_t g2bypass:1;
  1963. uint64_t reserved_53_62:10;
  1964. uint64_t g2deemph:5;
  1965. uint64_t reserved_45_47:3;
  1966. uint64_t g2margin:5;
  1967. uint64_t reserved_32_39:8;
  1968. uint64_t txbypass:1;
  1969. uint64_t reserved_21_30:10;
  1970. uint64_t txdeemph:5;
  1971. uint64_t reserved_13_15:3;
  1972. uint64_t txmargin:5;
  1973. uint64_t reserved_4_7:4;
  1974. uint64_t lane_en:4;
  1975. } s;
  1976. struct cvmx_ciu_qlm0_s cn63xx;
  1977. struct cvmx_ciu_qlm0_cn63xxp1 {
  1978. uint64_t reserved_32_63:32;
  1979. uint64_t txbypass:1;
  1980. uint64_t reserved_20_30:11;
  1981. uint64_t txdeemph:4;
  1982. uint64_t reserved_13_15:3;
  1983. uint64_t txmargin:5;
  1984. uint64_t reserved_4_7:4;
  1985. uint64_t lane_en:4;
  1986. } cn63xxp1;
  1987. };
  1988. union cvmx_ciu_qlm1 {
  1989. uint64_t u64;
  1990. struct cvmx_ciu_qlm1_s {
  1991. uint64_t g2bypass:1;
  1992. uint64_t reserved_53_62:10;
  1993. uint64_t g2deemph:5;
  1994. uint64_t reserved_45_47:3;
  1995. uint64_t g2margin:5;
  1996. uint64_t reserved_32_39:8;
  1997. uint64_t txbypass:1;
  1998. uint64_t reserved_21_30:10;
  1999. uint64_t txdeemph:5;
  2000. uint64_t reserved_13_15:3;
  2001. uint64_t txmargin:5;
  2002. uint64_t reserved_4_7:4;
  2003. uint64_t lane_en:4;
  2004. } s;
  2005. struct cvmx_ciu_qlm1_s cn63xx;
  2006. struct cvmx_ciu_qlm1_cn63xxp1 {
  2007. uint64_t reserved_32_63:32;
  2008. uint64_t txbypass:1;
  2009. uint64_t reserved_20_30:11;
  2010. uint64_t txdeemph:4;
  2011. uint64_t reserved_13_15:3;
  2012. uint64_t txmargin:5;
  2013. uint64_t reserved_4_7:4;
  2014. uint64_t lane_en:4;
  2015. } cn63xxp1;
  2016. };
  2017. union cvmx_ciu_qlm2 {
  2018. uint64_t u64;
  2019. struct cvmx_ciu_qlm2_s {
  2020. uint64_t reserved_32_63:32;
  2021. uint64_t txbypass:1;
  2022. uint64_t reserved_21_30:10;
  2023. uint64_t txdeemph:5;
  2024. uint64_t reserved_13_15:3;
  2025. uint64_t txmargin:5;
  2026. uint64_t reserved_4_7:4;
  2027. uint64_t lane_en:4;
  2028. } s;
  2029. struct cvmx_ciu_qlm2_s cn63xx;
  2030. struct cvmx_ciu_qlm2_cn63xxp1 {
  2031. uint64_t reserved_32_63:32;
  2032. uint64_t txbypass:1;
  2033. uint64_t reserved_20_30:11;
  2034. uint64_t txdeemph:4;
  2035. uint64_t reserved_13_15:3;
  2036. uint64_t txmargin:5;
  2037. uint64_t reserved_4_7:4;
  2038. uint64_t lane_en:4;
  2039. } cn63xxp1;
  2040. };
  2041. union cvmx_ciu_qlm_dcok {
  2042. uint64_t u64;
  2043. struct cvmx_ciu_qlm_dcok_s {
  2044. uint64_t reserved_4_63:60;
  2045. uint64_t qlm_dcok:4;
  2046. } s;
  2047. struct cvmx_ciu_qlm_dcok_cn52xx {
  2048. uint64_t reserved_2_63:62;
  2049. uint64_t qlm_dcok:2;
  2050. } cn52xx;
  2051. struct cvmx_ciu_qlm_dcok_cn52xx cn52xxp1;
  2052. struct cvmx_ciu_qlm_dcok_s cn56xx;
  2053. struct cvmx_ciu_qlm_dcok_s cn56xxp1;
  2054. };
  2055. union cvmx_ciu_qlm_jtgc {
  2056. uint64_t u64;
  2057. struct cvmx_ciu_qlm_jtgc_s {
  2058. uint64_t reserved_11_63:53;
  2059. uint64_t clk_div:3;
  2060. uint64_t reserved_6_7:2;
  2061. uint64_t mux_sel:2;
  2062. uint64_t bypass:4;
  2063. } s;
  2064. struct cvmx_ciu_qlm_jtgc_cn52xx {
  2065. uint64_t reserved_11_63:53;
  2066. uint64_t clk_div:3;
  2067. uint64_t reserved_5_7:3;
  2068. uint64_t mux_sel:1;
  2069. uint64_t reserved_2_3:2;
  2070. uint64_t bypass:2;
  2071. } cn52xx;
  2072. struct cvmx_ciu_qlm_jtgc_cn52xx cn52xxp1;
  2073. struct cvmx_ciu_qlm_jtgc_s cn56xx;
  2074. struct cvmx_ciu_qlm_jtgc_s cn56xxp1;
  2075. struct cvmx_ciu_qlm_jtgc_cn63xx {
  2076. uint64_t reserved_11_63:53;
  2077. uint64_t clk_div:3;
  2078. uint64_t reserved_6_7:2;
  2079. uint64_t mux_sel:2;
  2080. uint64_t reserved_3_3:1;
  2081. uint64_t bypass:3;
  2082. } cn63xx;
  2083. struct cvmx_ciu_qlm_jtgc_cn63xx cn63xxp1;
  2084. };
  2085. union cvmx_ciu_qlm_jtgd {
  2086. uint64_t u64;
  2087. struct cvmx_ciu_qlm_jtgd_s {
  2088. uint64_t capture:1;
  2089. uint64_t shift:1;
  2090. uint64_t update:1;
  2091. uint64_t reserved_44_60:17;
  2092. uint64_t select:4;
  2093. uint64_t reserved_37_39:3;
  2094. uint64_t shft_cnt:5;
  2095. uint64_t shft_reg:32;
  2096. } s;
  2097. struct cvmx_ciu_qlm_jtgd_cn52xx {
  2098. uint64_t capture:1;
  2099. uint64_t shift:1;
  2100. uint64_t update:1;
  2101. uint64_t reserved_42_60:19;
  2102. uint64_t select:2;
  2103. uint64_t reserved_37_39:3;
  2104. uint64_t shft_cnt:5;
  2105. uint64_t shft_reg:32;
  2106. } cn52xx;
  2107. struct cvmx_ciu_qlm_jtgd_cn52xx cn52xxp1;
  2108. struct cvmx_ciu_qlm_jtgd_s cn56xx;
  2109. struct cvmx_ciu_qlm_jtgd_cn56xxp1 {
  2110. uint64_t capture:1;
  2111. uint64_t shift:1;
  2112. uint64_t update:1;
  2113. uint64_t reserved_37_60:24;
  2114. uint64_t shft_cnt:5;
  2115. uint64_t shft_reg:32;
  2116. } cn56xxp1;
  2117. struct cvmx_ciu_qlm_jtgd_cn63xx {
  2118. uint64_t capture:1;
  2119. uint64_t shift:1;
  2120. uint64_t update:1;
  2121. uint64_t reserved_43_60:18;
  2122. uint64_t select:3;
  2123. uint64_t reserved_37_39:3;
  2124. uint64_t shft_cnt:5;
  2125. uint64_t shft_reg:32;
  2126. } cn63xx;
  2127. struct cvmx_ciu_qlm_jtgd_cn63xx cn63xxp1;
  2128. };
  2129. union cvmx_ciu_soft_bist {
  2130. uint64_t u64;
  2131. struct cvmx_ciu_soft_bist_s {
  2132. uint64_t reserved_1_63:63;
  2133. uint64_t soft_bist:1;
  2134. } s;
  2135. struct cvmx_ciu_soft_bist_s cn30xx;
  2136. struct cvmx_ciu_soft_bist_s cn31xx;
  2137. struct cvmx_ciu_soft_bist_s cn38xx;
  2138. struct cvmx_ciu_soft_bist_s cn38xxp2;
  2139. struct cvmx_ciu_soft_bist_s cn50xx;
  2140. struct cvmx_ciu_soft_bist_s cn52xx;
  2141. struct cvmx_ciu_soft_bist_s cn52xxp1;
  2142. struct cvmx_ciu_soft_bist_s cn56xx;
  2143. struct cvmx_ciu_soft_bist_s cn56xxp1;
  2144. struct cvmx_ciu_soft_bist_s cn58xx;
  2145. struct cvmx_ciu_soft_bist_s cn58xxp1;
  2146. struct cvmx_ciu_soft_bist_s cn63xx;
  2147. struct cvmx_ciu_soft_bist_s cn63xxp1;
  2148. };
  2149. union cvmx_ciu_soft_prst {
  2150. uint64_t u64;
  2151. struct cvmx_ciu_soft_prst_s {
  2152. uint64_t reserved_3_63:61;
  2153. uint64_t host64:1;
  2154. uint64_t npi:1;
  2155. uint64_t soft_prst:1;
  2156. } s;
  2157. struct cvmx_ciu_soft_prst_s cn30xx;
  2158. struct cvmx_ciu_soft_prst_s cn31xx;
  2159. struct cvmx_ciu_soft_prst_s cn38xx;
  2160. struct cvmx_ciu_soft_prst_s cn38xxp2;
  2161. struct cvmx_ciu_soft_prst_s cn50xx;
  2162. struct cvmx_ciu_soft_prst_cn52xx {
  2163. uint64_t reserved_1_63:63;
  2164. uint64_t soft_prst:1;
  2165. } cn52xx;
  2166. struct cvmx_ciu_soft_prst_cn52xx cn52xxp1;
  2167. struct cvmx_ciu_soft_prst_cn52xx cn56xx;
  2168. struct cvmx_ciu_soft_prst_cn52xx cn56xxp1;
  2169. struct cvmx_ciu_soft_prst_s cn58xx;
  2170. struct cvmx_ciu_soft_prst_s cn58xxp1;
  2171. struct cvmx_ciu_soft_prst_cn52xx cn63xx;
  2172. struct cvmx_ciu_soft_prst_cn52xx cn63xxp1;
  2173. };
  2174. union cvmx_ciu_soft_prst1 {
  2175. uint64_t u64;
  2176. struct cvmx_ciu_soft_prst1_s {
  2177. uint64_t reserved_1_63:63;
  2178. uint64_t soft_prst:1;
  2179. } s;
  2180. struct cvmx_ciu_soft_prst1_s cn52xx;
  2181. struct cvmx_ciu_soft_prst1_s cn52xxp1;
  2182. struct cvmx_ciu_soft_prst1_s cn56xx;
  2183. struct cvmx_ciu_soft_prst1_s cn56xxp1;
  2184. struct cvmx_ciu_soft_prst1_s cn63xx;
  2185. struct cvmx_ciu_soft_prst1_s cn63xxp1;
  2186. };
  2187. union cvmx_ciu_soft_rst {
  2188. uint64_t u64;
  2189. struct cvmx_ciu_soft_rst_s {
  2190. uint64_t reserved_1_63:63;
  2191. uint64_t soft_rst:1;
  2192. } s;
  2193. struct cvmx_ciu_soft_rst_s cn30xx;
  2194. struct cvmx_ciu_soft_rst_s cn31xx;
  2195. struct cvmx_ciu_soft_rst_s cn38xx;
  2196. struct cvmx_ciu_soft_rst_s cn38xxp2;
  2197. struct cvmx_ciu_soft_rst_s cn50xx;
  2198. struct cvmx_ciu_soft_rst_s cn52xx;
  2199. struct cvmx_ciu_soft_rst_s cn52xxp1;
  2200. struct cvmx_ciu_soft_rst_s cn56xx;
  2201. struct cvmx_ciu_soft_rst_s cn56xxp1;
  2202. struct cvmx_ciu_soft_rst_s cn58xx;
  2203. struct cvmx_ciu_soft_rst_s cn58xxp1;
  2204. struct cvmx_ciu_soft_rst_s cn63xx;
  2205. struct cvmx_ciu_soft_rst_s cn63xxp1;
  2206. };
  2207. union cvmx_ciu_timx {
  2208. uint64_t u64;
  2209. struct cvmx_ciu_timx_s {
  2210. uint64_t reserved_37_63:27;
  2211. uint64_t one_shot:1;
  2212. uint64_t len:36;
  2213. } s;
  2214. struct cvmx_ciu_timx_s cn30xx;
  2215. struct cvmx_ciu_timx_s cn31xx;
  2216. struct cvmx_ciu_timx_s cn38xx;
  2217. struct cvmx_ciu_timx_s cn38xxp2;
  2218. struct cvmx_ciu_timx_s cn50xx;
  2219. struct cvmx_ciu_timx_s cn52xx;
  2220. struct cvmx_ciu_timx_s cn52xxp1;
  2221. struct cvmx_ciu_timx_s cn56xx;
  2222. struct cvmx_ciu_timx_s cn56xxp1;
  2223. struct cvmx_ciu_timx_s cn58xx;
  2224. struct cvmx_ciu_timx_s cn58xxp1;
  2225. struct cvmx_ciu_timx_s cn63xx;
  2226. struct cvmx_ciu_timx_s cn63xxp1;
  2227. };
  2228. union cvmx_ciu_wdogx {
  2229. uint64_t u64;
  2230. struct cvmx_ciu_wdogx_s {
  2231. uint64_t reserved_46_63:18;
  2232. uint64_t gstopen:1;
  2233. uint64_t dstop:1;
  2234. uint64_t cnt:24;
  2235. uint64_t len:16;
  2236. uint64_t state:2;
  2237. uint64_t mode:2;
  2238. } s;
  2239. struct cvmx_ciu_wdogx_s cn30xx;
  2240. struct cvmx_ciu_wdogx_s cn31xx;
  2241. struct cvmx_ciu_wdogx_s cn38xx;
  2242. struct cvmx_ciu_wdogx_s cn38xxp2;
  2243. struct cvmx_ciu_wdogx_s cn50xx;
  2244. struct cvmx_ciu_wdogx_s cn52xx;
  2245. struct cvmx_ciu_wdogx_s cn52xxp1;
  2246. struct cvmx_ciu_wdogx_s cn56xx;
  2247. struct cvmx_ciu_wdogx_s cn56xxp1;
  2248. struct cvmx_ciu_wdogx_s cn58xx;
  2249. struct cvmx_ciu_wdogx_s cn58xxp1;
  2250. struct cvmx_ciu_wdogx_s cn63xx;
  2251. struct cvmx_ciu_wdogx_s cn63xxp1;
  2252. };
  2253. #endif