pic.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #ifndef _ASM_NLM_XLR_PIC_H
  35. #define _ASM_NLM_XLR_PIC_H
  36. #define PIC_CLKS_PER_SEC 66666666ULL
  37. /* PIC hardware interrupt numbers */
  38. #define PIC_IRT_WD_INDEX 0
  39. #define PIC_IRT_TIMER_0_INDEX 1
  40. #define PIC_IRT_TIMER_1_INDEX 2
  41. #define PIC_IRT_TIMER_2_INDEX 3
  42. #define PIC_IRT_TIMER_3_INDEX 4
  43. #define PIC_IRT_TIMER_4_INDEX 5
  44. #define PIC_IRT_TIMER_5_INDEX 6
  45. #define PIC_IRT_TIMER_6_INDEX 7
  46. #define PIC_IRT_TIMER_7_INDEX 8
  47. #define PIC_IRT_CLOCK_INDEX PIC_IRT_TIMER_7_INDEX
  48. #define PIC_IRT_UART_0_INDEX 9
  49. #define PIC_IRT_UART_1_INDEX 10
  50. #define PIC_IRT_I2C_0_INDEX 11
  51. #define PIC_IRT_I2C_1_INDEX 12
  52. #define PIC_IRT_PCMCIA_INDEX 13
  53. #define PIC_IRT_GPIO_INDEX 14
  54. #define PIC_IRT_HYPER_INDEX 15
  55. #define PIC_IRT_PCIX_INDEX 16
  56. /* XLS */
  57. #define PIC_IRT_CDE_INDEX 15
  58. #define PIC_IRT_BRIDGE_TB_XLS_INDEX 16
  59. /* XLS */
  60. #define PIC_IRT_GMAC0_INDEX 17
  61. #define PIC_IRT_GMAC1_INDEX 18
  62. #define PIC_IRT_GMAC2_INDEX 19
  63. #define PIC_IRT_GMAC3_INDEX 20
  64. #define PIC_IRT_XGS0_INDEX 21
  65. #define PIC_IRT_XGS1_INDEX 22
  66. #define PIC_IRT_HYPER_FATAL_INDEX 23
  67. #define PIC_IRT_PCIX_FATAL_INDEX 24
  68. #define PIC_IRT_BRIDGE_AERR_INDEX 25
  69. #define PIC_IRT_BRIDGE_BERR_INDEX 26
  70. #define PIC_IRT_BRIDGE_TB_XLR_INDEX 27
  71. #define PIC_IRT_BRIDGE_AERR_NMI_INDEX 28
  72. /* XLS */
  73. #define PIC_IRT_GMAC4_INDEX 21
  74. #define PIC_IRT_GMAC5_INDEX 22
  75. #define PIC_IRT_GMAC6_INDEX 23
  76. #define PIC_IRT_GMAC7_INDEX 24
  77. #define PIC_IRT_BRIDGE_ERR_INDEX 25
  78. #define PIC_IRT_PCIE_LINK0_INDEX 26
  79. #define PIC_IRT_PCIE_LINK1_INDEX 27
  80. #define PIC_IRT_PCIE_LINK2_INDEX 23
  81. #define PIC_IRT_PCIE_LINK3_INDEX 24
  82. #define PIC_IRT_PCIE_XLSB0_LINK2_INDEX 28
  83. #define PIC_IRT_PCIE_XLSB0_LINK3_INDEX 29
  84. #define PIC_IRT_SRIO_LINK0_INDEX 26
  85. #define PIC_IRT_SRIO_LINK1_INDEX 27
  86. #define PIC_IRT_SRIO_LINK2_INDEX 28
  87. #define PIC_IRT_SRIO_LINK3_INDEX 29
  88. #define PIC_IRT_PCIE_INT_INDEX 28
  89. #define PIC_IRT_PCIE_FATAL_INDEX 29
  90. #define PIC_IRT_GPIO_B_INDEX 30
  91. #define PIC_IRT_USB_INDEX 31
  92. /* XLS */
  93. #define PIC_NUM_IRTS 32
  94. #define PIC_CLOCK_TIMER 7
  95. /* PIC Registers */
  96. #define PIC_CTRL 0x00
  97. #define PIC_IPI 0x04
  98. #define PIC_INT_ACK 0x06
  99. #define WD_MAX_VAL_0 0x08
  100. #define WD_MAX_VAL_1 0x09
  101. #define WD_MASK_0 0x0a
  102. #define WD_MASK_1 0x0b
  103. #define WD_HEARBEAT_0 0x0c
  104. #define WD_HEARBEAT_1 0x0d
  105. #define PIC_IRT_0_BASE 0x40
  106. #define PIC_IRT_1_BASE 0x80
  107. #define PIC_TIMER_MAXVAL_0_BASE 0x100
  108. #define PIC_TIMER_MAXVAL_1_BASE 0x110
  109. #define PIC_TIMER_COUNT_0_BASE 0x120
  110. #define PIC_TIMER_COUNT_1_BASE 0x130
  111. #define PIC_IRT_0(picintr) (PIC_IRT_0_BASE + (picintr))
  112. #define PIC_IRT_1(picintr) (PIC_IRT_1_BASE + (picintr))
  113. #define PIC_TIMER_MAXVAL_0(i) (PIC_TIMER_MAXVAL_0_BASE + (i))
  114. #define PIC_TIMER_MAXVAL_1(i) (PIC_TIMER_MAXVAL_1_BASE + (i))
  115. #define PIC_TIMER_COUNT_0(i) (PIC_TIMER_COUNT_0_BASE + (i))
  116. #define PIC_TIMER_COUNT_1(i) (PIC_TIMER_COUNT_0_BASE + (i))
  117. /*
  118. * Mapping between hardware interrupt numbers and IRQs on CPU
  119. * we use a simple scheme to map PIC interrupts 0-31 to IRQs
  120. * 8-39. This leaves the IRQ 0-7 for cpu interrupts like
  121. * count/compare and FMN
  122. */
  123. #define PIC_IRQ_BASE 8
  124. #define PIC_INTR_TO_IRQ(i) (PIC_IRQ_BASE + (i))
  125. #define PIC_IRQ_TO_INTR(i) ((i) - PIC_IRQ_BASE)
  126. #define PIC_IRT_FIRST_IRQ PIC_IRQ_BASE
  127. #define PIC_WD_IRQ PIC_INTR_TO_IRQ(PIC_IRT_WD_INDEX)
  128. #define PIC_TIMER_0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_0_INDEX)
  129. #define PIC_TIMER_1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_1_INDEX)
  130. #define PIC_TIMER_2_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_2_INDEX)
  131. #define PIC_TIMER_3_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_3_INDEX)
  132. #define PIC_TIMER_4_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_4_INDEX)
  133. #define PIC_TIMER_5_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_5_INDEX)
  134. #define PIC_TIMER_6_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_6_INDEX)
  135. #define PIC_TIMER_7_IRQ PIC_INTR_TO_IRQ(PIC_IRT_TIMER_7_INDEX)
  136. #define PIC_CLOCK_IRQ (PIC_TIMER_7_IRQ)
  137. #define PIC_UART_0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_UART_0_INDEX)
  138. #define PIC_UART_1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_UART_1_INDEX)
  139. #define PIC_I2C_0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_I2C_0_INDEX)
  140. #define PIC_I2C_1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_I2C_1_INDEX)
  141. #define PIC_PCMCIA_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCMCIA_INDEX)
  142. #define PIC_GPIO_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GPIO_INDEX)
  143. #define PIC_HYPER_IRQ PIC_INTR_TO_IRQ(PIC_IRT_HYPER_INDEX)
  144. #define PIC_PCIX_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIX_INDEX)
  145. /* XLS */
  146. #define PIC_CDE_IRQ PIC_INTR_TO_IRQ(PIC_IRT_CDE_INDEX)
  147. #define PIC_BRIDGE_TB_XLS_IRQ PIC_INTR_TO_IRQ(PIC_IRT_BRIDGE_TB_XLS_INDEX)
  148. /* end XLS */
  149. #define PIC_GMAC_0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC0_INDEX)
  150. #define PIC_GMAC_1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC1_INDEX)
  151. #define PIC_GMAC_2_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC2_INDEX)
  152. #define PIC_GMAC_3_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC3_INDEX)
  153. #define PIC_XGS_0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_XGS0_INDEX)
  154. #define PIC_XGS_1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_XGS1_INDEX)
  155. #define PIC_HYPER_FATAL_IRQ PIC_INTR_TO_IRQ(PIC_IRT_HYPER_FATAL_INDEX)
  156. #define PIC_PCIX_FATAL_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIX_FATAL_INDEX)
  157. #define PIC_BRIDGE_AERR_IRQ PIC_INTR_TO_IRQ(PIC_IRT_BRIDGE_AERR_INDEX)
  158. #define PIC_BRIDGE_BERR_IRQ PIC_INTR_TO_IRQ(PIC_IRT_BRIDGE_BERR_INDEX)
  159. #define PIC_BRIDGE_TB_XLR_IRQ PIC_INTR_TO_IRQ(PIC_IRT_BRIDGE_TB_XLR_INDEX)
  160. #define PIC_BRIDGE_AERR_NMI_IRQ PIC_INTR_TO_IRQ(PIC_IRT_BRIDGE_AERR_NMI_INDEX)
  161. /* XLS defines */
  162. #define PIC_GMAC_4_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC4_INDEX)
  163. #define PIC_GMAC_5_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC5_INDEX)
  164. #define PIC_GMAC_6_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC6_INDEX)
  165. #define PIC_GMAC_7_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GMAC7_INDEX)
  166. #define PIC_BRIDGE_ERR_IRQ PIC_INTR_TO_IRQ(PIC_IRT_BRIDGE_ERR_INDEX)
  167. #define PIC_PCIE_LINK0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_LINK0_INDEX)
  168. #define PIC_PCIE_LINK1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_LINK1_INDEX)
  169. #define PIC_PCIE_LINK2_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_LINK2_INDEX)
  170. #define PIC_PCIE_LINK3_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_LINK3_INDEX)
  171. #define PIC_PCIE_XLSB0_LINK2_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_XLSB0_LINK2_INDEX)
  172. #define PIC_PCIE_XLSB0_LINK3_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_XLSB0_LINK3_INDEX)
  173. #define PIC_SRIO_LINK0_IRQ PIC_INTR_TO_IRQ(PIC_IRT_SRIO_LINK0_INDEX)
  174. #define PIC_SRIO_LINK1_IRQ PIC_INTR_TO_IRQ(PIC_IRT_SRIO_LINK1_INDEX)
  175. #define PIC_SRIO_LINK2_IRQ PIC_INTR_TO_IRQ(PIC_IRT_SRIO_LINK2_INDEX)
  176. #define PIC_SRIO_LINK3_IRQ PIC_INTR_TO_IRQ(PIC_IRT_SRIO_LINK3_INDEX)
  177. #define PIC_PCIE_INT_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_INT__INDEX)
  178. #define PIC_PCIE_FATAL_IRQ PIC_INTR_TO_IRQ(PIC_IRT_PCIE_FATAL_INDEX)
  179. #define PIC_GPIO_B_IRQ PIC_INTR_TO_IRQ(PIC_IRT_GPIO_B_INDEX)
  180. #define PIC_USB_IRQ PIC_INTR_TO_IRQ(PIC_IRT_USB_INDEX)
  181. #define PIC_IRT_LAST_IRQ PIC_USB_IRQ
  182. /* end XLS */
  183. #ifndef __ASSEMBLY__
  184. static inline void pic_send_ipi(u32 ipi)
  185. {
  186. nlm_reg_t *mmio = netlogic_io_mmio(NETLOGIC_IO_PIC_OFFSET);
  187. netlogic_write_reg(mmio, PIC_IPI, ipi);
  188. }
  189. static inline u32 pic_read_control(void)
  190. {
  191. nlm_reg_t *mmio = netlogic_io_mmio(NETLOGIC_IO_PIC_OFFSET);
  192. return netlogic_read_reg(mmio, PIC_CTRL);
  193. }
  194. static inline void pic_write_control(u32 control)
  195. {
  196. nlm_reg_t *mmio = netlogic_io_mmio(NETLOGIC_IO_PIC_OFFSET);
  197. netlogic_write_reg(mmio, PIC_CTRL, control);
  198. }
  199. static inline void pic_update_control(u32 control)
  200. {
  201. nlm_reg_t *mmio = netlogic_io_mmio(NETLOGIC_IO_PIC_OFFSET);
  202. netlogic_write_reg(mmio, PIC_CTRL,
  203. (control | netlogic_read_reg(mmio, PIC_CTRL)));
  204. }
  205. #define PIC_IRQ_IS_EDGE_TRIGGERED(irq) (((irq) >= PIC_TIMER_0_IRQ) && \
  206. ((irq) <= PIC_TIMER_7_IRQ))
  207. #define PIC_IRQ_IS_IRT(irq) (((irq) >= PIC_IRT_FIRST_IRQ) && \
  208. ((irq) <= PIC_IRT_LAST_IRQ))
  209. #endif
  210. #endif /* _ASM_NLM_XLR_PIC_H */