mips-extns.h 2.8 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #ifndef _ASM_NLM_MIPS_EXTS_H
  35. #define _ASM_NLM_MIPS_EXTS_H
  36. /*
  37. * XLR and XLP interrupt request and interrupt mask registers
  38. */
  39. #define read_c0_eirr() __read_64bit_c0_register($9, 6)
  40. #define read_c0_eimr() __read_64bit_c0_register($9, 7)
  41. #define write_c0_eirr(val) __write_64bit_c0_register($9, 6, val)
  42. /*
  43. * Writing EIMR in 32 bit is a special case, the lower 8 bit of the
  44. * EIMR is shadowed in the status register, so we cannot save and
  45. * restore status register for split read.
  46. */
  47. #define write_c0_eimr(val) \
  48. do { \
  49. if (sizeof(unsigned long) == 4) { \
  50. unsigned long __flags; \
  51. \
  52. local_irq_save(__flags); \
  53. __asm__ __volatile__( \
  54. ".set\tmips64\n\t" \
  55. "dsll\t%L0, %L0, 32\n\t" \
  56. "dsrl\t%L0, %L0, 32\n\t" \
  57. "dsll\t%M0, %M0, 32\n\t" \
  58. "or\t%L0, %L0, %M0\n\t" \
  59. "dmtc0\t%L0, $9, 7\n\t" \
  60. ".set\tmips0" \
  61. : : "r" (val)); \
  62. __flags = (__flags & 0xffff00ff) | (((val) & 0xff) << 8);\
  63. local_irq_restore(__flags); \
  64. } else \
  65. __write_64bit_c0_register($9, 7, (val)); \
  66. } while (0)
  67. static inline int hard_smp_processor_id(void)
  68. {
  69. return __read_32bit_c0_register($15, 1) & 0x3ff;
  70. }
  71. #endif /*_ASM_NLM_MIPS_EXTS_H */