pb1550.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273
  1. /*
  2. * AMD Alchemy Semi PB1550 Reference Board
  3. * Board Registers defines.
  4. *
  5. * Copyright 2004 Embedded Edge LLC.
  6. * Copyright 2005 Ralf Baechle (ralf@linux-mips.org)
  7. *
  8. * ########################################################################
  9. *
  10. * This program is free software; you can distribute it and/or modify it
  11. * under the terms of the GNU General Public License (Version 2) as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  17. * for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  22. *
  23. * ########################################################################
  24. *
  25. *
  26. */
  27. #ifndef __ASM_PB1550_H
  28. #define __ASM_PB1550_H
  29. #include <linux/types.h>
  30. #include <asm/mach-au1x00/au1xxx_psc.h>
  31. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  32. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  33. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC3_TX
  34. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC3_RX
  35. #define SPI_PSC_BASE PSC0_BASE_ADDR
  36. #define AC97_PSC_BASE PSC1_BASE_ADDR
  37. #define SMBUS_PSC_BASE PSC2_BASE_ADDR
  38. #define I2S_PSC_BASE PSC3_BASE_ADDR
  39. /*
  40. * Timing values as described in databook, * ns value stripped of
  41. * lower 2 bits.
  42. * These defines are here rather than an SOC1550 generic file because
  43. * the parts chosen on another board may be different and may require
  44. * different timings.
  45. */
  46. #define NAND_T_H (18 >> 2)
  47. #define NAND_T_PUL (30 >> 2)
  48. #define NAND_T_SU (30 >> 2)
  49. #define NAND_T_WH (30 >> 2)
  50. /* Bitfield shift amounts */
  51. #define NAND_T_H_SHIFT 0
  52. #define NAND_T_PUL_SHIFT 4
  53. #define NAND_T_SU_SHIFT 8
  54. #define NAND_T_WH_SHIFT 12
  55. #define NAND_TIMING (((NAND_T_H & 0xF) << NAND_T_H_SHIFT) | \
  56. ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \
  57. ((NAND_T_SU & 0xF) << NAND_T_SU_SHIFT) | \
  58. ((NAND_T_WH & 0xF) << NAND_T_WH_SHIFT))
  59. #define NAND_CS 1
  60. /* Should be done by YAMON */
  61. #define NAND_STCFG 0x00400005 /* 8-bit NAND */
  62. #define NAND_STTIME 0x00007774 /* valid for 396 MHz SD=2 only */
  63. #define NAND_STADDR 0x12000FFF /* physical address 0x20000000 */
  64. #endif /* __ASM_PB1550_H */