bcm63xx_regs.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. #ifndef BCM63XX_REGS_H_
  2. #define BCM63XX_REGS_H_
  3. /*************************************************************************
  4. * _REG relative to RSET_PERF
  5. *************************************************************************/
  6. /* Chip Identifier / Revision register */
  7. #define PERF_REV_REG 0x0
  8. #define REV_CHIPID_SHIFT 16
  9. #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
  10. #define REV_REVID_SHIFT 0
  11. #define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
  12. /* Clock Control register */
  13. #define PERF_CKCTL_REG 0x4
  14. #define CKCTL_6338_ADSLPHY_EN (1 << 0)
  15. #define CKCTL_6338_MPI_EN (1 << 1)
  16. #define CKCTL_6338_DRAM_EN (1 << 2)
  17. #define CKCTL_6338_ENET_EN (1 << 4)
  18. #define CKCTL_6338_USBS_EN (1 << 4)
  19. #define CKCTL_6338_SAR_EN (1 << 5)
  20. #define CKCTL_6338_SPI_EN (1 << 9)
  21. #define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
  22. CKCTL_6338_MPI_EN | \
  23. CKCTL_6338_ENET_EN | \
  24. CKCTL_6338_SAR_EN | \
  25. CKCTL_6338_SPI_EN)
  26. #define CKCTL_6345_CPU_EN (1 << 0)
  27. #define CKCTL_6345_BUS_EN (1 << 1)
  28. #define CKCTL_6345_EBI_EN (1 << 2)
  29. #define CKCTL_6345_UART_EN (1 << 3)
  30. #define CKCTL_6345_ADSLPHY_EN (1 << 4)
  31. #define CKCTL_6345_ENET_EN (1 << 7)
  32. #define CKCTL_6345_USBH_EN (1 << 8)
  33. #define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
  34. CKCTL_6345_USBH_EN | \
  35. CKCTL_6345_ADSLPHY_EN)
  36. #define CKCTL_6348_ADSLPHY_EN (1 << 0)
  37. #define CKCTL_6348_MPI_EN (1 << 1)
  38. #define CKCTL_6348_SDRAM_EN (1 << 2)
  39. #define CKCTL_6348_M2M_EN (1 << 3)
  40. #define CKCTL_6348_ENET_EN (1 << 4)
  41. #define CKCTL_6348_SAR_EN (1 << 5)
  42. #define CKCTL_6348_USBS_EN (1 << 6)
  43. #define CKCTL_6348_USBH_EN (1 << 8)
  44. #define CKCTL_6348_SPI_EN (1 << 9)
  45. #define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
  46. CKCTL_6348_M2M_EN | \
  47. CKCTL_6348_ENET_EN | \
  48. CKCTL_6348_SAR_EN | \
  49. CKCTL_6348_USBS_EN | \
  50. CKCTL_6348_USBH_EN | \
  51. CKCTL_6348_SPI_EN)
  52. #define CKCTL_6358_ENET_EN (1 << 4)
  53. #define CKCTL_6358_ADSLPHY_EN (1 << 5)
  54. #define CKCTL_6358_PCM_EN (1 << 8)
  55. #define CKCTL_6358_SPI_EN (1 << 9)
  56. #define CKCTL_6358_USBS_EN (1 << 10)
  57. #define CKCTL_6358_SAR_EN (1 << 11)
  58. #define CKCTL_6358_EMUSB_EN (1 << 17)
  59. #define CKCTL_6358_ENET0_EN (1 << 18)
  60. #define CKCTL_6358_ENET1_EN (1 << 19)
  61. #define CKCTL_6358_USBSU_EN (1 << 20)
  62. #define CKCTL_6358_EPHY_EN (1 << 21)
  63. #define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
  64. CKCTL_6358_ADSLPHY_EN | \
  65. CKCTL_6358_PCM_EN | \
  66. CKCTL_6358_SPI_EN | \
  67. CKCTL_6358_USBS_EN | \
  68. CKCTL_6358_SAR_EN | \
  69. CKCTL_6358_EMUSB_EN | \
  70. CKCTL_6358_ENET0_EN | \
  71. CKCTL_6358_ENET1_EN | \
  72. CKCTL_6358_USBSU_EN | \
  73. CKCTL_6358_EPHY_EN)
  74. /* System PLL Control register */
  75. #define PERF_SYS_PLL_CTL_REG 0x8
  76. #define SYS_PLL_SOFT_RESET 0x1
  77. /* Interrupt Mask register */
  78. #define PERF_IRQMASK_REG 0xc
  79. /* Interrupt Status register */
  80. #define PERF_IRQSTAT_REG 0x10
  81. /* External Interrupt Configuration register */
  82. #define PERF_EXTIRQ_CFG_REG 0x14
  83. #define EXTIRQ_CFG_SENSE(x) (1 << (x))
  84. #define EXTIRQ_CFG_STAT(x) (1 << (x + 5))
  85. #define EXTIRQ_CFG_CLEAR(x) (1 << (x + 10))
  86. #define EXTIRQ_CFG_MASK(x) (1 << (x + 15))
  87. #define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 20))
  88. #define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 25))
  89. #define EXTIRQ_CFG_CLEAR_ALL (0xf << 10)
  90. #define EXTIRQ_CFG_MASK_ALL (0xf << 15)
  91. /* Soft Reset register */
  92. #define PERF_SOFTRESET_REG 0x28
  93. #define SOFTRESET_6338_SPI_MASK (1 << 0)
  94. #define SOFTRESET_6338_ENET_MASK (1 << 2)
  95. #define SOFTRESET_6338_USBH_MASK (1 << 3)
  96. #define SOFTRESET_6338_USBS_MASK (1 << 4)
  97. #define SOFTRESET_6338_ADSL_MASK (1 << 5)
  98. #define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
  99. #define SOFTRESET_6338_SAR_MASK (1 << 7)
  100. #define SOFTRESET_6338_ACLC_MASK (1 << 8)
  101. #define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
  102. #define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
  103. SOFTRESET_6338_ENET_MASK | \
  104. SOFTRESET_6338_USBH_MASK | \
  105. SOFTRESET_6338_USBS_MASK | \
  106. SOFTRESET_6338_ADSL_MASK | \
  107. SOFTRESET_6338_DMAMEM_MASK | \
  108. SOFTRESET_6338_SAR_MASK | \
  109. SOFTRESET_6338_ACLC_MASK | \
  110. SOFTRESET_6338_ADSLMIPSPLL_MASK)
  111. #define SOFTRESET_6348_SPI_MASK (1 << 0)
  112. #define SOFTRESET_6348_ENET_MASK (1 << 2)
  113. #define SOFTRESET_6348_USBH_MASK (1 << 3)
  114. #define SOFTRESET_6348_USBS_MASK (1 << 4)
  115. #define SOFTRESET_6348_ADSL_MASK (1 << 5)
  116. #define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
  117. #define SOFTRESET_6348_SAR_MASK (1 << 7)
  118. #define SOFTRESET_6348_ACLC_MASK (1 << 8)
  119. #define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
  120. #define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
  121. SOFTRESET_6348_ENET_MASK | \
  122. SOFTRESET_6348_USBH_MASK | \
  123. SOFTRESET_6348_USBS_MASK | \
  124. SOFTRESET_6348_ADSL_MASK | \
  125. SOFTRESET_6348_DMAMEM_MASK | \
  126. SOFTRESET_6348_SAR_MASK | \
  127. SOFTRESET_6348_ACLC_MASK | \
  128. SOFTRESET_6348_ADSLMIPSPLL_MASK)
  129. /* MIPS PLL control register */
  130. #define PERF_MIPSPLLCTL_REG 0x34
  131. #define MIPSPLLCTL_N1_SHIFT 20
  132. #define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
  133. #define MIPSPLLCTL_N2_SHIFT 15
  134. #define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
  135. #define MIPSPLLCTL_M1REF_SHIFT 12
  136. #define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
  137. #define MIPSPLLCTL_M2REF_SHIFT 9
  138. #define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
  139. #define MIPSPLLCTL_M1CPU_SHIFT 6
  140. #define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
  141. #define MIPSPLLCTL_M1BUS_SHIFT 3
  142. #define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
  143. #define MIPSPLLCTL_M2BUS_SHIFT 0
  144. #define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
  145. /* ADSL PHY PLL Control register */
  146. #define PERF_ADSLPLLCTL_REG 0x38
  147. #define ADSLPLLCTL_N1_SHIFT 20
  148. #define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
  149. #define ADSLPLLCTL_N2_SHIFT 15
  150. #define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
  151. #define ADSLPLLCTL_M1REF_SHIFT 12
  152. #define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
  153. #define ADSLPLLCTL_M2REF_SHIFT 9
  154. #define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
  155. #define ADSLPLLCTL_M1CPU_SHIFT 6
  156. #define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
  157. #define ADSLPLLCTL_M1BUS_SHIFT 3
  158. #define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
  159. #define ADSLPLLCTL_M2BUS_SHIFT 0
  160. #define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
  161. #define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
  162. (((n1) << ADSLPLLCTL_N1_SHIFT) | \
  163. ((n2) << ADSLPLLCTL_N2_SHIFT) | \
  164. ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
  165. ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
  166. ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
  167. ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
  168. ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
  169. /*************************************************************************
  170. * _REG relative to RSET_TIMER
  171. *************************************************************************/
  172. #define BCM63XX_TIMER_COUNT 4
  173. #define TIMER_T0_ID 0
  174. #define TIMER_T1_ID 1
  175. #define TIMER_T2_ID 2
  176. #define TIMER_WDT_ID 3
  177. /* Timer irqstat register */
  178. #define TIMER_IRQSTAT_REG 0
  179. #define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
  180. #define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
  181. #define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
  182. #define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
  183. #define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
  184. #define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
  185. #define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
  186. #define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
  187. #define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
  188. /* Timer control register */
  189. #define TIMER_CTLx_REG(x) (0x4 + (x * 4))
  190. #define TIMER_CTL0_REG 0x4
  191. #define TIMER_CTL1_REG 0x8
  192. #define TIMER_CTL2_REG 0xC
  193. #define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
  194. #define TIMER_CTL_MONOTONIC_MASK (1 << 30)
  195. #define TIMER_CTL_ENABLE_MASK (1 << 31)
  196. /*************************************************************************
  197. * _REG relative to RSET_WDT
  198. *************************************************************************/
  199. /* Watchdog default count register */
  200. #define WDT_DEFVAL_REG 0x0
  201. /* Watchdog control register */
  202. #define WDT_CTL_REG 0x4
  203. /* Watchdog control register constants */
  204. #define WDT_START_1 (0xff00)
  205. #define WDT_START_2 (0x00ff)
  206. #define WDT_STOP_1 (0xee00)
  207. #define WDT_STOP_2 (0x00ee)
  208. /* Watchdog reset length register */
  209. #define WDT_RSTLEN_REG 0x8
  210. /*************************************************************************
  211. * _REG relative to RSET_UARTx
  212. *************************************************************************/
  213. /* UART Control Register */
  214. #define UART_CTL_REG 0x0
  215. #define UART_CTL_RXTMOUTCNT_SHIFT 0
  216. #define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
  217. #define UART_CTL_RSTTXDN_SHIFT 5
  218. #define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
  219. #define UART_CTL_RSTRXFIFO_SHIFT 6
  220. #define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
  221. #define UART_CTL_RSTTXFIFO_SHIFT 7
  222. #define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
  223. #define UART_CTL_STOPBITS_SHIFT 8
  224. #define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
  225. #define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
  226. #define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
  227. #define UART_CTL_BITSPERSYM_SHIFT 12
  228. #define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  229. #define UART_CTL_XMITBRK_SHIFT 14
  230. #define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
  231. #define UART_CTL_RSVD_SHIFT 15
  232. #define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
  233. #define UART_CTL_RXPAREVEN_SHIFT 16
  234. #define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
  235. #define UART_CTL_RXPAREN_SHIFT 17
  236. #define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
  237. #define UART_CTL_TXPAREVEN_SHIFT 18
  238. #define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
  239. #define UART_CTL_TXPAREN_SHIFT 18
  240. #define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
  241. #define UART_CTL_LOOPBACK_SHIFT 20
  242. #define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
  243. #define UART_CTL_RXEN_SHIFT 21
  244. #define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
  245. #define UART_CTL_TXEN_SHIFT 22
  246. #define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
  247. #define UART_CTL_BRGEN_SHIFT 23
  248. #define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
  249. /* UART Baudword register */
  250. #define UART_BAUD_REG 0x4
  251. /* UART Misc Control register */
  252. #define UART_MCTL_REG 0x8
  253. #define UART_MCTL_DTR_SHIFT 0
  254. #define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
  255. #define UART_MCTL_RTS_SHIFT 1
  256. #define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
  257. #define UART_MCTL_RXFIFOTHRESH_SHIFT 8
  258. #define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
  259. #define UART_MCTL_TXFIFOTHRESH_SHIFT 12
  260. #define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
  261. #define UART_MCTL_RXFIFOFILL_SHIFT 16
  262. #define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
  263. #define UART_MCTL_TXFIFOFILL_SHIFT 24
  264. #define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
  265. /* UART External Input Configuration register */
  266. #define UART_EXTINP_REG 0xc
  267. #define UART_EXTINP_RI_SHIFT 0
  268. #define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
  269. #define UART_EXTINP_CTS_SHIFT 1
  270. #define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
  271. #define UART_EXTINP_DCD_SHIFT 2
  272. #define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
  273. #define UART_EXTINP_DSR_SHIFT 3
  274. #define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
  275. #define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
  276. #define UART_EXTINP_IRMASK(x) (1 << (x + 8))
  277. #define UART_EXTINP_IR_RI 0
  278. #define UART_EXTINP_IR_CTS 1
  279. #define UART_EXTINP_IR_DCD 2
  280. #define UART_EXTINP_IR_DSR 3
  281. #define UART_EXTINP_RI_NOSENSE_SHIFT 16
  282. #define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
  283. #define UART_EXTINP_CTS_NOSENSE_SHIFT 17
  284. #define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
  285. #define UART_EXTINP_DCD_NOSENSE_SHIFT 18
  286. #define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
  287. #define UART_EXTINP_DSR_NOSENSE_SHIFT 19
  288. #define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
  289. /* UART Interrupt register */
  290. #define UART_IR_REG 0x10
  291. #define UART_IR_MASK(x) (1 << (x + 16))
  292. #define UART_IR_STAT(x) (1 << (x))
  293. #define UART_IR_EXTIP 0
  294. #define UART_IR_TXUNDER 1
  295. #define UART_IR_TXOVER 2
  296. #define UART_IR_TXTRESH 3
  297. #define UART_IR_TXRDLATCH 4
  298. #define UART_IR_TXEMPTY 5
  299. #define UART_IR_RXUNDER 6
  300. #define UART_IR_RXOVER 7
  301. #define UART_IR_RXTIMEOUT 8
  302. #define UART_IR_RXFULL 9
  303. #define UART_IR_RXTHRESH 10
  304. #define UART_IR_RXNOTEMPTY 11
  305. #define UART_IR_RXFRAMEERR 12
  306. #define UART_IR_RXPARERR 13
  307. #define UART_IR_RXBRK 14
  308. #define UART_IR_TXDONE 15
  309. /* UART Fifo register */
  310. #define UART_FIFO_REG 0x14
  311. #define UART_FIFO_VALID_SHIFT 0
  312. #define UART_FIFO_VALID_MASK 0xff
  313. #define UART_FIFO_FRAMEERR_SHIFT 8
  314. #define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
  315. #define UART_FIFO_PARERR_SHIFT 9
  316. #define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
  317. #define UART_FIFO_BRKDET_SHIFT 10
  318. #define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
  319. #define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
  320. UART_FIFO_PARERR_MASK | \
  321. UART_FIFO_BRKDET_MASK)
  322. /*************************************************************************
  323. * _REG relative to RSET_GPIO
  324. *************************************************************************/
  325. /* GPIO registers */
  326. #define GPIO_CTL_HI_REG 0x0
  327. #define GPIO_CTL_LO_REG 0x4
  328. #define GPIO_DATA_HI_REG 0x8
  329. #define GPIO_DATA_LO_REG 0xC
  330. /* GPIO mux registers and constants */
  331. #define GPIO_MODE_REG 0x18
  332. #define GPIO_MODE_6348_G4_DIAG 0x00090000
  333. #define GPIO_MODE_6348_G4_UTOPIA 0x00080000
  334. #define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
  335. #define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
  336. #define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
  337. #define GPIO_MODE_6348_G3_DIAG 0x00009000
  338. #define GPIO_MODE_6348_G3_UTOPIA 0x00008000
  339. #define GPIO_MODE_6348_G3_EXT_MII 0x00007000
  340. #define GPIO_MODE_6348_G2_DIAG 0x00000900
  341. #define GPIO_MODE_6348_G2_PCI 0x00000500
  342. #define GPIO_MODE_6348_G1_DIAG 0x00000090
  343. #define GPIO_MODE_6348_G1_UTOPIA 0x00000080
  344. #define GPIO_MODE_6348_G1_SPI_UART 0x00000060
  345. #define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
  346. #define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
  347. #define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
  348. #define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
  349. #define GPIO_MODE_6348_G0_DIAG 0x00000009
  350. #define GPIO_MODE_6348_G0_EXT_MII 0x00000007
  351. #define GPIO_MODE_6358_EXTRACS (1 << 5)
  352. #define GPIO_MODE_6358_UART1 (1 << 6)
  353. #define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
  354. #define GPIO_MODE_6358_SERIAL_LED (1 << 10)
  355. #define GPIO_MODE_6358_UTOPIA (1 << 12)
  356. /*************************************************************************
  357. * _REG relative to RSET_ENET
  358. *************************************************************************/
  359. /* Receiver Configuration register */
  360. #define ENET_RXCFG_REG 0x0
  361. #define ENET_RXCFG_ALLMCAST_SHIFT 1
  362. #define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
  363. #define ENET_RXCFG_PROMISC_SHIFT 3
  364. #define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
  365. #define ENET_RXCFG_LOOPBACK_SHIFT 4
  366. #define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
  367. #define ENET_RXCFG_ENFLOW_SHIFT 5
  368. #define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
  369. /* Receive Maximum Length register */
  370. #define ENET_RXMAXLEN_REG 0x4
  371. #define ENET_RXMAXLEN_SHIFT 0
  372. #define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
  373. /* Transmit Maximum Length register */
  374. #define ENET_TXMAXLEN_REG 0x8
  375. #define ENET_TXMAXLEN_SHIFT 0
  376. #define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
  377. /* MII Status/Control register */
  378. #define ENET_MIISC_REG 0x10
  379. #define ENET_MIISC_MDCFREQDIV_SHIFT 0
  380. #define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
  381. #define ENET_MIISC_PREAMBLEEN_SHIFT 7
  382. #define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
  383. /* MII Data register */
  384. #define ENET_MIIDATA_REG 0x14
  385. #define ENET_MIIDATA_DATA_SHIFT 0
  386. #define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
  387. #define ENET_MIIDATA_TA_SHIFT 16
  388. #define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
  389. #define ENET_MIIDATA_REG_SHIFT 18
  390. #define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
  391. #define ENET_MIIDATA_PHYID_SHIFT 23
  392. #define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
  393. #define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
  394. #define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
  395. /* Ethernet Interrupt Mask register */
  396. #define ENET_IRMASK_REG 0x18
  397. /* Ethernet Interrupt register */
  398. #define ENET_IR_REG 0x1c
  399. #define ENET_IR_MII (1 << 0)
  400. #define ENET_IR_MIB (1 << 1)
  401. #define ENET_IR_FLOWC (1 << 2)
  402. /* Ethernet Control register */
  403. #define ENET_CTL_REG 0x2c
  404. #define ENET_CTL_ENABLE_SHIFT 0
  405. #define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
  406. #define ENET_CTL_DISABLE_SHIFT 1
  407. #define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
  408. #define ENET_CTL_SRESET_SHIFT 2
  409. #define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
  410. #define ENET_CTL_EPHYSEL_SHIFT 3
  411. #define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
  412. /* Transmit Control register */
  413. #define ENET_TXCTL_REG 0x30
  414. #define ENET_TXCTL_FD_SHIFT 0
  415. #define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
  416. /* Transmit Watermask register */
  417. #define ENET_TXWMARK_REG 0x34
  418. #define ENET_TXWMARK_WM_SHIFT 0
  419. #define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
  420. /* MIB Control register */
  421. #define ENET_MIBCTL_REG 0x38
  422. #define ENET_MIBCTL_RDCLEAR_SHIFT 0
  423. #define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
  424. /* Perfect Match Data Low register */
  425. #define ENET_PML_REG(x) (0x58 + (x) * 8)
  426. #define ENET_PMH_REG(x) (0x5c + (x) * 8)
  427. #define ENET_PMH_DATAVALID_SHIFT 16
  428. #define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
  429. /* MIB register */
  430. #define ENET_MIB_REG(x) (0x200 + (x) * 4)
  431. #define ENET_MIB_REG_COUNT 55
  432. /*************************************************************************
  433. * _REG relative to RSET_ENETDMA
  434. *************************************************************************/
  435. /* Controller Configuration Register */
  436. #define ENETDMA_CFG_REG (0x0)
  437. #define ENETDMA_CFG_EN_SHIFT 0
  438. #define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
  439. #define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
  440. /* Flow Control Descriptor Low Threshold register */
  441. #define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
  442. /* Flow Control Descriptor High Threshold register */
  443. #define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
  444. /* Flow Control Descriptor Buffer Alloca Threshold register */
  445. #define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
  446. #define ENETDMA_BUFALLOC_FORCE_SHIFT 31
  447. #define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
  448. /* Channel Configuration register */
  449. #define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
  450. #define ENETDMA_CHANCFG_EN_SHIFT 0
  451. #define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  452. #define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
  453. #define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  454. /* Interrupt Control/Status register */
  455. #define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
  456. #define ENETDMA_IR_BUFDONE_MASK (1 << 0)
  457. #define ENETDMA_IR_PKTDONE_MASK (1 << 1)
  458. #define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
  459. /* Interrupt Mask register */
  460. #define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
  461. /* Maximum Burst Length */
  462. #define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
  463. /* Ring Start Address register */
  464. #define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
  465. /* State Ram Word 2 */
  466. #define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
  467. /* State Ram Word 3 */
  468. #define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
  469. /* State Ram Word 4 */
  470. #define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
  471. /*************************************************************************
  472. * _REG relative to RSET_OHCI_PRIV
  473. *************************************************************************/
  474. #define OHCI_PRIV_REG 0x0
  475. #define OHCI_PRIV_PORT1_HOST_SHIFT 0
  476. #define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
  477. #define OHCI_PRIV_REG_SWAP_SHIFT 3
  478. #define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
  479. /*************************************************************************
  480. * _REG relative to RSET_USBH_PRIV
  481. *************************************************************************/
  482. #define USBH_PRIV_SWAP_REG 0x0
  483. #define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
  484. #define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
  485. #define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
  486. #define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
  487. #define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
  488. #define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
  489. #define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
  490. #define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
  491. #define USBH_PRIV_TEST_REG 0x24
  492. /*************************************************************************
  493. * _REG relative to RSET_MPI
  494. *************************************************************************/
  495. /* well known (hard wired) chip select */
  496. #define MPI_CS_PCMCIA_COMMON 4
  497. #define MPI_CS_PCMCIA_ATTR 5
  498. #define MPI_CS_PCMCIA_IO 6
  499. /* Chip select base register */
  500. #define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
  501. #define MPI_CSBASE_BASE_SHIFT 13
  502. #define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
  503. #define MPI_CSBASE_SIZE_SHIFT 0
  504. #define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
  505. #define MPI_CSBASE_SIZE_8K 0
  506. #define MPI_CSBASE_SIZE_16K 1
  507. #define MPI_CSBASE_SIZE_32K 2
  508. #define MPI_CSBASE_SIZE_64K 3
  509. #define MPI_CSBASE_SIZE_128K 4
  510. #define MPI_CSBASE_SIZE_256K 5
  511. #define MPI_CSBASE_SIZE_512K 6
  512. #define MPI_CSBASE_SIZE_1M 7
  513. #define MPI_CSBASE_SIZE_2M 8
  514. #define MPI_CSBASE_SIZE_4M 9
  515. #define MPI_CSBASE_SIZE_8M 10
  516. #define MPI_CSBASE_SIZE_16M 11
  517. #define MPI_CSBASE_SIZE_32M 12
  518. #define MPI_CSBASE_SIZE_64M 13
  519. #define MPI_CSBASE_SIZE_128M 14
  520. #define MPI_CSBASE_SIZE_256M 15
  521. /* Chip select control register */
  522. #define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
  523. #define MPI_CSCTL_ENABLE_MASK (1 << 0)
  524. #define MPI_CSCTL_WAIT_SHIFT 1
  525. #define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
  526. #define MPI_CSCTL_DATA16_MASK (1 << 4)
  527. #define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
  528. #define MPI_CSCTL_TSIZE_MASK (1 << 8)
  529. #define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
  530. #define MPI_CSCTL_SETUP_SHIFT 16
  531. #define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
  532. #define MPI_CSCTL_HOLD_SHIFT 20
  533. #define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
  534. /* PCI registers */
  535. #define MPI_SP0_RANGE_REG 0x100
  536. #define MPI_SP0_REMAP_REG 0x104
  537. #define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
  538. #define MPI_SP1_RANGE_REG 0x10C
  539. #define MPI_SP1_REMAP_REG 0x110
  540. #define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
  541. #define MPI_L2PCFG_REG 0x11C
  542. #define MPI_L2PCFG_CFG_TYPE_SHIFT 0
  543. #define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
  544. #define MPI_L2PCFG_REG_SHIFT 2
  545. #define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
  546. #define MPI_L2PCFG_FUNC_SHIFT 8
  547. #define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
  548. #define MPI_L2PCFG_DEVNUM_SHIFT 11
  549. #define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
  550. #define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
  551. #define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
  552. #define MPI_L2PMEMRANGE1_REG 0x120
  553. #define MPI_L2PMEMBASE1_REG 0x124
  554. #define MPI_L2PMEMREMAP1_REG 0x128
  555. #define MPI_L2PMEMRANGE2_REG 0x12C
  556. #define MPI_L2PMEMBASE2_REG 0x130
  557. #define MPI_L2PMEMREMAP2_REG 0x134
  558. #define MPI_L2PIORANGE_REG 0x138
  559. #define MPI_L2PIOBASE_REG 0x13C
  560. #define MPI_L2PIOREMAP_REG 0x140
  561. #define MPI_L2P_BASE_MASK (0xffff8000)
  562. #define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
  563. #define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
  564. #define MPI_PCIMODESEL_REG 0x144
  565. #define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
  566. #define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
  567. #define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
  568. #define MPI_PCIMODESEL_PREFETCH_SHIFT 4
  569. #define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
  570. #define MPI_LOCBUSCTL_REG 0x14C
  571. #define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
  572. #define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
  573. #define MPI_LOCINT_REG 0x150
  574. #define MPI_LOCINT_MASK(x) (1 << (x + 16))
  575. #define MPI_LOCINT_STAT(x) (1 << (x))
  576. #define MPI_LOCINT_DIR_FAILED 6
  577. #define MPI_LOCINT_EXT_PCI_INT 7
  578. #define MPI_LOCINT_SERR 8
  579. #define MPI_LOCINT_CSERR 9
  580. #define MPI_PCICFGCTL_REG 0x178
  581. #define MPI_PCICFGCTL_CFGADDR_SHIFT 2
  582. #define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
  583. #define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
  584. #define MPI_PCICFGDATA_REG 0x17C
  585. /* PCI host bridge custom register */
  586. #define BCMPCI_REG_TIMERS 0x40
  587. #define REG_TIMER_TRDY_SHIFT 0
  588. #define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
  589. #define REG_TIMER_RETRY_SHIFT 8
  590. #define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
  591. /*************************************************************************
  592. * _REG relative to RSET_PCMCIA
  593. *************************************************************************/
  594. #define PCMCIA_C1_REG 0x0
  595. #define PCMCIA_C1_CD1_MASK (1 << 0)
  596. #define PCMCIA_C1_CD2_MASK (1 << 1)
  597. #define PCMCIA_C1_VS1_MASK (1 << 2)
  598. #define PCMCIA_C1_VS2_MASK (1 << 3)
  599. #define PCMCIA_C1_VS1OE_MASK (1 << 6)
  600. #define PCMCIA_C1_VS2OE_MASK (1 << 7)
  601. #define PCMCIA_C1_CBIDSEL_SHIFT (8)
  602. #define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
  603. #define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
  604. #define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
  605. #define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
  606. #define PCMCIA_C1_RESET_MASK (1 << 18)
  607. #define PCMCIA_C2_REG 0x8
  608. #define PCMCIA_C2_DATA16_MASK (1 << 0)
  609. #define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
  610. #define PCMCIA_C2_RWCOUNT_SHIFT 2
  611. #define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
  612. #define PCMCIA_C2_INACTIVE_SHIFT 8
  613. #define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
  614. #define PCMCIA_C2_SETUP_SHIFT 16
  615. #define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
  616. #define PCMCIA_C2_HOLD_SHIFT 24
  617. #define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
  618. /*************************************************************************
  619. * _REG relative to RSET_SDRAM
  620. *************************************************************************/
  621. #define SDRAM_CFG_REG 0x0
  622. #define SDRAM_CFG_ROW_SHIFT 4
  623. #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
  624. #define SDRAM_CFG_COL_SHIFT 6
  625. #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
  626. #define SDRAM_CFG_32B_SHIFT 10
  627. #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
  628. #define SDRAM_CFG_BANK_SHIFT 13
  629. #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
  630. #define SDRAM_PRIO_REG 0x2C
  631. #define SDRAM_PRIO_MIPS_SHIFT 29
  632. #define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
  633. #define SDRAM_PRIO_ADSL_SHIFT 30
  634. #define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
  635. #define SDRAM_PRIO_EN_SHIFT 31
  636. #define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
  637. /*************************************************************************
  638. * _REG relative to RSET_MEMC
  639. *************************************************************************/
  640. #define MEMC_CFG_REG 0x4
  641. #define MEMC_CFG_32B_SHIFT 1
  642. #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
  643. #define MEMC_CFG_COL_SHIFT 3
  644. #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
  645. #define MEMC_CFG_ROW_SHIFT 6
  646. #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
  647. /*************************************************************************
  648. * _REG relative to RSET_DDR
  649. *************************************************************************/
  650. #define DDR_DMIPSPLLCFG_REG 0x18
  651. #define DMIPSPLLCFG_M1_SHIFT 0
  652. #define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
  653. #define DMIPSPLLCFG_N1_SHIFT 23
  654. #define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
  655. #define DMIPSPLLCFG_N2_SHIFT 29
  656. #define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
  657. #endif /* BCM63XX_REGS_H_ */