setup.c 3.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * Copyright 2000, 2007-2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com
  4. *
  5. * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/init.h>
  28. #include <linux/ioport.h>
  29. #include <linux/jiffies.h>
  30. #include <linux/module.h>
  31. #include <asm/mipsregs.h>
  32. #include <asm/time.h>
  33. #include <au1000.h>
  34. extern void __init board_setup(void);
  35. extern void set_cpuspec(void);
  36. void __init plat_mem_setup(void)
  37. {
  38. unsigned long est_freq;
  39. /* determine core clock */
  40. est_freq = au1xxx_calc_clock();
  41. est_freq += 5000; /* round */
  42. est_freq -= est_freq % 10000;
  43. printk(KERN_INFO "(PRId %08x) @ %lu.%02lu MHz\n", read_c0_prid(),
  44. est_freq / 1000000, ((est_freq % 1000000) * 100) / 1000000);
  45. /* this is faster than wasting cycles trying to approximate it */
  46. preset_lpj = (est_freq >> 1) / HZ;
  47. if (au1xxx_cpu_needs_config_od())
  48. /* Various early Au1xx0 errata corrected by this */
  49. set_c0_config(1 << 19); /* Set Config[OD] */
  50. else
  51. /* Clear to obtain best system bus performance */
  52. clear_c0_config(1 << 19); /* Clear Config[OD] */
  53. board_setup(); /* board specific setup */
  54. /* IO/MEM resources. */
  55. set_io_port_base(0);
  56. ioport_resource.start = IOPORT_RESOURCE_START;
  57. ioport_resource.end = IOPORT_RESOURCE_END;
  58. iomem_resource.start = IOMEM_RESOURCE_START;
  59. iomem_resource.end = IOMEM_RESOURCE_END;
  60. }
  61. #if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_PCI)
  62. /* This routine should be valid for all Au1x based boards */
  63. phys_t __fixup_bigphys_addr(phys_t phys_addr, phys_t size)
  64. {
  65. u32 start = (u32)Au1500_PCI_MEM_START;
  66. u32 end = (u32)Au1500_PCI_MEM_END;
  67. /* Don't fixup 36-bit addresses */
  68. if ((phys_addr >> 32) != 0)
  69. return phys_addr;
  70. /* Check for PCI memory window */
  71. if (phys_addr >= start && (phys_addr + size - 1) <= end)
  72. return (phys_t)((phys_addr - start) + Au1500_PCI_MEM_START);
  73. /* default nop */
  74. return phys_addr;
  75. }
  76. EXPORT_SYMBOL(__fixup_bigphys_addr);
  77. #endif