power.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * Au1xx0 Power Management routines.
  4. *
  5. * Copyright 2001, 2008 MontaVista Software Inc.
  6. * Author: MontaVista Software, Inc. <source@mvista.com>
  7. *
  8. * Some of the routines are right out of init/main.c, whose
  9. * copyrights apply here.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  19. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  21. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  22. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  23. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. */
  31. #include <linux/init.h>
  32. #include <linux/pm.h>
  33. #include <linux/sysctl.h>
  34. #include <linux/jiffies.h>
  35. #include <asm/uaccess.h>
  36. #include <asm/mach-au1x00/au1000.h>
  37. #ifdef CONFIG_PM
  38. /*
  39. * We need to save/restore a bunch of core registers that are
  40. * either volatile or reset to some state across a processor sleep.
  41. * If reading a register doesn't provide a proper result for a
  42. * later restore, we have to provide a function for loading that
  43. * register and save a copy.
  44. *
  45. * We only have to save/restore registers that aren't otherwise
  46. * done as part of a driver pm_* function.
  47. */
  48. static unsigned int sleep_usb[2];
  49. static unsigned int sleep_sys_clocks[5];
  50. static unsigned int sleep_sys_pinfunc;
  51. static unsigned int sleep_static_memctlr[4][3];
  52. static void save_core_regs(void)
  53. {
  54. #ifndef CONFIG_SOC_AU1200
  55. /* Shutdown USB host/device. */
  56. sleep_usb[0] = au_readl(USB_HOST_CONFIG);
  57. /* There appears to be some undocumented reset register.... */
  58. au_writel(0, 0xb0100004);
  59. au_sync();
  60. au_writel(0, USB_HOST_CONFIG);
  61. au_sync();
  62. sleep_usb[1] = au_readl(USBD_ENABLE);
  63. au_writel(0, USBD_ENABLE);
  64. au_sync();
  65. #else /* AU1200 */
  66. /* enable access to OTG mmio so we can save OTG CAP/MUX.
  67. * FIXME: write an OTG driver and move this stuff there!
  68. */
  69. au_writel(au_readl(USB_MSR_BASE + 4) | (1 << 6), USB_MSR_BASE + 4);
  70. au_sync();
  71. sleep_usb[0] = au_readl(0xb4020020); /* OTG_CAP */
  72. sleep_usb[1] = au_readl(0xb4020024); /* OTG_MUX */
  73. #endif
  74. /* Clocks and PLLs. */
  75. sleep_sys_clocks[0] = au_readl(SYS_FREQCTRL0);
  76. sleep_sys_clocks[1] = au_readl(SYS_FREQCTRL1);
  77. sleep_sys_clocks[2] = au_readl(SYS_CLKSRC);
  78. sleep_sys_clocks[3] = au_readl(SYS_CPUPLL);
  79. sleep_sys_clocks[4] = au_readl(SYS_AUXPLL);
  80. /* pin mux config */
  81. sleep_sys_pinfunc = au_readl(SYS_PINFUNC);
  82. /* Save the static memory controller configuration. */
  83. sleep_static_memctlr[0][0] = au_readl(MEM_STCFG0);
  84. sleep_static_memctlr[0][1] = au_readl(MEM_STTIME0);
  85. sleep_static_memctlr[0][2] = au_readl(MEM_STADDR0);
  86. sleep_static_memctlr[1][0] = au_readl(MEM_STCFG1);
  87. sleep_static_memctlr[1][1] = au_readl(MEM_STTIME1);
  88. sleep_static_memctlr[1][2] = au_readl(MEM_STADDR1);
  89. sleep_static_memctlr[2][0] = au_readl(MEM_STCFG2);
  90. sleep_static_memctlr[2][1] = au_readl(MEM_STTIME2);
  91. sleep_static_memctlr[2][2] = au_readl(MEM_STADDR2);
  92. sleep_static_memctlr[3][0] = au_readl(MEM_STCFG3);
  93. sleep_static_memctlr[3][1] = au_readl(MEM_STTIME3);
  94. sleep_static_memctlr[3][2] = au_readl(MEM_STADDR3);
  95. }
  96. static void restore_core_regs(void)
  97. {
  98. /* restore clock configuration. Writing CPUPLL last will
  99. * stall a bit and stabilize other clocks (unless this is
  100. * one of those Au1000 with a write-only PLL, where we dont
  101. * have a valid value)
  102. */
  103. au_writel(sleep_sys_clocks[0], SYS_FREQCTRL0);
  104. au_writel(sleep_sys_clocks[1], SYS_FREQCTRL1);
  105. au_writel(sleep_sys_clocks[2], SYS_CLKSRC);
  106. au_writel(sleep_sys_clocks[4], SYS_AUXPLL);
  107. if (!au1xxx_cpu_has_pll_wo())
  108. au_writel(sleep_sys_clocks[3], SYS_CPUPLL);
  109. au_sync();
  110. au_writel(sleep_sys_pinfunc, SYS_PINFUNC);
  111. au_sync();
  112. #ifndef CONFIG_SOC_AU1200
  113. au_writel(sleep_usb[0], USB_HOST_CONFIG);
  114. au_writel(sleep_usb[1], USBD_ENABLE);
  115. au_sync();
  116. #else
  117. /* enable access to OTG memory */
  118. au_writel(au_readl(USB_MSR_BASE + 4) | (1 << 6), USB_MSR_BASE + 4);
  119. au_sync();
  120. /* restore OTG caps and port mux. */
  121. au_writel(sleep_usb[0], 0xb4020020 + 0); /* OTG_CAP */
  122. au_sync();
  123. au_writel(sleep_usb[1], 0xb4020020 + 4); /* OTG_MUX */
  124. au_sync();
  125. #endif
  126. /* Restore the static memory controller configuration. */
  127. au_writel(sleep_static_memctlr[0][0], MEM_STCFG0);
  128. au_writel(sleep_static_memctlr[0][1], MEM_STTIME0);
  129. au_writel(sleep_static_memctlr[0][2], MEM_STADDR0);
  130. au_writel(sleep_static_memctlr[1][0], MEM_STCFG1);
  131. au_writel(sleep_static_memctlr[1][1], MEM_STTIME1);
  132. au_writel(sleep_static_memctlr[1][2], MEM_STADDR1);
  133. au_writel(sleep_static_memctlr[2][0], MEM_STCFG2);
  134. au_writel(sleep_static_memctlr[2][1], MEM_STTIME2);
  135. au_writel(sleep_static_memctlr[2][2], MEM_STADDR2);
  136. au_writel(sleep_static_memctlr[3][0], MEM_STCFG3);
  137. au_writel(sleep_static_memctlr[3][1], MEM_STTIME3);
  138. au_writel(sleep_static_memctlr[3][2], MEM_STADDR3);
  139. }
  140. void au_sleep(void)
  141. {
  142. int cpuid = alchemy_get_cputype();
  143. if (cpuid != ALCHEMY_CPU_UNKNOWN) {
  144. save_core_regs();
  145. if (cpuid <= ALCHEMY_CPU_AU1500)
  146. alchemy_sleep_au1000();
  147. else if (cpuid <= ALCHEMY_CPU_AU1200)
  148. alchemy_sleep_au1550();
  149. restore_core_regs();
  150. }
  151. }
  152. #endif /* CONFIG_PM */