proc-arm926.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * linux/arch/arm/mm/proc-arm926.S: MMU functions for ARM926EJ-S
  3. *
  4. * Copyright (C) 1999-2001 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm926.
  25. *
  26. * CONFIG_CPU_ARM926_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/hwcap.h>
  32. #include <asm/pgtable-hwdef.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/page.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define CACHE_DLIMIT 16384
  46. /*
  47. * the cache line size of the I and D cache
  48. */
  49. #define CACHE_DLINESIZE 32
  50. .text
  51. /*
  52. * cpu_arm926_proc_init()
  53. */
  54. ENTRY(cpu_arm926_proc_init)
  55. mov pc, lr
  56. /*
  57. * cpu_arm926_proc_fin()
  58. */
  59. ENTRY(cpu_arm926_proc_fin)
  60. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  61. bic r0, r0, #0x1000 @ ...i............
  62. bic r0, r0, #0x000e @ ............wca.
  63. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  64. mov pc, lr
  65. /*
  66. * cpu_arm926_reset(loc)
  67. *
  68. * Perform a soft reset of the system. Put the CPU into the
  69. * same state as it would be if it had been reset, and branch
  70. * to what would be the reset vector.
  71. *
  72. * loc: location to jump to for soft reset
  73. */
  74. .align 5
  75. ENTRY(cpu_arm926_reset)
  76. mov ip, #0
  77. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  78. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  79. #ifdef CONFIG_MMU
  80. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  81. #endif
  82. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  83. bic ip, ip, #0x000f @ ............wcam
  84. bic ip, ip, #0x1100 @ ...i...s........
  85. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  86. mov pc, r0
  87. /*
  88. * cpu_arm926_do_idle()
  89. *
  90. * Called with IRQs disabled
  91. */
  92. .align 10
  93. ENTRY(cpu_arm926_do_idle)
  94. mov r0, #0
  95. mrc p15, 0, r1, c1, c0, 0 @ Read control register
  96. mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
  97. bic r2, r1, #1 << 12
  98. mrs r3, cpsr @ Disable FIQs while Icache
  99. orr ip, r3, #PSR_F_BIT @ is disabled
  100. msr cpsr_c, ip
  101. mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
  102. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  103. mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
  104. msr cpsr_c, r3 @ Restore FIQ state
  105. mov pc, lr
  106. /*
  107. * flush_icache_all()
  108. *
  109. * Unconditionally clean and invalidate the entire icache.
  110. */
  111. ENTRY(arm926_flush_icache_all)
  112. mov r0, #0
  113. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  114. mov pc, lr
  115. ENDPROC(arm926_flush_icache_all)
  116. /*
  117. * flush_user_cache_all()
  118. *
  119. * Clean and invalidate all cache entries in a particular
  120. * address space.
  121. */
  122. ENTRY(arm926_flush_user_cache_all)
  123. /* FALLTHROUGH */
  124. /*
  125. * flush_kern_cache_all()
  126. *
  127. * Clean and invalidate the entire cache.
  128. */
  129. ENTRY(arm926_flush_kern_cache_all)
  130. mov r2, #VM_EXEC
  131. mov ip, #0
  132. __flush_whole_cache:
  133. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  134. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  135. #else
  136. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
  137. bne 1b
  138. #endif
  139. tst r2, #VM_EXEC
  140. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  141. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  142. mov pc, lr
  143. /*
  144. * flush_user_cache_range(start, end, flags)
  145. *
  146. * Clean and invalidate a range of cache entries in the
  147. * specified address range.
  148. *
  149. * - start - start address (inclusive)
  150. * - end - end address (exclusive)
  151. * - flags - vm_flags describing address space
  152. */
  153. ENTRY(arm926_flush_user_cache_range)
  154. mov ip, #0
  155. sub r3, r1, r0 @ calculate total size
  156. cmp r3, #CACHE_DLIMIT
  157. bgt __flush_whole_cache
  158. 1: tst r2, #VM_EXEC
  159. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  160. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  161. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  162. add r0, r0, #CACHE_DLINESIZE
  163. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  164. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  165. add r0, r0, #CACHE_DLINESIZE
  166. #else
  167. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  168. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  169. add r0, r0, #CACHE_DLINESIZE
  170. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  171. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  172. add r0, r0, #CACHE_DLINESIZE
  173. #endif
  174. cmp r0, r1
  175. blo 1b
  176. tst r2, #VM_EXEC
  177. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  178. mov pc, lr
  179. /*
  180. * coherent_kern_range(start, end)
  181. *
  182. * Ensure coherency between the Icache and the Dcache in the
  183. * region described by start, end. If you have non-snooping
  184. * Harvard caches, you need to implement this function.
  185. *
  186. * - start - virtual start address
  187. * - end - virtual end address
  188. */
  189. ENTRY(arm926_coherent_kern_range)
  190. /* FALLTHROUGH */
  191. /*
  192. * coherent_user_range(start, end)
  193. *
  194. * Ensure coherency between the Icache and the Dcache in the
  195. * region described by start, end. If you have non-snooping
  196. * Harvard caches, you need to implement this function.
  197. *
  198. * - start - virtual start address
  199. * - end - virtual end address
  200. */
  201. ENTRY(arm926_coherent_user_range)
  202. bic r0, r0, #CACHE_DLINESIZE - 1
  203. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  204. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  205. add r0, r0, #CACHE_DLINESIZE
  206. cmp r0, r1
  207. blo 1b
  208. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  209. mov pc, lr
  210. /*
  211. * flush_kern_dcache_area(void *addr, size_t size)
  212. *
  213. * Ensure no D cache aliasing occurs, either with itself or
  214. * the I cache
  215. *
  216. * - addr - kernel address
  217. * - size - region size
  218. */
  219. ENTRY(arm926_flush_kern_dcache_area)
  220. add r1, r0, r1
  221. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  222. add r0, r0, #CACHE_DLINESIZE
  223. cmp r0, r1
  224. blo 1b
  225. mov r0, #0
  226. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  227. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  228. mov pc, lr
  229. /*
  230. * dma_inv_range(start, end)
  231. *
  232. * Invalidate (discard) the specified virtual address range.
  233. * May not write back any entries. If 'start' or 'end'
  234. * are not cache line aligned, those lines must be written
  235. * back.
  236. *
  237. * - start - virtual start address
  238. * - end - virtual end address
  239. *
  240. * (same as v4wb)
  241. */
  242. arm926_dma_inv_range:
  243. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  244. tst r0, #CACHE_DLINESIZE - 1
  245. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  246. tst r1, #CACHE_DLINESIZE - 1
  247. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  248. #endif
  249. bic r0, r0, #CACHE_DLINESIZE - 1
  250. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  251. add r0, r0, #CACHE_DLINESIZE
  252. cmp r0, r1
  253. blo 1b
  254. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  255. mov pc, lr
  256. /*
  257. * dma_clean_range(start, end)
  258. *
  259. * Clean the specified virtual address range.
  260. *
  261. * - start - virtual start address
  262. * - end - virtual end address
  263. *
  264. * (same as v4wb)
  265. */
  266. arm926_dma_clean_range:
  267. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  268. bic r0, r0, #CACHE_DLINESIZE - 1
  269. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  270. add r0, r0, #CACHE_DLINESIZE
  271. cmp r0, r1
  272. blo 1b
  273. #endif
  274. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  275. mov pc, lr
  276. /*
  277. * dma_flush_range(start, end)
  278. *
  279. * Clean and invalidate the specified virtual address range.
  280. *
  281. * - start - virtual start address
  282. * - end - virtual end address
  283. */
  284. ENTRY(arm926_dma_flush_range)
  285. bic r0, r0, #CACHE_DLINESIZE - 1
  286. 1:
  287. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  288. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  289. #else
  290. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  291. #endif
  292. add r0, r0, #CACHE_DLINESIZE
  293. cmp r0, r1
  294. blo 1b
  295. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  296. mov pc, lr
  297. /*
  298. * dma_map_area(start, size, dir)
  299. * - start - kernel virtual start address
  300. * - size - size of region
  301. * - dir - DMA direction
  302. */
  303. ENTRY(arm926_dma_map_area)
  304. add r1, r1, r0
  305. cmp r2, #DMA_TO_DEVICE
  306. beq arm926_dma_clean_range
  307. bcs arm926_dma_inv_range
  308. b arm926_dma_flush_range
  309. ENDPROC(arm926_dma_map_area)
  310. /*
  311. * dma_unmap_area(start, size, dir)
  312. * - start - kernel virtual start address
  313. * - size - size of region
  314. * - dir - DMA direction
  315. */
  316. ENTRY(arm926_dma_unmap_area)
  317. mov pc, lr
  318. ENDPROC(arm926_dma_unmap_area)
  319. @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
  320. define_cache_functions arm926
  321. ENTRY(cpu_arm926_dcache_clean_area)
  322. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  323. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  324. add r0, r0, #CACHE_DLINESIZE
  325. subs r1, r1, #CACHE_DLINESIZE
  326. bhi 1b
  327. #endif
  328. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  329. mov pc, lr
  330. /* =============================== PageTable ============================== */
  331. /*
  332. * cpu_arm926_switch_mm(pgd)
  333. *
  334. * Set the translation base pointer to be as described by pgd.
  335. *
  336. * pgd: new page tables
  337. */
  338. .align 5
  339. ENTRY(cpu_arm926_switch_mm)
  340. #ifdef CONFIG_MMU
  341. mov ip, #0
  342. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  343. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  344. #else
  345. @ && 'Clean & Invalidate whole DCache'
  346. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
  347. bne 1b
  348. #endif
  349. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  350. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  351. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  352. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  353. #endif
  354. mov pc, lr
  355. /*
  356. * cpu_arm926_set_pte_ext(ptep, pte, ext)
  357. *
  358. * Set a PTE and flush it out
  359. */
  360. .align 5
  361. ENTRY(cpu_arm926_set_pte_ext)
  362. #ifdef CONFIG_MMU
  363. armv3_set_pte_ext
  364. mov r0, r0
  365. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  366. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  367. #endif
  368. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  369. #endif
  370. mov pc, lr
  371. /* Suspend/resume support: taken from arch/arm/plat-s3c24xx/sleep.S */
  372. .globl cpu_arm926_suspend_size
  373. .equ cpu_arm926_suspend_size, 4 * 3
  374. #ifdef CONFIG_PM_SLEEP
  375. ENTRY(cpu_arm926_do_suspend)
  376. stmfd sp!, {r4 - r7, lr}
  377. mrc p15, 0, r4, c13, c0, 0 @ PID
  378. mrc p15, 0, r5, c3, c0, 0 @ Domain ID
  379. mrc p15, 0, r6, c2, c0, 0 @ TTB address
  380. mrc p15, 0, r7, c1, c0, 0 @ Control register
  381. stmia r0, {r4 - r7}
  382. ldmfd sp!, {r4 - r7, pc}
  383. ENDPROC(cpu_arm926_do_suspend)
  384. ENTRY(cpu_arm926_do_resume)
  385. mov ip, #0
  386. mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs
  387. mcr p15, 0, ip, c7, c7, 0 @ invalidate I+D caches
  388. ldmia r0, {r4 - r7}
  389. mcr p15, 0, r4, c13, c0, 0 @ PID
  390. mcr p15, 0, r5, c3, c0, 0 @ Domain ID
  391. mcr p15, 0, r6, c2, c0, 0 @ TTB address
  392. mov r0, r7 @ control register
  393. mov r2, r6, lsr #14 @ get TTB0 base
  394. mov r2, r2, lsl #14
  395. ldr r3, =PMD_TYPE_SECT | PMD_SECT_BUFFERABLE | \
  396. PMD_SECT_CACHEABLE | PMD_BIT4 | PMD_SECT_AP_WRITE
  397. b cpu_resume_mmu
  398. ENDPROC(cpu_arm926_do_resume)
  399. #endif
  400. __CPUINIT
  401. .type __arm926_setup, #function
  402. __arm926_setup:
  403. mov r0, #0
  404. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  405. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  406. #ifdef CONFIG_MMU
  407. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  408. #endif
  409. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  410. mov r0, #4 @ disable write-back on caches explicitly
  411. mcr p15, 7, r0, c15, c0, 0
  412. #endif
  413. adr r5, arm926_crval
  414. ldmia r5, {r5, r6}
  415. mrc p15, 0, r0, c1, c0 @ get control register v4
  416. bic r0, r0, r5
  417. orr r0, r0, r6
  418. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  419. orr r0, r0, #0x4000 @ .1.. .... .... ....
  420. #endif
  421. mov pc, lr
  422. .size __arm926_setup, . - __arm926_setup
  423. /*
  424. * R
  425. * .RVI ZFRS BLDP WCAM
  426. * .011 0001 ..11 0101
  427. *
  428. */
  429. .type arm926_crval, #object
  430. arm926_crval:
  431. crval clear=0x00007f3f, mmuset=0x00003135, ucset=0x00001134
  432. __INITDATA
  433. @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
  434. define_processor_functions arm926, dabort=v5tj_early_abort, pabort=legacy_pabort, suspend=1
  435. .section ".rodata"
  436. string cpu_arch_name, "armv5tej"
  437. string cpu_elf_name, "v5"
  438. string cpu_arm926_name, "ARM926EJ-S"
  439. .align
  440. .section ".proc.info.init", #alloc, #execinstr
  441. .type __arm926_proc_info,#object
  442. __arm926_proc_info:
  443. .long 0x41069260 @ ARM926EJ-S (v5TEJ)
  444. .long 0xff0ffff0
  445. .long PMD_TYPE_SECT | \
  446. PMD_SECT_BUFFERABLE | \
  447. PMD_SECT_CACHEABLE | \
  448. PMD_BIT4 | \
  449. PMD_SECT_AP_WRITE | \
  450. PMD_SECT_AP_READ
  451. .long PMD_TYPE_SECT | \
  452. PMD_BIT4 | \
  453. PMD_SECT_AP_WRITE | \
  454. PMD_SECT_AP_READ
  455. b __arm926_setup
  456. .long cpu_arch_name
  457. .long cpu_elf_name
  458. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  459. .long cpu_arm926_name
  460. .long arm926_processor_functions
  461. .long v4wbi_tlb_fns
  462. .long v4wb_user_fns
  463. .long arm926_cache_fns
  464. .size __arm926_proc_info, . - __arm926_proc_info