sleep34xx.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * (C) Copyright 2007
  3. * Texas Instruments
  4. * Karthik Dasu <karthik-dp@ti.com>
  5. *
  6. * (C) Copyright 2004
  7. * Texas Instruments, <www.ti.com>
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <linux/linkage.h>
  26. #include <asm/assembler.h>
  27. #include <plat/sram.h>
  28. #include <mach/io.h>
  29. #include "cm2xxx_3xxx.h"
  30. #include "prm2xxx_3xxx.h"
  31. #include "sdrc.h"
  32. #include "control.h"
  33. /*
  34. * Registers access definitions
  35. */
  36. #define SDRC_SCRATCHPAD_SEM_OFFS 0xc
  37. #define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\
  38. (SDRC_SCRATCHPAD_SEM_OFFS)
  39. #define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\
  40. OMAP3430_PM_PREPWSTST
  41. #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL
  42. #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1)
  43. #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST)
  44. #define SRAM_BASE_P OMAP3_SRAM_PA
  45. #define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS
  46. #define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\
  47. OMAP36XX_CONTROL_MEM_RTA_CTRL)
  48. /* Move this as correct place is available */
  49. #define SCRATCHPAD_MEM_OFFS 0x310
  50. #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\
  51. OMAP343X_CONTROL_MEM_WKUP +\
  52. SCRATCHPAD_MEM_OFFS)
  53. #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER)
  54. #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG)
  55. #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0)
  56. #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0)
  57. #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0)
  58. #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1)
  59. #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1)
  60. #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1)
  61. #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS)
  62. #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL)
  63. /*
  64. * This file needs be built unconditionally as ARM to interoperate correctly
  65. * with non-Thumb-2-capable firmware.
  66. */
  67. .arm
  68. /*
  69. * API functions
  70. */
  71. .text
  72. /*
  73. * L2 cache needs to be toggled for stable OFF mode functionality on 3630.
  74. * This function sets up a flag that will allow for this toggling to take
  75. * place on 3630. Hopefully some version in the future may not need this.
  76. */
  77. ENTRY(enable_omap3630_toggle_l2_on_restore)
  78. stmfd sp!, {lr} @ save registers on stack
  79. /* Setup so that we will disable and enable l2 */
  80. mov r1, #0x1
  81. adrl r2, l2dis_3630 @ may be too distant for plain adr
  82. str r1, [r2]
  83. ldmfd sp!, {pc} @ restore regs and return
  84. ENDPROC(enable_omap3630_toggle_l2_on_restore)
  85. .text
  86. /* Function to call rom code to save secure ram context */
  87. .align 3
  88. ENTRY(save_secure_ram_context)
  89. stmfd sp!, {r4 - r11, lr} @ save registers on stack
  90. adr r3, api_params @ r3 points to parameters
  91. str r0, [r3,#0x4] @ r0 has sdram address
  92. ldr r12, high_mask
  93. and r3, r3, r12
  94. ldr r12, sram_phy_addr_mask
  95. orr r3, r3, r12
  96. mov r0, #25 @ set service ID for PPA
  97. mov r12, r0 @ copy secure service ID in r12
  98. mov r1, #0 @ set task id for ROM code in r1
  99. mov r2, #4 @ set some flags in r2, r6
  100. mov r6, #0xff
  101. dsb @ data write barrier
  102. dmb @ data memory barrier
  103. smc #1 @ call SMI monitor (smi #1)
  104. nop
  105. nop
  106. nop
  107. nop
  108. ldmfd sp!, {r4 - r11, pc}
  109. .align
  110. sram_phy_addr_mask:
  111. .word SRAM_BASE_P
  112. high_mask:
  113. .word 0xffff
  114. api_params:
  115. .word 0x4, 0x0, 0x0, 0x1, 0x1
  116. ENDPROC(save_secure_ram_context)
  117. ENTRY(save_secure_ram_context_sz)
  118. .word . - save_secure_ram_context
  119. /*
  120. * ======================
  121. * == Idle entry point ==
  122. * ======================
  123. */
  124. /*
  125. * Forces OMAP into idle state
  126. *
  127. * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed
  128. * and executes the WFI instruction. Calling WFI effectively changes the
  129. * power domains states to the desired target power states.
  130. *
  131. *
  132. * Notes:
  133. * - only the minimum set of functions gets copied to internal SRAM at boot
  134. * and after wake-up from OFF mode, cf. omap_push_sram_idle. The function
  135. * pointers in SDRAM or SRAM are called depending on the desired low power
  136. * target state.
  137. * - when the OMAP wakes up it continues at different execution points
  138. * depending on the low power mode (non-OFF vs OFF modes),
  139. * cf. 'Resume path for xxx mode' comments.
  140. */
  141. .align 3
  142. ENTRY(omap34xx_cpu_suspend)
  143. stmfd sp!, {r4 - r11, lr} @ save registers on stack
  144. /*
  145. * r0 contains information about saving context:
  146. * 0 - No context lost
  147. * 1 - Only L1 and logic lost
  148. * 2 - Only L2 lost (Even L1 is retained we clean it along with L2)
  149. * 3 - Both L1 and L2 lost and logic lost
  150. */
  151. /*
  152. * For OFF mode: save context and jump to WFI in SDRAM (omap3_do_wfi)
  153. * For non-OFF modes: jump to the WFI code in SRAM (omap3_do_wfi_sram)
  154. */
  155. ldr r4, omap3_do_wfi_sram_addr
  156. ldr r5, [r4]
  157. cmp r0, #0x0 @ If no context save required,
  158. bxeq r5 @ jump to the WFI code in SRAM
  159. /* Otherwise fall through to the save context code */
  160. save_context_wfi:
  161. /*
  162. * jump out to kernel flush routine
  163. * - reuse that code is better
  164. * - it executes in a cached space so is faster than refetch per-block
  165. * - should be faster and will change with kernel
  166. * - 'might' have to copy address, load and jump to it
  167. * Flush all data from the L1 data cache before disabling
  168. * SCTLR.C bit.
  169. */
  170. ldr r1, kernel_flush
  171. mov lr, pc
  172. bx r1
  173. /*
  174. * Clear the SCTLR.C bit to prevent further data cache
  175. * allocation. Clearing SCTLR.C would make all the data accesses
  176. * strongly ordered and would not hit the cache.
  177. */
  178. mrc p15, 0, r0, c1, c0, 0
  179. bic r0, r0, #(1 << 2) @ Disable the C bit
  180. mcr p15, 0, r0, c1, c0, 0
  181. isb
  182. /*
  183. * Invalidate L1 data cache. Even though only invalidate is
  184. * necessary exported flush API is used here. Doing clean
  185. * on already clean cache would be almost NOP.
  186. */
  187. ldr r1, kernel_flush
  188. blx r1
  189. /*
  190. * The kernel doesn't interwork: v7_flush_dcache_all in particluar will
  191. * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled.
  192. * This sequence switches back to ARM. Note that .align may insert a
  193. * nop: bx pc needs to be word-aligned in order to work.
  194. */
  195. THUMB( .thumb )
  196. THUMB( .align )
  197. THUMB( bx pc )
  198. THUMB( nop )
  199. .arm
  200. b omap3_do_wfi
  201. /*
  202. * Local variables
  203. */
  204. omap3_do_wfi_sram_addr:
  205. .word omap3_do_wfi_sram
  206. kernel_flush:
  207. .word v7_flush_dcache_all
  208. /* ===================================
  209. * == WFI instruction => Enter idle ==
  210. * ===================================
  211. */
  212. /*
  213. * Do WFI instruction
  214. * Includes the resume path for non-OFF modes
  215. *
  216. * This code gets copied to internal SRAM and is accessible
  217. * from both SDRAM and SRAM:
  218. * - executed from SRAM for non-off modes (omap3_do_wfi_sram),
  219. * - executed from SDRAM for OFF mode (omap3_do_wfi).
  220. */
  221. .align 3
  222. ENTRY(omap3_do_wfi)
  223. ldr r4, sdrc_power @ read the SDRC_POWER register
  224. ldr r5, [r4] @ read the contents of SDRC_POWER
  225. orr r5, r5, #0x40 @ enable self refresh on idle req
  226. str r5, [r4] @ write back to SDRC_POWER register
  227. /* Data memory barrier and Data sync barrier */
  228. dsb
  229. dmb
  230. /*
  231. * ===================================
  232. * == WFI instruction => Enter idle ==
  233. * ===================================
  234. */
  235. wfi @ wait for interrupt
  236. /*
  237. * ===================================
  238. * == Resume path for non-OFF modes ==
  239. * ===================================
  240. */
  241. nop
  242. nop
  243. nop
  244. nop
  245. nop
  246. nop
  247. nop
  248. nop
  249. nop
  250. nop
  251. /*
  252. * This function implements the erratum ID i581 WA:
  253. * SDRC state restore before accessing the SDRAM
  254. *
  255. * Only used at return from non-OFF mode. For OFF
  256. * mode the ROM code configures the SDRC and
  257. * the DPLL before calling the restore code directly
  258. * from DDR.
  259. */
  260. /* Make sure SDRC accesses are ok */
  261. wait_sdrc_ok:
  262. /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */
  263. ldr r4, cm_idlest_ckgen
  264. wait_dpll3_lock:
  265. ldr r5, [r4]
  266. tst r5, #1
  267. beq wait_dpll3_lock
  268. ldr r4, cm_idlest1_core
  269. wait_sdrc_ready:
  270. ldr r5, [r4]
  271. tst r5, #0x2
  272. bne wait_sdrc_ready
  273. /* allow DLL powerdown upon hw idle req */
  274. ldr r4, sdrc_power
  275. ldr r5, [r4]
  276. bic r5, r5, #0x40
  277. str r5, [r4]
  278. /*
  279. * PC-relative stores lead to undefined behaviour in Thumb-2: use a r7 as a
  280. * base instead.
  281. * Be careful not to clobber r7 when maintaing this code.
  282. */
  283. is_dll_in_lock_mode:
  284. /* Is dll in lock mode? */
  285. ldr r4, sdrc_dlla_ctrl
  286. ldr r5, [r4]
  287. tst r5, #0x4
  288. bne exit_nonoff_modes @ Return if locked
  289. /* wait till dll locks */
  290. adr r7, kick_counter
  291. wait_dll_lock_timed:
  292. ldr r4, wait_dll_lock_counter
  293. add r4, r4, #1
  294. str r4, [r7, #wait_dll_lock_counter - kick_counter]
  295. ldr r4, sdrc_dlla_status
  296. /* Wait 20uS for lock */
  297. mov r6, #8
  298. wait_dll_lock:
  299. subs r6, r6, #0x1
  300. beq kick_dll
  301. ldr r5, [r4]
  302. and r5, r5, #0x4
  303. cmp r5, #0x4
  304. bne wait_dll_lock
  305. b exit_nonoff_modes @ Return when locked
  306. /* disable/reenable DLL if not locked */
  307. kick_dll:
  308. ldr r4, sdrc_dlla_ctrl
  309. ldr r5, [r4]
  310. mov r6, r5
  311. bic r6, #(1<<3) @ disable dll
  312. str r6, [r4]
  313. dsb
  314. orr r6, r6, #(1<<3) @ enable dll
  315. str r6, [r4]
  316. dsb
  317. ldr r4, kick_counter
  318. add r4, r4, #1
  319. str r4, [r7] @ kick_counter
  320. b wait_dll_lock_timed
  321. exit_nonoff_modes:
  322. /* Re-enable C-bit if needed */
  323. mrc p15, 0, r0, c1, c0, 0
  324. tst r0, #(1 << 2) @ Check C bit enabled?
  325. orreq r0, r0, #(1 << 2) @ Enable the C bit if cleared
  326. mcreq p15, 0, r0, c1, c0, 0
  327. isb
  328. /*
  329. * ===================================
  330. * == Exit point from non-OFF modes ==
  331. * ===================================
  332. */
  333. ldmfd sp!, {r4 - r11, pc} @ restore regs and return
  334. /*
  335. * Local variables
  336. */
  337. sdrc_power:
  338. .word SDRC_POWER_V
  339. cm_idlest1_core:
  340. .word CM_IDLEST1_CORE_V
  341. cm_idlest_ckgen:
  342. .word CM_IDLEST_CKGEN_V
  343. sdrc_dlla_status:
  344. .word SDRC_DLLA_STATUS_V
  345. sdrc_dlla_ctrl:
  346. .word SDRC_DLLA_CTRL_V
  347. /*
  348. * When exporting to userspace while the counters are in SRAM,
  349. * these 2 words need to be at the end to facilitate retrival!
  350. */
  351. kick_counter:
  352. .word 0
  353. wait_dll_lock_counter:
  354. .word 0
  355. ENTRY(omap3_do_wfi_sz)
  356. .word . - omap3_do_wfi
  357. /*
  358. * ==============================
  359. * == Resume path for OFF mode ==
  360. * ==============================
  361. */
  362. /*
  363. * The restore_* functions are called by the ROM code
  364. * when back from WFI in OFF mode.
  365. * Cf. the get_*restore_pointer functions.
  366. *
  367. * restore_es3: applies to 34xx >= ES3.0
  368. * restore_3630: applies to 36xx
  369. * restore: common code for 3xxx
  370. *
  371. * Note: when back from CORE and MPU OFF mode we are running
  372. * from SDRAM, without MMU, without the caches and prediction.
  373. * Also the SRAM content has been cleared.
  374. */
  375. ENTRY(omap3_restore_es3)
  376. ldr r5, pm_prepwstst_core_p
  377. ldr r4, [r5]
  378. and r4, r4, #0x3
  379. cmp r4, #0x0 @ Check if previous power state of CORE is OFF
  380. bne omap3_restore @ Fall through to OMAP3 common code
  381. adr r0, es3_sdrc_fix
  382. ldr r1, sram_base
  383. ldr r2, es3_sdrc_fix_sz
  384. mov r2, r2, ror #2
  385. copy_to_sram:
  386. ldmia r0!, {r3} @ val = *src
  387. stmia r1!, {r3} @ *dst = val
  388. subs r2, r2, #0x1 @ num_words--
  389. bne copy_to_sram
  390. ldr r1, sram_base
  391. blx r1
  392. b omap3_restore @ Fall through to OMAP3 common code
  393. ENDPROC(omap3_restore_es3)
  394. ENTRY(omap3_restore_3630)
  395. ldr r1, pm_prepwstst_core_p
  396. ldr r2, [r1]
  397. and r2, r2, #0x3
  398. cmp r2, #0x0 @ Check if previous power state of CORE is OFF
  399. bne omap3_restore @ Fall through to OMAP3 common code
  400. /* Disable RTA before giving control */
  401. ldr r1, control_mem_rta
  402. mov r2, #OMAP36XX_RTA_DISABLE
  403. str r2, [r1]
  404. ENDPROC(omap3_restore_3630)
  405. /* Fall through to common code for the remaining logic */
  406. ENTRY(omap3_restore)
  407. /*
  408. * Read the pwstctrl register to check the reason for mpu reset.
  409. * This tells us what was lost.
  410. */
  411. ldr r1, pm_pwstctrl_mpu
  412. ldr r2, [r1]
  413. and r2, r2, #0x3
  414. cmp r2, #0x0 @ Check if target power state was OFF or RET
  415. bne logic_l1_restore
  416. ldr r0, l2dis_3630
  417. cmp r0, #0x1 @ should we disable L2 on 3630?
  418. bne skipl2dis
  419. mrc p15, 0, r0, c1, c0, 1
  420. bic r0, r0, #2 @ disable L2 cache
  421. mcr p15, 0, r0, c1, c0, 1
  422. skipl2dis:
  423. ldr r0, control_stat
  424. ldr r1, [r0]
  425. and r1, #0x700
  426. cmp r1, #0x300
  427. beq l2_inv_gp
  428. mov r0, #40 @ set service ID for PPA
  429. mov r12, r0 @ copy secure Service ID in r12
  430. mov r1, #0 @ set task id for ROM code in r1
  431. mov r2, #4 @ set some flags in r2, r6
  432. mov r6, #0xff
  433. adr r3, l2_inv_api_params @ r3 points to dummy parameters
  434. dsb @ data write barrier
  435. dmb @ data memory barrier
  436. smc #1 @ call SMI monitor (smi #1)
  437. /* Write to Aux control register to set some bits */
  438. mov r0, #42 @ set service ID for PPA
  439. mov r12, r0 @ copy secure Service ID in r12
  440. mov r1, #0 @ set task id for ROM code in r1
  441. mov r2, #4 @ set some flags in r2, r6
  442. mov r6, #0xff
  443. ldr r4, scratchpad_base
  444. ldr r3, [r4, #0xBC] @ r3 points to parameters
  445. dsb @ data write barrier
  446. dmb @ data memory barrier
  447. smc #1 @ call SMI monitor (smi #1)
  448. #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE
  449. /* Restore L2 aux control register */
  450. @ set service ID for PPA
  451. mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID
  452. mov r12, r0 @ copy service ID in r12
  453. mov r1, #0 @ set task ID for ROM code in r1
  454. mov r2, #4 @ set some flags in r2, r6
  455. mov r6, #0xff
  456. ldr r4, scratchpad_base
  457. ldr r3, [r4, #0xBC]
  458. adds r3, r3, #8 @ r3 points to parameters
  459. dsb @ data write barrier
  460. dmb @ data memory barrier
  461. smc #1 @ call SMI monitor (smi #1)
  462. #endif
  463. b logic_l1_restore
  464. .align
  465. l2_inv_api_params:
  466. .word 0x1, 0x00
  467. l2_inv_gp:
  468. /* Execute smi to invalidate L2 cache */
  469. mov r12, #0x1 @ set up to invalidate L2
  470. smc #0 @ Call SMI monitor (smieq)
  471. /* Write to Aux control register to set some bits */
  472. ldr r4, scratchpad_base
  473. ldr r3, [r4,#0xBC]
  474. ldr r0, [r3,#4]
  475. mov r12, #0x3
  476. smc #0 @ Call SMI monitor (smieq)
  477. ldr r4, scratchpad_base
  478. ldr r3, [r4,#0xBC]
  479. ldr r0, [r3,#12]
  480. mov r12, #0x2
  481. smc #0 @ Call SMI monitor (smieq)
  482. logic_l1_restore:
  483. ldr r1, l2dis_3630
  484. cmp r1, #0x1 @ Test if L2 re-enable needed on 3630
  485. bne skipl2reen
  486. mrc p15, 0, r1, c1, c0, 1
  487. orr r1, r1, #2 @ re-enable L2 cache
  488. mcr p15, 0, r1, c1, c0, 1
  489. skipl2reen:
  490. /* Now branch to the common CPU resume function */
  491. b cpu_resume
  492. ENDPROC(omap3_restore)
  493. .ltorg
  494. /*
  495. * Local variables
  496. */
  497. pm_prepwstst_core_p:
  498. .word PM_PREPWSTST_CORE_P
  499. pm_pwstctrl_mpu:
  500. .word PM_PWSTCTRL_MPU_P
  501. scratchpad_base:
  502. .word SCRATCHPAD_BASE_P
  503. sram_base:
  504. .word SRAM_BASE_P + 0x8000
  505. control_stat:
  506. .word CONTROL_STAT
  507. control_mem_rta:
  508. .word CONTROL_MEM_RTA_CTRL
  509. l2dis_3630:
  510. .word 0
  511. /*
  512. * Internal functions
  513. */
  514. /*
  515. * This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0
  516. * Copied to and run from SRAM in order to reconfigure the SDRC parameters.
  517. */
  518. .text
  519. .align 3
  520. ENTRY(es3_sdrc_fix)
  521. ldr r4, sdrc_syscfg @ get config addr
  522. ldr r5, [r4] @ get value
  523. tst r5, #0x100 @ is part access blocked
  524. it eq
  525. biceq r5, r5, #0x100 @ clear bit if set
  526. str r5, [r4] @ write back change
  527. ldr r4, sdrc_mr_0 @ get config addr
  528. ldr r5, [r4] @ get value
  529. str r5, [r4] @ write back change
  530. ldr r4, sdrc_emr2_0 @ get config addr
  531. ldr r5, [r4] @ get value
  532. str r5, [r4] @ write back change
  533. ldr r4, sdrc_manual_0 @ get config addr
  534. mov r5, #0x2 @ autorefresh command
  535. str r5, [r4] @ kick off refreshes
  536. ldr r4, sdrc_mr_1 @ get config addr
  537. ldr r5, [r4] @ get value
  538. str r5, [r4] @ write back change
  539. ldr r4, sdrc_emr2_1 @ get config addr
  540. ldr r5, [r4] @ get value
  541. str r5, [r4] @ write back change
  542. ldr r4, sdrc_manual_1 @ get config addr
  543. mov r5, #0x2 @ autorefresh command
  544. str r5, [r4] @ kick off refreshes
  545. bx lr
  546. /*
  547. * Local variables
  548. */
  549. .align
  550. sdrc_syscfg:
  551. .word SDRC_SYSCONFIG_P
  552. sdrc_mr_0:
  553. .word SDRC_MR_0_P
  554. sdrc_emr2_0:
  555. .word SDRC_EMR2_0_P
  556. sdrc_manual_0:
  557. .word SDRC_MANUAL_0_P
  558. sdrc_mr_1:
  559. .word SDRC_MR_1_P
  560. sdrc_emr2_1:
  561. .word SDRC_EMR2_1_P
  562. sdrc_manual_1:
  563. .word SDRC_MANUAL_1_P
  564. ENDPROC(es3_sdrc_fix)
  565. ENTRY(es3_sdrc_fix_sz)
  566. .word . - es3_sdrc_fix