prm-regbits-34xx.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * OMAP3430 Power/Reset Management register bits
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H
  14. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H
  15. #include "prm2xxx_3xxx.h"
  16. /* Shared register bits */
  17. /* PRM_VC_CMD_VAL_0, PRM_VC_CMD_VAL_1 shared bits */
  18. #define OMAP3430_ON_SHIFT 24
  19. #define OMAP3430_ON_MASK (0xff << 24)
  20. #define OMAP3430_ONLP_SHIFT 16
  21. #define OMAP3430_ONLP_MASK (0xff << 16)
  22. #define OMAP3430_RET_SHIFT 8
  23. #define OMAP3430_RET_MASK (0xff << 8)
  24. #define OMAP3430_OFF_SHIFT 0
  25. #define OMAP3430_OFF_MASK (0xff << 0)
  26. /* PRM_VP1_CONFIG, PRM_VP2_CONFIG shared bits */
  27. #define OMAP3430_ERROROFFSET_SHIFT 24
  28. #define OMAP3430_ERROROFFSET_MASK (0xff << 24)
  29. #define OMAP3430_ERRORGAIN_SHIFT 16
  30. #define OMAP3430_ERRORGAIN_MASK (0xff << 16)
  31. #define OMAP3430_INITVOLTAGE_SHIFT 8
  32. #define OMAP3430_INITVOLTAGE_MASK (0xff << 8)
  33. #define OMAP3430_TIMEOUTEN_MASK (1 << 3)
  34. #define OMAP3430_INITVDD_MASK (1 << 2)
  35. #define OMAP3430_FORCEUPDATE_MASK (1 << 1)
  36. #define OMAP3430_VPENABLE_MASK (1 << 0)
  37. /* PRM_VP1_VSTEPMIN, PRM_VP2_VSTEPMIN shared bits */
  38. #define OMAP3430_SMPSWAITTIMEMIN_SHIFT 8
  39. #define OMAP3430_SMPSWAITTIMEMIN_MASK (0xffff << 8)
  40. #define OMAP3430_VSTEPMIN_SHIFT 0
  41. #define OMAP3430_VSTEPMIN_MASK (0xff << 0)
  42. /* PRM_VP1_VSTEPMAX, PRM_VP2_VSTEPMAX shared bits */
  43. #define OMAP3430_SMPSWAITTIMEMAX_SHIFT 8
  44. #define OMAP3430_SMPSWAITTIMEMAX_MASK (0xffff << 8)
  45. #define OMAP3430_VSTEPMAX_SHIFT 0
  46. #define OMAP3430_VSTEPMAX_MASK (0xff << 0)
  47. /* PRM_VP1_VLIMITTO, PRM_VP2_VLIMITTO shared bits */
  48. #define OMAP3430_VDDMAX_SHIFT 24
  49. #define OMAP3430_VDDMAX_MASK (0xff << 24)
  50. #define OMAP3430_VDDMIN_SHIFT 16
  51. #define OMAP3430_VDDMIN_MASK (0xff << 16)
  52. #define OMAP3430_TIMEOUT_SHIFT 0
  53. #define OMAP3430_TIMEOUT_MASK (0xffff << 0)
  54. /* PRM_VP1_VOLTAGE, PRM_VP2_VOLTAGE shared bits */
  55. #define OMAP3430_VPVOLTAGE_SHIFT 0
  56. #define OMAP3430_VPVOLTAGE_MASK (0xff << 0)
  57. /* PRM_VP1_STATUS, PRM_VP2_STATUS shared bits */
  58. #define OMAP3430_VPINIDLE_MASK (1 << 0)
  59. /* PM_WKDEP_IVA2, PM_WKDEP_MPU shared bits */
  60. #define OMAP3430_EN_PER_SHIFT 7
  61. #define OMAP3430_EN_PER_MASK (1 << 7)
  62. /* PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE shared bits */
  63. #define OMAP3430_MEMORYCHANGE_MASK (1 << 3)
  64. /* PM_PWSTST_IVA2, PM_PWSTST_CORE shared bits */
  65. #define OMAP3430_LOGICSTATEST_MASK (1 << 2)
  66. /* PM_PREPWSTST_IVA2, PM_PREPWSTST_CORE shared bits */
  67. #define OMAP3430_LASTLOGICSTATEENTERED_MASK (1 << 2)
  68. /*
  69. * PM_PREPWSTST_IVA2, PM_PREPWSTST_MPU, PM_PREPWSTST_CORE,
  70. * PM_PREPWSTST_GFX, PM_PREPWSTST_DSS, PM_PREPWSTST_CAM,
  71. * PM_PREPWSTST_PER, PM_PREPWSTST_NEON shared bits
  72. */
  73. #define OMAP3430_LASTPOWERSTATEENTERED_SHIFT 0
  74. #define OMAP3430_LASTPOWERSTATEENTERED_MASK (0x3 << 0)
  75. /* PRM_IRQSTATUS_IVA2, PRM_IRQSTATUS_MPU shared bits */
  76. #define OMAP3430_WKUP_ST_MASK (1 << 0)
  77. /* PRM_IRQENABLE_IVA2, PRM_IRQENABLE_MPU shared bits */
  78. #define OMAP3430_WKUP_EN_MASK (1 << 0)
  79. /* PM_MPUGRPSEL1_CORE, PM_IVA2GRPSEL1_CORE shared bits */
  80. #define OMAP3430_GRPSEL_MMC2_MASK (1 << 25)
  81. #define OMAP3430_GRPSEL_MMC1_MASK (1 << 24)
  82. #define OMAP3430_GRPSEL_MCSPI4_MASK (1 << 21)
  83. #define OMAP3430_GRPSEL_MCSPI3_MASK (1 << 20)
  84. #define OMAP3430_GRPSEL_MCSPI2_MASK (1 << 19)
  85. #define OMAP3430_GRPSEL_MCSPI1_MASK (1 << 18)
  86. #define OMAP3430_GRPSEL_I2C3_SHIFT 17
  87. #define OMAP3430_GRPSEL_I2C3_MASK (1 << 17)
  88. #define OMAP3430_GRPSEL_I2C2_SHIFT 16
  89. #define OMAP3430_GRPSEL_I2C2_MASK (1 << 16)
  90. #define OMAP3430_GRPSEL_I2C1_SHIFT 15
  91. #define OMAP3430_GRPSEL_I2C1_MASK (1 << 15)
  92. #define OMAP3430_GRPSEL_UART2_MASK (1 << 14)
  93. #define OMAP3430_GRPSEL_UART1_MASK (1 << 13)
  94. #define OMAP3430_GRPSEL_GPT11_MASK (1 << 12)
  95. #define OMAP3430_GRPSEL_GPT10_MASK (1 << 11)
  96. #define OMAP3430_GRPSEL_MCBSP5_MASK (1 << 10)
  97. #define OMAP3430_GRPSEL_MCBSP1_MASK (1 << 9)
  98. #define OMAP3430_GRPSEL_HSOTGUSB_MASK (1 << 4)
  99. #define OMAP3430_GRPSEL_D2D_MASK (1 << 3)
  100. /*
  101. * PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM,
  102. * PM_PWSTCTRL_PER shared bits
  103. */
  104. #define OMAP3430_MEMONSTATE_SHIFT 16
  105. #define OMAP3430_MEMONSTATE_MASK (0x3 << 16)
  106. #define OMAP3430_MEMRETSTATE_MASK (1 << 8)
  107. /* PM_MPUGRPSEL_PER, PM_IVA2GRPSEL_PER shared bits */
  108. #define OMAP3630_GRPSEL_UART4_MASK (1 << 18)
  109. #define OMAP3430_GRPSEL_GPIO6_MASK (1 << 17)
  110. #define OMAP3430_GRPSEL_GPIO5_MASK (1 << 16)
  111. #define OMAP3430_GRPSEL_GPIO4_MASK (1 << 15)
  112. #define OMAP3430_GRPSEL_GPIO3_MASK (1 << 14)
  113. #define OMAP3430_GRPSEL_GPIO2_MASK (1 << 13)
  114. #define OMAP3430_GRPSEL_UART3_MASK (1 << 11)
  115. #define OMAP3430_GRPSEL_GPT9_MASK (1 << 10)
  116. #define OMAP3430_GRPSEL_GPT8_MASK (1 << 9)
  117. #define OMAP3430_GRPSEL_GPT7_MASK (1 << 8)
  118. #define OMAP3430_GRPSEL_GPT6_MASK (1 << 7)
  119. #define OMAP3430_GRPSEL_GPT5_MASK (1 << 6)
  120. #define OMAP3430_GRPSEL_GPT4_MASK (1 << 5)
  121. #define OMAP3430_GRPSEL_GPT3_MASK (1 << 4)
  122. #define OMAP3430_GRPSEL_GPT2_MASK (1 << 3)
  123. #define OMAP3430_GRPSEL_MCBSP4_MASK (1 << 2)
  124. #define OMAP3430_GRPSEL_MCBSP3_MASK (1 << 1)
  125. #define OMAP3430_GRPSEL_MCBSP2_MASK (1 << 0)
  126. /* PM_MPUGRPSEL_WKUP, PM_IVA2GRPSEL_WKUP shared bits */
  127. #define OMAP3430_GRPSEL_IO_MASK (1 << 8)
  128. #define OMAP3430_GRPSEL_SR2_MASK (1 << 7)
  129. #define OMAP3430_GRPSEL_SR1_MASK (1 << 6)
  130. #define OMAP3430_GRPSEL_GPIO1_MASK (1 << 3)
  131. #define OMAP3430_GRPSEL_GPT12_MASK (1 << 1)
  132. #define OMAP3430_GRPSEL_GPT1_MASK (1 << 0)
  133. /* Bits specific to each register */
  134. /* RM_RSTCTRL_IVA2 */
  135. #define OMAP3430_RST3_IVA2_MASK (1 << 2)
  136. #define OMAP3430_RST2_IVA2_MASK (1 << 1)
  137. #define OMAP3430_RST1_IVA2_MASK (1 << 0)
  138. /* RM_RSTST_IVA2 specific bits */
  139. #define OMAP3430_EMULATION_VSEQ_RST_MASK (1 << 13)
  140. #define OMAP3430_EMULATION_VHWA_RST_MASK (1 << 12)
  141. #define OMAP3430_EMULATION_IVA2_RST_MASK (1 << 11)
  142. #define OMAP3430_IVA2_SW_RST3_MASK (1 << 10)
  143. #define OMAP3430_IVA2_SW_RST2_MASK (1 << 9)
  144. #define OMAP3430_IVA2_SW_RST1_MASK (1 << 8)
  145. /* PM_WKDEP_IVA2 specific bits */
  146. /* PM_PWSTCTRL_IVA2 specific bits */
  147. #define OMAP3430_L2FLATMEMONSTATE_SHIFT 22
  148. #define OMAP3430_L2FLATMEMONSTATE_MASK (0x3 << 22)
  149. #define OMAP3430_SHAREDL2CACHEFLATONSTATE_SHIFT 20
  150. #define OMAP3430_SHAREDL2CACHEFLATONSTATE_MASK (0x3 << 20)
  151. #define OMAP3430_L1FLATMEMONSTATE_SHIFT 18
  152. #define OMAP3430_L1FLATMEMONSTATE_MASK (0x3 << 18)
  153. #define OMAP3430_SHAREDL1CACHEFLATONSTATE_SHIFT 16
  154. #define OMAP3430_SHAREDL1CACHEFLATONSTATE_MASK (0x3 << 16)
  155. #define OMAP3430_L2FLATMEMRETSTATE_MASK (1 << 11)
  156. #define OMAP3430_SHAREDL2CACHEFLATRETSTATE_MASK (1 << 10)
  157. #define OMAP3430_L1FLATMEMRETSTATE_MASK (1 << 9)
  158. #define OMAP3430_SHAREDL1CACHEFLATRETSTATE_MASK (1 << 8)
  159. /* PM_PWSTST_IVA2 specific bits */
  160. #define OMAP3430_L2FLATMEMSTATEST_SHIFT 10
  161. #define OMAP3430_L2FLATMEMSTATEST_MASK (0x3 << 10)
  162. #define OMAP3430_SHAREDL2CACHEFLATSTATEST_SHIFT 8
  163. #define OMAP3430_SHAREDL2CACHEFLATSTATEST_MASK (0x3 << 8)
  164. #define OMAP3430_L1FLATMEMSTATEST_SHIFT 6
  165. #define OMAP3430_L1FLATMEMSTATEST_MASK (0x3 << 6)
  166. #define OMAP3430_SHAREDL1CACHEFLATSTATEST_SHIFT 4
  167. #define OMAP3430_SHAREDL1CACHEFLATSTATEST_MASK (0x3 << 4)
  168. /* PM_PREPWSTST_IVA2 specific bits */
  169. #define OMAP3430_LASTL2FLATMEMSTATEENTERED_SHIFT 10
  170. #define OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK (0x3 << 10)
  171. #define OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_SHIFT 8
  172. #define OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK (0x3 << 8)
  173. #define OMAP3430_LASTL1FLATMEMSTATEENTERED_SHIFT 6
  174. #define OMAP3430_LASTL1FLATMEMSTATEENTERED_MASK (0x3 << 6)
  175. #define OMAP3430_LASTSHAREDL1CACHEFLATSTATEENTERED_SHIFT 4
  176. #define OMAP3430_LASTSHAREDL1CACHEFLATSTATEENTERED_MASK (0x3 << 4)
  177. /* PRM_IRQSTATUS_IVA2 specific bits */
  178. #define OMAP3430_PRM_IRQSTATUS_IVA2_IVA2_DPLL_ST_MASK (1 << 2)
  179. #define OMAP3430_FORCEWKUP_ST_MASK (1 << 1)
  180. /* PRM_IRQENABLE_IVA2 specific bits */
  181. #define OMAP3430_PRM_IRQENABLE_IVA2_IVA2_DPLL_RECAL_EN_MASK (1 << 2)
  182. #define OMAP3430_FORCEWKUP_EN_MASK (1 << 1)
  183. /* PRM_REVISION specific bits */
  184. /* PRM_SYSCONFIG specific bits */
  185. /* PRM_IRQSTATUS_MPU specific bits */
  186. #define OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT 25
  187. #define OMAP3430ES2_SND_PERIPH_DPLL_ST_MASK (1 << 25)
  188. #define OMAP3430_VC_TIMEOUTERR_ST_MASK (1 << 24)
  189. #define OMAP3430_VC_RAERR_ST_MASK (1 << 23)
  190. #define OMAP3430_VC_SAERR_ST_MASK (1 << 22)
  191. #define OMAP3430_VP2_TRANXDONE_ST_MASK (1 << 21)
  192. #define OMAP3430_VP2_EQVALUE_ST_MASK (1 << 20)
  193. #define OMAP3430_VP2_NOSMPSACK_ST_MASK (1 << 19)
  194. #define OMAP3430_VP2_MAXVDD_ST_MASK (1 << 18)
  195. #define OMAP3430_VP2_MINVDD_ST_MASK (1 << 17)
  196. #define OMAP3430_VP2_OPPCHANGEDONE_ST_MASK (1 << 16)
  197. #define OMAP3430_VP1_TRANXDONE_ST_MASK (1 << 15)
  198. #define OMAP3430_VP1_EQVALUE_ST_MASK (1 << 14)
  199. #define OMAP3430_VP1_NOSMPSACK_ST_MASK (1 << 13)
  200. #define OMAP3430_VP1_MAXVDD_ST_MASK (1 << 12)
  201. #define OMAP3430_VP1_MINVDD_ST_MASK (1 << 11)
  202. #define OMAP3430_VP1_OPPCHANGEDONE_ST_MASK (1 << 10)
  203. #define OMAP3430_IO_ST_MASK (1 << 9)
  204. #define OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_MASK (1 << 8)
  205. #define OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT 8
  206. #define OMAP3430_MPU_DPLL_ST_MASK (1 << 7)
  207. #define OMAP3430_MPU_DPLL_ST_SHIFT 7
  208. #define OMAP3430_PERIPH_DPLL_ST_MASK (1 << 6)
  209. #define OMAP3430_PERIPH_DPLL_ST_SHIFT 6
  210. #define OMAP3430_CORE_DPLL_ST_MASK (1 << 5)
  211. #define OMAP3430_CORE_DPLL_ST_SHIFT 5
  212. #define OMAP3430_TRANSITION_ST_MASK (1 << 4)
  213. #define OMAP3430_EVGENOFF_ST_MASK (1 << 3)
  214. #define OMAP3430_EVGENON_ST_MASK (1 << 2)
  215. #define OMAP3430_FS_USB_WKUP_ST_MASK (1 << 1)
  216. /* PRM_IRQENABLE_MPU specific bits */
  217. #define OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT 25
  218. #define OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_MASK (1 << 25)
  219. #define OMAP3430_VC_TIMEOUTERR_EN_MASK (1 << 24)
  220. #define OMAP3430_VC_RAERR_EN_MASK (1 << 23)
  221. #define OMAP3430_VC_SAERR_EN_MASK (1 << 22)
  222. #define OMAP3430_VP2_TRANXDONE_EN_MASK (1 << 21)
  223. #define OMAP3430_VP2_EQVALUE_EN_MASK (1 << 20)
  224. #define OMAP3430_VP2_NOSMPSACK_EN_MASK (1 << 19)
  225. #define OMAP3430_VP2_MAXVDD_EN_MASK (1 << 18)
  226. #define OMAP3430_VP2_MINVDD_EN_MASK (1 << 17)
  227. #define OMAP3430_VP2_OPPCHANGEDONE_EN_MASK (1 << 16)
  228. #define OMAP3430_VP1_TRANXDONE_EN_MASK (1 << 15)
  229. #define OMAP3430_VP1_EQVALUE_EN_MASK (1 << 14)
  230. #define OMAP3430_VP1_NOSMPSACK_EN_MASK (1 << 13)
  231. #define OMAP3430_VP1_MAXVDD_EN_MASK (1 << 12)
  232. #define OMAP3430_VP1_MINVDD_EN_MASK (1 << 11)
  233. #define OMAP3430_VP1_OPPCHANGEDONE_EN_MASK (1 << 10)
  234. #define OMAP3430_IO_EN_MASK (1 << 9)
  235. #define OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_MASK (1 << 8)
  236. #define OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT 8
  237. #define OMAP3430_MPU_DPLL_RECAL_EN_MASK (1 << 7)
  238. #define OMAP3430_MPU_DPLL_RECAL_EN_SHIFT 7
  239. #define OMAP3430_PERIPH_DPLL_RECAL_EN_MASK (1 << 6)
  240. #define OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT 6
  241. #define OMAP3430_CORE_DPLL_RECAL_EN_MASK (1 << 5)
  242. #define OMAP3430_CORE_DPLL_RECAL_EN_SHIFT 5
  243. #define OMAP3430_TRANSITION_EN_MASK (1 << 4)
  244. #define OMAP3430_EVGENOFF_EN_MASK (1 << 3)
  245. #define OMAP3430_EVGENON_EN_MASK (1 << 2)
  246. #define OMAP3430_FS_USB_WKUP_EN_MASK (1 << 1)
  247. /* RM_RSTST_MPU specific bits */
  248. #define OMAP3430_EMULATION_MPU_RST_MASK (1 << 11)
  249. /* PM_WKDEP_MPU specific bits */
  250. #define OMAP3430_PM_WKDEP_MPU_EN_DSS_SHIFT 5
  251. #define OMAP3430_PM_WKDEP_MPU_EN_DSS_MASK (1 << 5)
  252. #define OMAP3430_PM_WKDEP_MPU_EN_IVA2_SHIFT 2
  253. #define OMAP3430_PM_WKDEP_MPU_EN_IVA2_MASK (1 << 2)
  254. /* PM_EVGENCTRL_MPU */
  255. #define OMAP3430_OFFLOADMODE_SHIFT 3
  256. #define OMAP3430_OFFLOADMODE_MASK (0x3 << 3)
  257. #define OMAP3430_ONLOADMODE_SHIFT 1
  258. #define OMAP3430_ONLOADMODE_MASK (0x3 << 1)
  259. #define OMAP3430_ENABLE_MASK (1 << 0)
  260. /* PM_EVGENONTIM_MPU */
  261. #define OMAP3430_ONTIMEVAL_SHIFT 0
  262. #define OMAP3430_ONTIMEVAL_MASK (0xffffffff << 0)
  263. /* PM_EVGENOFFTIM_MPU */
  264. #define OMAP3430_OFFTIMEVAL_SHIFT 0
  265. #define OMAP3430_OFFTIMEVAL_MASK (0xffffffff << 0)
  266. /* PM_PWSTCTRL_MPU specific bits */
  267. #define OMAP3430_L2CACHEONSTATE_SHIFT 16
  268. #define OMAP3430_L2CACHEONSTATE_MASK (0x3 << 16)
  269. #define OMAP3430_L2CACHERETSTATE_MASK (1 << 8)
  270. #define OMAP3430_LOGICL1CACHERETSTATE_MASK (1 << 2)
  271. /* PM_PWSTST_MPU specific bits */
  272. #define OMAP3430_L2CACHESTATEST_SHIFT 6
  273. #define OMAP3430_L2CACHESTATEST_MASK (0x3 << 6)
  274. #define OMAP3430_LOGICL1CACHESTATEST_MASK (1 << 2)
  275. /* PM_PREPWSTST_MPU specific bits */
  276. #define OMAP3430_LASTL2CACHESTATEENTERED_SHIFT 6
  277. #define OMAP3430_LASTL2CACHESTATEENTERED_MASK (0x3 << 6)
  278. #define OMAP3430_LASTLOGICL1CACHESTATEENTERED_MASK (1 << 2)
  279. /* RM_RSTCTRL_CORE */
  280. #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK (1 << 1)
  281. #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK (1 << 0)
  282. /* RM_RSTST_CORE specific bits */
  283. #define OMAP3430_MODEM_SECURITY_VIOL_RST_MASK (1 << 10)
  284. #define OMAP3430_RM_RSTST_CORE_MODEM_SW_RSTPWRON_MASK (1 << 9)
  285. #define OMAP3430_RM_RSTST_CORE_MODEM_SW_RST_MASK (1 << 8)
  286. /* PM_WKEN1_CORE specific bits */
  287. /* PM_MPUGRPSEL1_CORE specific bits */
  288. #define OMAP3430_GRPSEL_FSHOSTUSB_MASK (1 << 5)
  289. /* PM_IVA2GRPSEL1_CORE specific bits */
  290. /* PM_WKST1_CORE specific bits */
  291. /* PM_PWSTCTRL_CORE specific bits */
  292. #define OMAP3430_MEM2ONSTATE_SHIFT 18
  293. #define OMAP3430_MEM2ONSTATE_MASK (0x3 << 18)
  294. #define OMAP3430_MEM1ONSTATE_SHIFT 16
  295. #define OMAP3430_MEM1ONSTATE_MASK (0x3 << 16)
  296. #define OMAP3430_MEM2RETSTATE_MASK (1 << 9)
  297. #define OMAP3430_MEM1RETSTATE_MASK (1 << 8)
  298. /* PM_PWSTST_CORE specific bits */
  299. #define OMAP3430_MEM2STATEST_SHIFT 6
  300. #define OMAP3430_MEM2STATEST_MASK (0x3 << 6)
  301. #define OMAP3430_MEM1STATEST_SHIFT 4
  302. #define OMAP3430_MEM1STATEST_MASK (0x3 << 4)
  303. /* PM_PREPWSTST_CORE specific bits */
  304. #define OMAP3430_LASTMEM2STATEENTERED_SHIFT 6
  305. #define OMAP3430_LASTMEM2STATEENTERED_MASK (0x3 << 6)
  306. #define OMAP3430_LASTMEM1STATEENTERED_SHIFT 4
  307. #define OMAP3430_LASTMEM1STATEENTERED_MASK (0x3 << 4)
  308. /* RM_RSTST_GFX specific bits */
  309. /* PM_WKDEP_GFX specific bits */
  310. #define OMAP3430_PM_WKDEP_GFX_EN_IVA2_MASK (1 << 2)
  311. /* PM_PWSTCTRL_GFX specific bits */
  312. /* PM_PWSTST_GFX specific bits */
  313. /* PM_PREPWSTST_GFX specific bits */
  314. /* PM_WKEN_WKUP specific bits */
  315. #define OMAP3430_EN_IO_CHAIN_MASK (1 << 16)
  316. #define OMAP3430_EN_IO_MASK (1 << 8)
  317. #define OMAP3430_EN_GPIO1_MASK (1 << 3)
  318. /* PM_MPUGRPSEL_WKUP specific bits */
  319. /* PM_IVA2GRPSEL_WKUP specific bits */
  320. /* PM_WKST_WKUP specific bits */
  321. #define OMAP3430_ST_IO_CHAIN_MASK (1 << 16)
  322. #define OMAP3430_ST_IO_MASK (1 << 8)
  323. /* PRM_CLKSEL */
  324. #define OMAP3430_SYS_CLKIN_SEL_SHIFT 0
  325. #define OMAP3430_SYS_CLKIN_SEL_MASK (0x7 << 0)
  326. /* PRM_CLKOUT_CTRL */
  327. #define OMAP3430_CLKOUT_EN_MASK (1 << 7)
  328. #define OMAP3430_CLKOUT_EN_SHIFT 7
  329. /* RM_RSTST_DSS specific bits */
  330. /* PM_WKEN_DSS */
  331. #define OMAP3430_PM_WKEN_DSS_EN_DSS_MASK (1 << 0)
  332. /* PM_WKDEP_DSS specific bits */
  333. #define OMAP3430_PM_WKDEP_DSS_EN_IVA2_MASK (1 << 2)
  334. /* PM_PWSTCTRL_DSS specific bits */
  335. /* PM_PWSTST_DSS specific bits */
  336. /* PM_PREPWSTST_DSS specific bits */
  337. /* RM_RSTST_CAM specific bits */
  338. /* PM_WKDEP_CAM specific bits */
  339. #define OMAP3430_PM_WKDEP_CAM_EN_IVA2_MASK (1 << 2)
  340. /* PM_PWSTCTRL_CAM specific bits */
  341. /* PM_PWSTST_CAM specific bits */
  342. /* PM_PREPWSTST_CAM specific bits */
  343. /* PM_PWSTCTRL_USBHOST specific bits */
  344. #define OMAP3430ES2_SAVEANDRESTORE_SHIFT 4
  345. /* RM_RSTST_PER specific bits */
  346. /* PM_WKEN_PER specific bits */
  347. /* PM_MPUGRPSEL_PER specific bits */
  348. /* PM_IVA2GRPSEL_PER specific bits */
  349. /* PM_WKST_PER specific bits */
  350. /* PM_WKDEP_PER specific bits */
  351. #define OMAP3430_PM_WKDEP_PER_EN_IVA2_MASK (1 << 2)
  352. /* PM_PWSTCTRL_PER specific bits */
  353. /* PM_PWSTST_PER specific bits */
  354. /* PM_PREPWSTST_PER specific bits */
  355. /* RM_RSTST_EMU specific bits */
  356. /* PM_PWSTST_EMU specific bits */
  357. /* PRM_VC_SMPS_SA */
  358. #define OMAP3430_PRM_VC_SMPS_SA_SA1_SHIFT 16
  359. #define OMAP3430_PRM_VC_SMPS_SA_SA1_MASK (0x7f << 16)
  360. #define OMAP3430_PRM_VC_SMPS_SA_SA0_SHIFT 0
  361. #define OMAP3430_PRM_VC_SMPS_SA_SA0_MASK (0x7f << 0)
  362. /* PRM_VC_SMPS_VOL_RA */
  363. #define OMAP3430_VOLRA1_SHIFT 16
  364. #define OMAP3430_VOLRA1_MASK (0xff << 16)
  365. #define OMAP3430_VOLRA0_SHIFT 0
  366. #define OMAP3430_VOLRA0_MASK (0xff << 0)
  367. /* PRM_VC_SMPS_CMD_RA */
  368. #define OMAP3430_CMDRA1_SHIFT 16
  369. #define OMAP3430_CMDRA1_MASK (0xff << 16)
  370. #define OMAP3430_CMDRA0_SHIFT 0
  371. #define OMAP3430_CMDRA0_MASK (0xff << 0)
  372. /* PRM_VC_CMD_VAL_0 specific bits */
  373. #define OMAP3430_VC_CMD_ON_SHIFT 24
  374. #define OMAP3430_VC_CMD_ON_MASK (0xFF << 24)
  375. #define OMAP3430_VC_CMD_ONLP_SHIFT 16
  376. #define OMAP3430_VC_CMD_ONLP_MASK (0xFF << 16)
  377. #define OMAP3430_VC_CMD_RET_SHIFT 8
  378. #define OMAP3430_VC_CMD_RET_MASK (0xFF << 8)
  379. #define OMAP3430_VC_CMD_OFF_SHIFT 0
  380. #define OMAP3430_VC_CMD_OFF_MASK (0xFF << 0)
  381. /* PRM_VC_CMD_VAL_1 specific bits */
  382. /* PRM_VC_CH_CONF */
  383. #define OMAP3430_CMD1_MASK (1 << 20)
  384. #define OMAP3430_RACEN1_MASK (1 << 19)
  385. #define OMAP3430_RAC1_MASK (1 << 18)
  386. #define OMAP3430_RAV1_MASK (1 << 17)
  387. #define OMAP3430_PRM_VC_CH_CONF_SA1_MASK (1 << 16)
  388. #define OMAP3430_CMD0_MASK (1 << 4)
  389. #define OMAP3430_RACEN0_MASK (1 << 3)
  390. #define OMAP3430_RAC0_MASK (1 << 2)
  391. #define OMAP3430_RAV0_MASK (1 << 1)
  392. #define OMAP3430_PRM_VC_CH_CONF_SA0_MASK (1 << 0)
  393. /* PRM_VC_I2C_CFG */
  394. #define OMAP3430_HSMASTER_MASK (1 << 5)
  395. #define OMAP3430_SREN_MASK (1 << 4)
  396. #define OMAP3430_HSEN_MASK (1 << 3)
  397. #define OMAP3430_MCODE_SHIFT 0
  398. #define OMAP3430_MCODE_MASK (0x7 << 0)
  399. /* PRM_VC_BYPASS_VAL */
  400. #define OMAP3430_VALID_MASK (1 << 24)
  401. #define OMAP3430_DATA_SHIFT 16
  402. #define OMAP3430_DATA_MASK (0xff << 16)
  403. #define OMAP3430_REGADDR_SHIFT 8
  404. #define OMAP3430_REGADDR_MASK (0xff << 8)
  405. #define OMAP3430_SLAVEADDR_SHIFT 0
  406. #define OMAP3430_SLAVEADDR_MASK (0x7f << 0)
  407. /* PRM_RSTCTRL */
  408. #define OMAP3430_RST_DPLL3_MASK (1 << 2)
  409. #define OMAP3430_RST_GS_MASK (1 << 1)
  410. /* PRM_RSTTIME */
  411. #define OMAP3430_RSTTIME2_SHIFT 8
  412. #define OMAP3430_RSTTIME2_MASK (0x1f << 8)
  413. #define OMAP3430_RSTTIME1_SHIFT 0
  414. #define OMAP3430_RSTTIME1_MASK (0xff << 0)
  415. /* PRM_RSTST */
  416. #define OMAP3430_ICECRUSHER_RST_MASK (1 << 10)
  417. #define OMAP3430_ICEPICK_RST_MASK (1 << 9)
  418. #define OMAP3430_VDD2_VOLTAGE_MANAGER_RST_MASK (1 << 8)
  419. #define OMAP3430_VDD1_VOLTAGE_MANAGER_RST_MASK (1 << 7)
  420. #define OMAP3430_EXTERNAL_WARM_RST_MASK (1 << 6)
  421. #define OMAP3430_SECURE_WD_RST_MASK (1 << 5)
  422. #define OMAP3430_MPU_WD_RST_MASK (1 << 4)
  423. #define OMAP3430_SECURITY_VIOL_RST_MASK (1 << 3)
  424. #define OMAP3430_GLOBAL_SW_RST_MASK (1 << 1)
  425. #define OMAP3430_GLOBAL_COLD_RST_MASK (1 << 0)
  426. /* PRM_VOLTCTRL */
  427. #define OMAP3430_SEL_VMODE_MASK (1 << 4)
  428. #define OMAP3430_SEL_OFF_MASK (1 << 3)
  429. #define OMAP3430_AUTO_OFF_MASK (1 << 2)
  430. #define OMAP3430_AUTO_RET_MASK (1 << 1)
  431. #define OMAP3430_AUTO_SLEEP_MASK (1 << 0)
  432. /* PRM_SRAM_PCHARGE */
  433. #define OMAP3430_PCHARGE_TIME_SHIFT 0
  434. #define OMAP3430_PCHARGE_TIME_MASK (0xff << 0)
  435. /* PRM_CLKSRC_CTRL */
  436. #define OMAP3430_SYSCLKDIV_SHIFT 6
  437. #define OMAP3430_SYSCLKDIV_MASK (0x3 << 6)
  438. #define OMAP3430_AUTOEXTCLKMODE_SHIFT 3
  439. #define OMAP3430_AUTOEXTCLKMODE_MASK (0x3 << 3)
  440. #define OMAP3430_SYSCLKSEL_SHIFT 0
  441. #define OMAP3430_SYSCLKSEL_MASK (0x3 << 0)
  442. /* PRM_VOLTSETUP1 */
  443. #define OMAP3430_SETUP_TIME2_SHIFT 16
  444. #define OMAP3430_SETUP_TIME2_MASK (0xffff << 16)
  445. #define OMAP3430_SETUP_TIME1_SHIFT 0
  446. #define OMAP3430_SETUP_TIME1_MASK (0xffff << 0)
  447. /* PRM_VOLTOFFSET */
  448. #define OMAP3430_OFFSET_TIME_SHIFT 0
  449. #define OMAP3430_OFFSET_TIME_MASK (0xffff << 0)
  450. /* PRM_CLKSETUP */
  451. #define OMAP3430_SETUP_TIME_SHIFT 0
  452. #define OMAP3430_SETUP_TIME_MASK (0xffff << 0)
  453. /* PRM_POLCTRL */
  454. #define OMAP3430_OFFMODE_POL_MASK (1 << 3)
  455. #define OMAP3430_CLKOUT_POL_MASK (1 << 2)
  456. #define OMAP3430_CLKREQ_POL_MASK (1 << 1)
  457. #define OMAP3430_EXTVOL_POL_MASK (1 << 0)
  458. /* PRM_VOLTSETUP2 */
  459. #define OMAP3430_OFFMODESETUPTIME_SHIFT 0
  460. #define OMAP3430_OFFMODESETUPTIME_MASK (0xffff << 0)
  461. /* PRM_VP1_CONFIG specific bits */
  462. /* PRM_VP1_VSTEPMIN specific bits */
  463. /* PRM_VP1_VSTEPMAX specific bits */
  464. /* PRM_VP1_VLIMITTO specific bits */
  465. /* PRM_VP1_VOLTAGE specific bits */
  466. /* PRM_VP1_STATUS specific bits */
  467. /* PRM_VP2_CONFIG specific bits */
  468. /* PRM_VP2_VSTEPMIN specific bits */
  469. /* PRM_VP2_VSTEPMAX specific bits */
  470. /* PRM_VP2_VLIMITTO specific bits */
  471. /* PRM_VP2_VOLTAGE specific bits */
  472. /* PRM_VP2_STATUS specific bits */
  473. /* RM_RSTST_NEON specific bits */
  474. /* PM_WKDEP_NEON specific bits */
  475. /* PM_PWSTCTRL_NEON specific bits */
  476. /* PM_PWSTST_NEON specific bits */
  477. /* PM_PREPWSTST_NEON specific bits */
  478. #endif