omap_twl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /**
  2. * OMAP and TWL PMIC specific intializations.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated.
  5. * Thara Gopinath
  6. * Copyright (C) 2009 Texas Instruments Incorporated.
  7. * Nishanth Menon
  8. * Copyright (C) 2009 Nokia Corporation
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/i2c/twl.h>
  19. #include "voltage.h"
  20. #include "pm.h"
  21. #define OMAP3_SRI2C_SLAVE_ADDR 0x12
  22. #define OMAP3_VDD_MPU_SR_CONTROL_REG 0x00
  23. #define OMAP3_VDD_CORE_SR_CONTROL_REG 0x01
  24. #define OMAP3_VP_CONFIG_ERROROFFSET 0x00
  25. #define OMAP3_VP_VSTEPMIN_VSTEPMIN 0x1
  26. #define OMAP3_VP_VSTEPMAX_VSTEPMAX 0x04
  27. #define OMAP3_VP_VLIMITTO_TIMEOUT_US 200
  28. #define OMAP3430_VP1_VLIMITTO_VDDMIN 0x14
  29. #define OMAP3430_VP1_VLIMITTO_VDDMAX 0x42
  30. #define OMAP3430_VP2_VLIMITTO_VDDMIN 0x18
  31. #define OMAP3430_VP2_VLIMITTO_VDDMAX 0x2c
  32. #define OMAP3630_VP1_VLIMITTO_VDDMIN 0x18
  33. #define OMAP3630_VP1_VLIMITTO_VDDMAX 0x3c
  34. #define OMAP3630_VP2_VLIMITTO_VDDMIN 0x18
  35. #define OMAP3630_VP2_VLIMITTO_VDDMAX 0x30
  36. #define OMAP4_SRI2C_SLAVE_ADDR 0x12
  37. #define OMAP4_VDD_MPU_SR_VOLT_REG 0x55
  38. #define OMAP4_VDD_IVA_SR_VOLT_REG 0x5B
  39. #define OMAP4_VDD_CORE_SR_VOLT_REG 0x61
  40. #define OMAP4_VP_CONFIG_ERROROFFSET 0x00
  41. #define OMAP4_VP_VSTEPMIN_VSTEPMIN 0x01
  42. #define OMAP4_VP_VSTEPMAX_VSTEPMAX 0x04
  43. #define OMAP4_VP_VLIMITTO_TIMEOUT_US 200
  44. #define OMAP4_VP_MPU_VLIMITTO_VDDMIN 0xA
  45. #define OMAP4_VP_MPU_VLIMITTO_VDDMAX 0x39
  46. #define OMAP4_VP_IVA_VLIMITTO_VDDMIN 0xA
  47. #define OMAP4_VP_IVA_VLIMITTO_VDDMAX 0x2D
  48. #define OMAP4_VP_CORE_VLIMITTO_VDDMIN 0xA
  49. #define OMAP4_VP_CORE_VLIMITTO_VDDMAX 0x28
  50. static bool is_offset_valid;
  51. static u8 smps_offset;
  52. /*
  53. * Flag to ensure Smartreflex bit in TWL
  54. * being cleared in board file is not overwritten.
  55. */
  56. static bool __initdata twl_sr_enable_autoinit;
  57. #define TWL4030_DCDC_GLOBAL_CFG 0x06
  58. #define REG_SMPS_OFFSET 0xE0
  59. #define SMARTREFLEX_ENABLE BIT(3)
  60. static unsigned long twl4030_vsel_to_uv(const u8 vsel)
  61. {
  62. return (((vsel * 125) + 6000)) * 100;
  63. }
  64. static u8 twl4030_uv_to_vsel(unsigned long uv)
  65. {
  66. return DIV_ROUND_UP(uv - 600000, 12500);
  67. }
  68. static unsigned long twl6030_vsel_to_uv(const u8 vsel)
  69. {
  70. /*
  71. * In TWL6030 depending on the value of SMPS_OFFSET
  72. * efuse register the voltage range supported in
  73. * standard mode can be either between 0.6V - 1.3V or
  74. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  75. * is programmed to all 0's where as starting from
  76. * TWL6030 ES1.1 the efuse is programmed to 1
  77. */
  78. if (!is_offset_valid) {
  79. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  80. REG_SMPS_OFFSET);
  81. is_offset_valid = true;
  82. }
  83. /*
  84. * There is no specific formula for voltage to vsel
  85. * conversion above 1.3V. There are special hardcoded
  86. * values for voltages above 1.3V. Currently we are
  87. * hardcoding only for 1.35 V which is used for 1GH OPP for
  88. * OMAP4430.
  89. */
  90. if (vsel == 0x3A)
  91. return 1350000;
  92. if (smps_offset & 0x8)
  93. return ((((vsel - 1) * 125) + 7000)) * 100;
  94. else
  95. return ((((vsel - 1) * 125) + 6000)) * 100;
  96. }
  97. static u8 twl6030_uv_to_vsel(unsigned long uv)
  98. {
  99. /*
  100. * In TWL6030 depending on the value of SMPS_OFFSET
  101. * efuse register the voltage range supported in
  102. * standard mode can be either between 0.6V - 1.3V or
  103. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  104. * is programmed to all 0's where as starting from
  105. * TWL6030 ES1.1 the efuse is programmed to 1
  106. */
  107. if (!is_offset_valid) {
  108. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  109. REG_SMPS_OFFSET);
  110. is_offset_valid = true;
  111. }
  112. /*
  113. * There is no specific formula for voltage to vsel
  114. * conversion above 1.3V. There are special hardcoded
  115. * values for voltages above 1.3V. Currently we are
  116. * hardcoding only for 1.35 V which is used for 1GH OPP for
  117. * OMAP4430.
  118. */
  119. if (uv == 1350000)
  120. return 0x3A;
  121. if (smps_offset & 0x8)
  122. return DIV_ROUND_UP(uv - 700000, 12500) + 1;
  123. else
  124. return DIV_ROUND_UP(uv - 600000, 12500) + 1;
  125. }
  126. static struct omap_volt_pmic_info omap3_mpu_volt_info = {
  127. .slew_rate = 4000,
  128. .step_size = 12500,
  129. .on_volt = 1200000,
  130. .onlp_volt = 1000000,
  131. .ret_volt = 975000,
  132. .off_volt = 600000,
  133. .volt_setup_time = 0xfff,
  134. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  135. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  136. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  137. .vp_vddmin = OMAP3430_VP1_VLIMITTO_VDDMIN,
  138. .vp_vddmax = OMAP3430_VP1_VLIMITTO_VDDMAX,
  139. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  140. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  141. .pmic_reg = OMAP3_VDD_MPU_SR_CONTROL_REG,
  142. .vsel_to_uv = twl4030_vsel_to_uv,
  143. .uv_to_vsel = twl4030_uv_to_vsel,
  144. };
  145. static struct omap_volt_pmic_info omap3_core_volt_info = {
  146. .slew_rate = 4000,
  147. .step_size = 12500,
  148. .on_volt = 1200000,
  149. .onlp_volt = 1000000,
  150. .ret_volt = 975000,
  151. .off_volt = 600000,
  152. .volt_setup_time = 0xfff,
  153. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  154. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  155. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  156. .vp_vddmin = OMAP3430_VP2_VLIMITTO_VDDMIN,
  157. .vp_vddmax = OMAP3430_VP2_VLIMITTO_VDDMAX,
  158. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  159. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  160. .pmic_reg = OMAP3_VDD_CORE_SR_CONTROL_REG,
  161. .vsel_to_uv = twl4030_vsel_to_uv,
  162. .uv_to_vsel = twl4030_uv_to_vsel,
  163. };
  164. static struct omap_volt_pmic_info omap4_mpu_volt_info = {
  165. .slew_rate = 4000,
  166. .step_size = 12500,
  167. .on_volt = 1350000,
  168. .onlp_volt = 1350000,
  169. .ret_volt = 837500,
  170. .off_volt = 600000,
  171. .volt_setup_time = 0,
  172. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  173. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  174. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  175. .vp_vddmin = OMAP4_VP_MPU_VLIMITTO_VDDMIN,
  176. .vp_vddmax = OMAP4_VP_MPU_VLIMITTO_VDDMAX,
  177. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  178. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  179. .pmic_reg = OMAP4_VDD_MPU_SR_VOLT_REG,
  180. .vsel_to_uv = twl6030_vsel_to_uv,
  181. .uv_to_vsel = twl6030_uv_to_vsel,
  182. };
  183. static struct omap_volt_pmic_info omap4_iva_volt_info = {
  184. .slew_rate = 4000,
  185. .step_size = 12500,
  186. .on_volt = 1100000,
  187. .onlp_volt = 1100000,
  188. .ret_volt = 837500,
  189. .off_volt = 600000,
  190. .volt_setup_time = 0,
  191. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  192. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  193. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  194. .vp_vddmin = OMAP4_VP_IVA_VLIMITTO_VDDMIN,
  195. .vp_vddmax = OMAP4_VP_IVA_VLIMITTO_VDDMAX,
  196. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  197. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  198. .pmic_reg = OMAP4_VDD_IVA_SR_VOLT_REG,
  199. .vsel_to_uv = twl6030_vsel_to_uv,
  200. .uv_to_vsel = twl6030_uv_to_vsel,
  201. };
  202. static struct omap_volt_pmic_info omap4_core_volt_info = {
  203. .slew_rate = 4000,
  204. .step_size = 12500,
  205. .on_volt = 1100000,
  206. .onlp_volt = 1100000,
  207. .ret_volt = 837500,
  208. .off_volt = 600000,
  209. .volt_setup_time = 0,
  210. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  211. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  212. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  213. .vp_vddmin = OMAP4_VP_CORE_VLIMITTO_VDDMIN,
  214. .vp_vddmax = OMAP4_VP_CORE_VLIMITTO_VDDMAX,
  215. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  216. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  217. .pmic_reg = OMAP4_VDD_CORE_SR_VOLT_REG,
  218. .vsel_to_uv = twl6030_vsel_to_uv,
  219. .uv_to_vsel = twl6030_uv_to_vsel,
  220. };
  221. int __init omap4_twl_init(void)
  222. {
  223. struct voltagedomain *voltdm;
  224. if (!cpu_is_omap44xx())
  225. return -ENODEV;
  226. voltdm = omap_voltage_domain_lookup("mpu");
  227. omap_voltage_register_pmic(voltdm, &omap4_mpu_volt_info);
  228. voltdm = omap_voltage_domain_lookup("iva");
  229. omap_voltage_register_pmic(voltdm, &omap4_iva_volt_info);
  230. voltdm = omap_voltage_domain_lookup("core");
  231. omap_voltage_register_pmic(voltdm, &omap4_core_volt_info);
  232. return 0;
  233. }
  234. int __init omap3_twl_init(void)
  235. {
  236. struct voltagedomain *voltdm;
  237. if (!cpu_is_omap34xx())
  238. return -ENODEV;
  239. if (cpu_is_omap3630()) {
  240. omap3_mpu_volt_info.vp_vddmin = OMAP3630_VP1_VLIMITTO_VDDMIN;
  241. omap3_mpu_volt_info.vp_vddmax = OMAP3630_VP1_VLIMITTO_VDDMAX;
  242. omap3_core_volt_info.vp_vddmin = OMAP3630_VP2_VLIMITTO_VDDMIN;
  243. omap3_core_volt_info.vp_vddmax = OMAP3630_VP2_VLIMITTO_VDDMAX;
  244. }
  245. /*
  246. * The smartreflex bit on twl4030 specifies if the setting of voltage
  247. * is done over the I2C_SR path. Since this setting is independent of
  248. * the actual usage of smartreflex AVS module, we enable TWL SR bit
  249. * by default irrespective of whether smartreflex AVS module is enabled
  250. * on the OMAP side or not. This is because without this bit enabled,
  251. * the voltage scaling through vp forceupdate/bypass mechanism of
  252. * voltage scaling will not function on TWL over I2C_SR.
  253. */
  254. if (!twl_sr_enable_autoinit)
  255. omap3_twl_set_sr_bit(true);
  256. voltdm = omap_voltage_domain_lookup("mpu");
  257. omap_voltage_register_pmic(voltdm, &omap3_mpu_volt_info);
  258. voltdm = omap_voltage_domain_lookup("core");
  259. omap_voltage_register_pmic(voltdm, &omap3_core_volt_info);
  260. return 0;
  261. }
  262. /**
  263. * omap3_twl_set_sr_bit() - Set/Clear SR bit on TWL
  264. * @enable: enable SR mode in twl or not
  265. *
  266. * If 'enable' is true, enables Smartreflex bit on TWL 4030 to make sure
  267. * voltage scaling through OMAP SR works. Else, the smartreflex bit
  268. * on twl4030 is cleared as there are platforms which use OMAP3 and T2 but
  269. * use Synchronized Scaling Hardware Strategy (ENABLE_VMODE=1) and Direct
  270. * Strategy Software Scaling Mode (ENABLE_VMODE=0), for setting the voltages,
  271. * in those scenarios this bit is to be cleared (enable = false).
  272. *
  273. * Returns 0 on success, error is returned if I2C read/write fails.
  274. */
  275. int __init omap3_twl_set_sr_bit(bool enable)
  276. {
  277. u8 temp;
  278. int ret;
  279. if (twl_sr_enable_autoinit)
  280. pr_warning("%s: unexpected multiple calls\n", __func__);
  281. ret = twl_i2c_read_u8(TWL4030_MODULE_PM_RECEIVER, &temp,
  282. TWL4030_DCDC_GLOBAL_CFG);
  283. if (ret)
  284. goto err;
  285. if (enable)
  286. temp |= SMARTREFLEX_ENABLE;
  287. else
  288. temp &= ~SMARTREFLEX_ENABLE;
  289. ret = twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, temp,
  290. TWL4030_DCDC_GLOBAL_CFG);
  291. if (!ret) {
  292. twl_sr_enable_autoinit = true;
  293. return 0;
  294. }
  295. err:
  296. pr_err("%s: Error access to TWL4030 (%d)\n", __func__, ret);
  297. return ret;
  298. }