omap4-common.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * OMAP4 specific common source file.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc.
  5. * Author:
  6. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  7. *
  8. *
  9. * This program is free software,you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/platform_device.h>
  17. #include <asm/hardware/gic.h>
  18. #include <asm/hardware/cache-l2x0.h>
  19. #include <plat/irqs.h>
  20. #include <mach/hardware.h>
  21. #include <mach/omap4-common.h>
  22. #ifdef CONFIG_CACHE_L2X0
  23. void __iomem *l2cache_base;
  24. #endif
  25. void __iomem *gic_dist_base_addr;
  26. void __init gic_init_irq(void)
  27. {
  28. /* Static mapping, never released */
  29. gic_dist_base_addr = ioremap(OMAP44XX_GIC_DIST_BASE, SZ_4K);
  30. BUG_ON(!gic_dist_base_addr);
  31. /* Static mapping, never released */
  32. omap_irq_base = ioremap(OMAP44XX_GIC_CPU_BASE, SZ_512);
  33. BUG_ON(!omap_irq_base);
  34. gic_init(0, 29, gic_dist_base_addr, omap_irq_base);
  35. }
  36. #ifdef CONFIG_CACHE_L2X0
  37. static void omap4_l2x0_disable(void)
  38. {
  39. /* Disable PL310 L2 Cache controller */
  40. omap_smc1(0x102, 0x0);
  41. }
  42. static void omap4_l2x0_set_debug(unsigned long val)
  43. {
  44. /* Program PL310 L2 Cache controller debug register */
  45. omap_smc1(0x100, val);
  46. }
  47. static int __init omap_l2_cache_init(void)
  48. {
  49. u32 aux_ctrl = 0;
  50. /*
  51. * To avoid code running on other OMAPs in
  52. * multi-omap builds
  53. */
  54. if (!cpu_is_omap44xx())
  55. return -ENODEV;
  56. /* Static mapping, never released */
  57. l2cache_base = ioremap(OMAP44XX_L2CACHE_BASE, SZ_4K);
  58. BUG_ON(!l2cache_base);
  59. /*
  60. * 16-way associativity, parity disabled
  61. * Way size - 32KB (es1.0)
  62. * Way size - 64KB (es2.0 +)
  63. */
  64. aux_ctrl = ((1 << L2X0_AUX_CTRL_ASSOCIATIVITY_SHIFT) |
  65. (0x1 << 25) |
  66. (0x1 << L2X0_AUX_CTRL_NS_LOCKDOWN_SHIFT) |
  67. (0x1 << L2X0_AUX_CTRL_NS_INT_CTRL_SHIFT));
  68. if (omap_rev() == OMAP4430_REV_ES1_0) {
  69. aux_ctrl |= 0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT;
  70. } else {
  71. aux_ctrl |= ((0x3 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) |
  72. (1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) |
  73. (1 << L2X0_AUX_CTRL_DATA_PREFETCH_SHIFT) |
  74. (1 << L2X0_AUX_CTRL_INSTR_PREFETCH_SHIFT) |
  75. (1 << L2X0_AUX_CTRL_EARLY_BRESP_SHIFT));
  76. }
  77. if (omap_rev() != OMAP4430_REV_ES1_0)
  78. omap_smc1(0x109, aux_ctrl);
  79. /* Enable PL310 L2 Cache controller */
  80. omap_smc1(0x102, 0x1);
  81. l2x0_init(l2cache_base, aux_ctrl, L2X0_AUX_CTRL_MASK);
  82. /*
  83. * Override default outer_cache.disable with a OMAP4
  84. * specific one
  85. */
  86. outer_cache.disable = omap4_l2x0_disable;
  87. outer_cache.set_debug = omap4_l2x0_set_debug;
  88. return 0;
  89. }
  90. early_initcall(omap_l2_cache_init);
  91. #endif