mailbox.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * Mailbox reservation modules for OMAP2/3
  3. *
  4. * Copyright (C) 2006-2009 Nokia Corporation
  5. * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
  6. * and Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/err.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/io.h>
  16. #include <linux/pm_runtime.h>
  17. #include <plat/mailbox.h>
  18. #include <mach/irqs.h>
  19. #define MAILBOX_REVISION 0x000
  20. #define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
  21. #define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
  22. #define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
  23. #define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
  24. #define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
  25. #define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 10 * (u))
  26. #define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 10 * (u))
  27. #define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 10 * (u))
  28. #define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
  29. #define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
  30. #define MBOX_REG_SIZE 0x120
  31. #define OMAP4_MBOX_REG_SIZE 0x130
  32. #define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
  33. #define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
  34. static void __iomem *mbox_base;
  35. struct omap_mbox2_fifo {
  36. unsigned long msg;
  37. unsigned long fifo_stat;
  38. unsigned long msg_stat;
  39. };
  40. struct omap_mbox2_priv {
  41. struct omap_mbox2_fifo tx_fifo;
  42. struct omap_mbox2_fifo rx_fifo;
  43. unsigned long irqenable;
  44. unsigned long irqstatus;
  45. u32 newmsg_bit;
  46. u32 notfull_bit;
  47. u32 ctx[OMAP4_MBOX_NR_REGS];
  48. unsigned long irqdisable;
  49. };
  50. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  51. omap_mbox_type_t irq);
  52. static inline unsigned int mbox_read_reg(size_t ofs)
  53. {
  54. return __raw_readl(mbox_base + ofs);
  55. }
  56. static inline void mbox_write_reg(u32 val, size_t ofs)
  57. {
  58. __raw_writel(val, mbox_base + ofs);
  59. }
  60. /* Mailbox H/W preparations */
  61. static int omap2_mbox_startup(struct omap_mbox *mbox)
  62. {
  63. u32 l;
  64. pm_runtime_enable(mbox->dev->parent);
  65. pm_runtime_get_sync(mbox->dev->parent);
  66. l = mbox_read_reg(MAILBOX_REVISION);
  67. pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
  68. omap2_mbox_enable_irq(mbox, IRQ_RX);
  69. return 0;
  70. }
  71. static void omap2_mbox_shutdown(struct omap_mbox *mbox)
  72. {
  73. pm_runtime_put_sync(mbox->dev->parent);
  74. pm_runtime_disable(mbox->dev->parent);
  75. }
  76. /* Mailbox FIFO handle functions */
  77. static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
  78. {
  79. struct omap_mbox2_fifo *fifo =
  80. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  81. return (mbox_msg_t) mbox_read_reg(fifo->msg);
  82. }
  83. static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
  84. {
  85. struct omap_mbox2_fifo *fifo =
  86. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  87. mbox_write_reg(msg, fifo->msg);
  88. }
  89. static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
  90. {
  91. struct omap_mbox2_fifo *fifo =
  92. &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
  93. return (mbox_read_reg(fifo->msg_stat) == 0);
  94. }
  95. static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
  96. {
  97. struct omap_mbox2_fifo *fifo =
  98. &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
  99. return mbox_read_reg(fifo->fifo_stat);
  100. }
  101. /* Mailbox IRQ handle functions */
  102. static void omap2_mbox_enable_irq(struct omap_mbox *mbox,
  103. omap_mbox_type_t irq)
  104. {
  105. struct omap_mbox2_priv *p = mbox->priv;
  106. u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  107. l = mbox_read_reg(p->irqenable);
  108. l |= bit;
  109. mbox_write_reg(l, p->irqenable);
  110. }
  111. static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
  112. omap_mbox_type_t irq)
  113. {
  114. struct omap_mbox2_priv *p = mbox->priv;
  115. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  116. if (!cpu_is_omap44xx())
  117. bit = mbox_read_reg(p->irqdisable) & ~bit;
  118. mbox_write_reg(bit, p->irqdisable);
  119. }
  120. static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
  121. omap_mbox_type_t irq)
  122. {
  123. struct omap_mbox2_priv *p = mbox->priv;
  124. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  125. mbox_write_reg(bit, p->irqstatus);
  126. /* Flush posted write for irq status to avoid spurious interrupts */
  127. mbox_read_reg(p->irqstatus);
  128. }
  129. static int omap2_mbox_is_irq(struct omap_mbox *mbox,
  130. omap_mbox_type_t irq)
  131. {
  132. struct omap_mbox2_priv *p = mbox->priv;
  133. u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
  134. u32 enable = mbox_read_reg(p->irqenable);
  135. u32 status = mbox_read_reg(p->irqstatus);
  136. return (int)(enable & status & bit);
  137. }
  138. static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
  139. {
  140. int i;
  141. struct omap_mbox2_priv *p = mbox->priv;
  142. int nr_regs;
  143. if (cpu_is_omap44xx())
  144. nr_regs = OMAP4_MBOX_NR_REGS;
  145. else
  146. nr_regs = MBOX_NR_REGS;
  147. for (i = 0; i < nr_regs; i++) {
  148. p->ctx[i] = mbox_read_reg(i * sizeof(u32));
  149. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  150. i, p->ctx[i]);
  151. }
  152. }
  153. static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
  154. {
  155. int i;
  156. struct omap_mbox2_priv *p = mbox->priv;
  157. int nr_regs;
  158. if (cpu_is_omap44xx())
  159. nr_regs = OMAP4_MBOX_NR_REGS;
  160. else
  161. nr_regs = MBOX_NR_REGS;
  162. for (i = 0; i < nr_regs; i++) {
  163. mbox_write_reg(p->ctx[i], i * sizeof(u32));
  164. dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
  165. i, p->ctx[i]);
  166. }
  167. }
  168. static struct omap_mbox_ops omap2_mbox_ops = {
  169. .type = OMAP_MBOX_TYPE2,
  170. .startup = omap2_mbox_startup,
  171. .shutdown = omap2_mbox_shutdown,
  172. .fifo_read = omap2_mbox_fifo_read,
  173. .fifo_write = omap2_mbox_fifo_write,
  174. .fifo_empty = omap2_mbox_fifo_empty,
  175. .fifo_full = omap2_mbox_fifo_full,
  176. .enable_irq = omap2_mbox_enable_irq,
  177. .disable_irq = omap2_mbox_disable_irq,
  178. .ack_irq = omap2_mbox_ack_irq,
  179. .is_irq = omap2_mbox_is_irq,
  180. .save_ctx = omap2_mbox_save_ctx,
  181. .restore_ctx = omap2_mbox_restore_ctx,
  182. };
  183. /*
  184. * MAILBOX 0: ARM -> DSP,
  185. * MAILBOX 1: ARM <- DSP.
  186. * MAILBOX 2: ARM -> IVA,
  187. * MAILBOX 3: ARM <- IVA.
  188. */
  189. /* FIXME: the following structs should be filled automatically by the user id */
  190. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2)
  191. /* DSP */
  192. static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
  193. .tx_fifo = {
  194. .msg = MAILBOX_MESSAGE(0),
  195. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  196. },
  197. .rx_fifo = {
  198. .msg = MAILBOX_MESSAGE(1),
  199. .msg_stat = MAILBOX_MSGSTATUS(1),
  200. },
  201. .irqenable = MAILBOX_IRQENABLE(0),
  202. .irqstatus = MAILBOX_IRQSTATUS(0),
  203. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  204. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  205. .irqdisable = MAILBOX_IRQENABLE(0),
  206. };
  207. struct omap_mbox mbox_dsp_info = {
  208. .name = "dsp",
  209. .ops = &omap2_mbox_ops,
  210. .priv = &omap2_mbox_dsp_priv,
  211. };
  212. #endif
  213. #if defined(CONFIG_ARCH_OMAP3)
  214. struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL };
  215. #endif
  216. #if defined(CONFIG_SOC_OMAP2420)
  217. /* IVA */
  218. static struct omap_mbox2_priv omap2_mbox_iva_priv = {
  219. .tx_fifo = {
  220. .msg = MAILBOX_MESSAGE(2),
  221. .fifo_stat = MAILBOX_FIFOSTATUS(2),
  222. },
  223. .rx_fifo = {
  224. .msg = MAILBOX_MESSAGE(3),
  225. .msg_stat = MAILBOX_MSGSTATUS(3),
  226. },
  227. .irqenable = MAILBOX_IRQENABLE(3),
  228. .irqstatus = MAILBOX_IRQSTATUS(3),
  229. .notfull_bit = MAILBOX_IRQ_NOTFULL(2),
  230. .newmsg_bit = MAILBOX_IRQ_NEWMSG(3),
  231. .irqdisable = MAILBOX_IRQENABLE(3),
  232. };
  233. static struct omap_mbox mbox_iva_info = {
  234. .name = "iva",
  235. .ops = &omap2_mbox_ops,
  236. .priv = &omap2_mbox_iva_priv,
  237. };
  238. struct omap_mbox *omap2_mboxes[] = { &mbox_dsp_info, &mbox_iva_info, NULL };
  239. #endif
  240. #if defined(CONFIG_ARCH_OMAP4)
  241. /* OMAP4 */
  242. static struct omap_mbox2_priv omap2_mbox_1_priv = {
  243. .tx_fifo = {
  244. .msg = MAILBOX_MESSAGE(0),
  245. .fifo_stat = MAILBOX_FIFOSTATUS(0),
  246. },
  247. .rx_fifo = {
  248. .msg = MAILBOX_MESSAGE(1),
  249. .msg_stat = MAILBOX_MSGSTATUS(1),
  250. },
  251. .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
  252. .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
  253. .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
  254. .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
  255. .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
  256. };
  257. struct omap_mbox mbox_1_info = {
  258. .name = "mailbox-1",
  259. .ops = &omap2_mbox_ops,
  260. .priv = &omap2_mbox_1_priv,
  261. };
  262. static struct omap_mbox2_priv omap2_mbox_2_priv = {
  263. .tx_fifo = {
  264. .msg = MAILBOX_MESSAGE(3),
  265. .fifo_stat = MAILBOX_FIFOSTATUS(3),
  266. },
  267. .rx_fifo = {
  268. .msg = MAILBOX_MESSAGE(2),
  269. .msg_stat = MAILBOX_MSGSTATUS(2),
  270. },
  271. .irqenable = OMAP4_MAILBOX_IRQENABLE(0),
  272. .irqstatus = OMAP4_MAILBOX_IRQSTATUS(0),
  273. .notfull_bit = MAILBOX_IRQ_NOTFULL(3),
  274. .newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
  275. .irqdisable = OMAP4_MAILBOX_IRQENABLE_CLR(0),
  276. };
  277. struct omap_mbox mbox_2_info = {
  278. .name = "mailbox-2",
  279. .ops = &omap2_mbox_ops,
  280. .priv = &omap2_mbox_2_priv,
  281. };
  282. struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL };
  283. #endif
  284. static int __devinit omap2_mbox_probe(struct platform_device *pdev)
  285. {
  286. struct resource *mem;
  287. int ret;
  288. struct omap_mbox **list;
  289. if (false)
  290. ;
  291. #if defined(CONFIG_ARCH_OMAP3)
  292. else if (cpu_is_omap34xx()) {
  293. list = omap3_mboxes;
  294. list[0]->irq = platform_get_irq(pdev, 0);
  295. }
  296. #endif
  297. #if defined(CONFIG_ARCH_OMAP2)
  298. else if (cpu_is_omap2430()) {
  299. list = omap2_mboxes;
  300. list[0]->irq = platform_get_irq(pdev, 0);
  301. } else if (cpu_is_omap2420()) {
  302. list = omap2_mboxes;
  303. list[0]->irq = platform_get_irq_byname(pdev, "dsp");
  304. list[1]->irq = platform_get_irq_byname(pdev, "iva");
  305. }
  306. #endif
  307. #if defined(CONFIG_ARCH_OMAP4)
  308. else if (cpu_is_omap44xx()) {
  309. list = omap4_mboxes;
  310. list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0);
  311. }
  312. #endif
  313. else {
  314. pr_err("%s: platform not supported\n", __func__);
  315. return -ENODEV;
  316. }
  317. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  318. mbox_base = ioremap(mem->start, resource_size(mem));
  319. if (!mbox_base)
  320. return -ENOMEM;
  321. ret = omap_mbox_register(&pdev->dev, list);
  322. if (ret) {
  323. iounmap(mbox_base);
  324. return ret;
  325. }
  326. return 0;
  327. }
  328. static int __devexit omap2_mbox_remove(struct platform_device *pdev)
  329. {
  330. omap_mbox_unregister();
  331. iounmap(mbox_base);
  332. return 0;
  333. }
  334. static struct platform_driver omap2_mbox_driver = {
  335. .probe = omap2_mbox_probe,
  336. .remove = __devexit_p(omap2_mbox_remove),
  337. .driver = {
  338. .name = "omap-mailbox",
  339. },
  340. };
  341. static int __init omap2_mbox_init(void)
  342. {
  343. return platform_driver_register(&omap2_mbox_driver);
  344. }
  345. static void __exit omap2_mbox_exit(void)
  346. {
  347. platform_driver_unregister(&omap2_mbox_driver);
  348. }
  349. module_init(omap2_mbox_init);
  350. module_exit(omap2_mbox_exit);
  351. MODULE_LICENSE("GPL v2");
  352. MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
  353. MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
  354. MODULE_AUTHOR("Paul Mundt");
  355. MODULE_ALIAS("platform:omap2-mailbox");