control.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <plat/common.h>
  17. #include <plat/sdrc.h>
  18. #include "cm-regbits-34xx.h"
  19. #include "prm-regbits-34xx.h"
  20. #include "prm2xxx_3xxx.h"
  21. #include "cm2xxx_3xxx.h"
  22. #include "sdrc.h"
  23. #include "pm.h"
  24. #include "control.h"
  25. /* Used by omap3_ctrl_save_padconf() */
  26. #define START_PADCONF_SAVE 0x2
  27. #define PADCONF_SAVE_DONE 0x1
  28. static void __iomem *omap2_ctrl_base;
  29. static void __iomem *omap4_ctrl_pad_base;
  30. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  31. struct omap3_scratchpad {
  32. u32 boot_config_ptr;
  33. u32 public_restore_ptr;
  34. u32 secure_ram_restore_ptr;
  35. u32 sdrc_module_semaphore;
  36. u32 prcm_block_offset;
  37. u32 sdrc_block_offset;
  38. };
  39. struct omap3_scratchpad_prcm_block {
  40. u32 prm_clksrc_ctrl;
  41. u32 prm_clksel;
  42. u32 cm_clksel_core;
  43. u32 cm_clksel_wkup;
  44. u32 cm_clken_pll;
  45. u32 cm_autoidle_pll;
  46. u32 cm_clksel1_pll;
  47. u32 cm_clksel2_pll;
  48. u32 cm_clksel3_pll;
  49. u32 cm_clken_pll_mpu;
  50. u32 cm_autoidle_pll_mpu;
  51. u32 cm_clksel1_pll_mpu;
  52. u32 cm_clksel2_pll_mpu;
  53. u32 prcm_block_size;
  54. };
  55. struct omap3_scratchpad_sdrc_block {
  56. u16 sysconfig;
  57. u16 cs_cfg;
  58. u16 sharing;
  59. u16 err_type;
  60. u32 dll_a_ctrl;
  61. u32 dll_b_ctrl;
  62. u32 power;
  63. u32 cs_0;
  64. u32 mcfg_0;
  65. u16 mr_0;
  66. u16 emr_1_0;
  67. u16 emr_2_0;
  68. u16 emr_3_0;
  69. u32 actim_ctrla_0;
  70. u32 actim_ctrlb_0;
  71. u32 rfr_ctrl_0;
  72. u32 cs_1;
  73. u32 mcfg_1;
  74. u16 mr_1;
  75. u16 emr_1_1;
  76. u16 emr_2_1;
  77. u16 emr_3_1;
  78. u32 actim_ctrla_1;
  79. u32 actim_ctrlb_1;
  80. u32 rfr_ctrl_1;
  81. u16 dcdl_1_ctrl;
  82. u16 dcdl_2_ctrl;
  83. u32 flags;
  84. u32 block_size;
  85. };
  86. void *omap3_secure_ram_storage;
  87. /*
  88. * This is used to store ARM registers in SDRAM before attempting
  89. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  90. * The address is stored in scratchpad, so that it can be used
  91. * during the restore path.
  92. */
  93. u32 omap3_arm_context[128];
  94. struct omap3_control_regs {
  95. u32 sysconfig;
  96. u32 devconf0;
  97. u32 mem_dftrw0;
  98. u32 mem_dftrw1;
  99. u32 msuspendmux_0;
  100. u32 msuspendmux_1;
  101. u32 msuspendmux_2;
  102. u32 msuspendmux_3;
  103. u32 msuspendmux_4;
  104. u32 msuspendmux_5;
  105. u32 sec_ctrl;
  106. u32 devconf1;
  107. u32 csirxfe;
  108. u32 iva2_bootaddr;
  109. u32 iva2_bootmod;
  110. u32 debobs_0;
  111. u32 debobs_1;
  112. u32 debobs_2;
  113. u32 debobs_3;
  114. u32 debobs_4;
  115. u32 debobs_5;
  116. u32 debobs_6;
  117. u32 debobs_7;
  118. u32 debobs_8;
  119. u32 prog_io0;
  120. u32 prog_io1;
  121. u32 dss_dpll_spreading;
  122. u32 core_dpll_spreading;
  123. u32 per_dpll_spreading;
  124. u32 usbhost_dpll_spreading;
  125. u32 pbias_lite;
  126. u32 temp_sensor;
  127. u32 sramldo4;
  128. u32 sramldo5;
  129. u32 csi;
  130. u32 padconf_sys_nirq;
  131. };
  132. static struct omap3_control_regs control_context;
  133. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  134. #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
  135. #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
  136. void __init omap2_set_globals_control(struct omap_globals *omap2_globals)
  137. {
  138. /* Static mapping, never released */
  139. if (omap2_globals->ctrl) {
  140. omap2_ctrl_base = ioremap(omap2_globals->ctrl, SZ_4K);
  141. WARN_ON(!omap2_ctrl_base);
  142. }
  143. /* Static mapping, never released */
  144. if (omap2_globals->ctrl_pad) {
  145. omap4_ctrl_pad_base = ioremap(omap2_globals->ctrl_pad, SZ_4K);
  146. WARN_ON(!omap4_ctrl_pad_base);
  147. }
  148. }
  149. void __iomem *omap_ctrl_base_get(void)
  150. {
  151. return omap2_ctrl_base;
  152. }
  153. u8 omap_ctrl_readb(u16 offset)
  154. {
  155. return __raw_readb(OMAP_CTRL_REGADDR(offset));
  156. }
  157. u16 omap_ctrl_readw(u16 offset)
  158. {
  159. return __raw_readw(OMAP_CTRL_REGADDR(offset));
  160. }
  161. u32 omap_ctrl_readl(u16 offset)
  162. {
  163. return __raw_readl(OMAP_CTRL_REGADDR(offset));
  164. }
  165. void omap_ctrl_writeb(u8 val, u16 offset)
  166. {
  167. __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
  168. }
  169. void omap_ctrl_writew(u16 val, u16 offset)
  170. {
  171. __raw_writew(val, OMAP_CTRL_REGADDR(offset));
  172. }
  173. void omap_ctrl_writel(u32 val, u16 offset)
  174. {
  175. __raw_writel(val, OMAP_CTRL_REGADDR(offset));
  176. }
  177. /*
  178. * On OMAP4 control pad are not addressable from control
  179. * core base. So the common omap_ctrl_read/write APIs breaks
  180. * Hence export separate APIs to manage the omap4 pad control
  181. * registers. This APIs will work only for OMAP4
  182. */
  183. u32 omap4_ctrl_pad_readl(u16 offset)
  184. {
  185. return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
  186. }
  187. void omap4_ctrl_pad_writel(u32 val, u16 offset)
  188. {
  189. __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
  190. }
  191. #ifdef CONFIG_ARCH_OMAP3
  192. /**
  193. * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
  194. * @bootmode: 8-bit value to pass to some boot code
  195. *
  196. * Set the bootmode in the scratchpad RAM. This is used after the
  197. * system restarts. Not sure what actually uses this - it may be the
  198. * bootloader, rather than the boot ROM - contrary to the preserved
  199. * comment below. No return value.
  200. */
  201. void omap3_ctrl_write_boot_mode(u8 bootmode)
  202. {
  203. u32 l;
  204. l = ('B' << 24) | ('M' << 16) | bootmode;
  205. /*
  206. * Reserve the first word in scratchpad for communicating
  207. * with the boot ROM. A pointer to a data structure
  208. * describing the boot process can be stored there,
  209. * cf. OMAP34xx TRM, Initialization / Software Booting
  210. * Configuration.
  211. *
  212. * XXX This should use some omap_ctrl_writel()-type function
  213. */
  214. __raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
  215. }
  216. #endif
  217. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  218. /*
  219. * Clears the scratchpad contents in case of cold boot-
  220. * called during bootup
  221. */
  222. void omap3_clear_scratchpad_contents(void)
  223. {
  224. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  225. void __iomem *v_addr;
  226. u32 offset = 0;
  227. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  228. if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  229. OMAP3430_GLOBAL_COLD_RST_MASK) {
  230. for ( ; offset <= max_offset; offset += 0x4)
  231. __raw_writel(0x0, (v_addr + offset));
  232. omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  233. OMAP3430_GR_MOD,
  234. OMAP3_PRM_RSTST_OFFSET);
  235. }
  236. }
  237. /* Populate the scratchpad structure with restore structure */
  238. void omap3_save_scratchpad_contents(void)
  239. {
  240. void __iomem *scratchpad_address;
  241. u32 arm_context_addr;
  242. struct omap3_scratchpad scratchpad_contents;
  243. struct omap3_scratchpad_prcm_block prcm_block_contents;
  244. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  245. /*
  246. * Populate the Scratchpad contents
  247. *
  248. * The "get_*restore_pointer" functions are used to provide a
  249. * physical restore address where the ROM code jumps while waking
  250. * up from MPU OFF/OSWR state.
  251. * The restore pointer is stored into the scratchpad.
  252. */
  253. scratchpad_contents.boot_config_ptr = 0x0;
  254. if (cpu_is_omap3630())
  255. scratchpad_contents.public_restore_ptr =
  256. virt_to_phys(omap3_restore_3630);
  257. else if (omap_rev() != OMAP3430_REV_ES3_0 &&
  258. omap_rev() != OMAP3430_REV_ES3_1)
  259. scratchpad_contents.public_restore_ptr =
  260. virt_to_phys(omap3_restore);
  261. else
  262. scratchpad_contents.public_restore_ptr =
  263. virt_to_phys(omap3_restore_es3);
  264. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  265. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  266. else
  267. scratchpad_contents.secure_ram_restore_ptr =
  268. (u32) __pa(omap3_secure_ram_storage);
  269. scratchpad_contents.sdrc_module_semaphore = 0x0;
  270. scratchpad_contents.prcm_block_offset = 0x2C;
  271. scratchpad_contents.sdrc_block_offset = 0x64;
  272. /* Populate the PRCM block contents */
  273. prcm_block_contents.prm_clksrc_ctrl =
  274. omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  275. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  276. prcm_block_contents.prm_clksel =
  277. omap2_prm_read_mod_reg(OMAP3430_CCR_MOD,
  278. OMAP3_PRM_CLKSEL_OFFSET);
  279. prcm_block_contents.cm_clksel_core =
  280. omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL);
  281. prcm_block_contents.cm_clksel_wkup =
  282. omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
  283. prcm_block_contents.cm_clken_pll =
  284. omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  285. /*
  286. * As per erratum i671, ROM code does not respect the PER DPLL
  287. * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1.
  288. * Then, in anycase, clear these bits to avoid extra latencies.
  289. */
  290. prcm_block_contents.cm_autoidle_pll =
  291. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) &
  292. ~OMAP3430_AUTO_PERIPH_DPLL_MASK;
  293. prcm_block_contents.cm_clksel1_pll =
  294. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL);
  295. prcm_block_contents.cm_clksel2_pll =
  296. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL);
  297. prcm_block_contents.cm_clksel3_pll =
  298. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3);
  299. prcm_block_contents.cm_clken_pll_mpu =
  300. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL);
  301. prcm_block_contents.cm_autoidle_pll_mpu =
  302. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL);
  303. prcm_block_contents.cm_clksel1_pll_mpu =
  304. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL);
  305. prcm_block_contents.cm_clksel2_pll_mpu =
  306. omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL);
  307. prcm_block_contents.prcm_block_size = 0x0;
  308. /* Populate the SDRC block contents */
  309. sdrc_block_contents.sysconfig =
  310. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  311. sdrc_block_contents.cs_cfg =
  312. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  313. sdrc_block_contents.sharing =
  314. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  315. sdrc_block_contents.err_type =
  316. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  317. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  318. sdrc_block_contents.dll_b_ctrl = 0x0;
  319. /*
  320. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  321. * be programed to issue automatic self refresh on timeout
  322. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  323. */
  324. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  325. && (omap_rev() >= OMAP3430_REV_ES3_0))
  326. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  327. ~(SDRC_POWER_AUTOCOUNT_MASK|
  328. SDRC_POWER_CLKCTRL_MASK)) |
  329. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  330. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  331. else
  332. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  333. sdrc_block_contents.cs_0 = 0x0;
  334. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  335. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  336. sdrc_block_contents.emr_1_0 = 0x0;
  337. sdrc_block_contents.emr_2_0 = 0x0;
  338. sdrc_block_contents.emr_3_0 = 0x0;
  339. sdrc_block_contents.actim_ctrla_0 =
  340. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  341. sdrc_block_contents.actim_ctrlb_0 =
  342. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  343. sdrc_block_contents.rfr_ctrl_0 =
  344. sdrc_read_reg(SDRC_RFR_CTRL_0);
  345. sdrc_block_contents.cs_1 = 0x0;
  346. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  347. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  348. sdrc_block_contents.emr_1_1 = 0x0;
  349. sdrc_block_contents.emr_2_1 = 0x0;
  350. sdrc_block_contents.emr_3_1 = 0x0;
  351. sdrc_block_contents.actim_ctrla_1 =
  352. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  353. sdrc_block_contents.actim_ctrlb_1 =
  354. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  355. sdrc_block_contents.rfr_ctrl_1 =
  356. sdrc_read_reg(SDRC_RFR_CTRL_1);
  357. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  358. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  359. sdrc_block_contents.flags = 0x0;
  360. sdrc_block_contents.block_size = 0x0;
  361. arm_context_addr = virt_to_phys(omap3_arm_context);
  362. /* Copy all the contents to the scratchpad location */
  363. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  364. memcpy_toio(scratchpad_address, &scratchpad_contents,
  365. sizeof(scratchpad_contents));
  366. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  367. memcpy_toio(scratchpad_address +
  368. scratchpad_contents.prcm_block_offset,
  369. &prcm_block_contents, sizeof(prcm_block_contents));
  370. memcpy_toio(scratchpad_address +
  371. scratchpad_contents.sdrc_block_offset,
  372. &sdrc_block_contents, sizeof(sdrc_block_contents));
  373. /*
  374. * Copies the address of the location in SDRAM where ARM
  375. * registers get saved during a MPU OFF transition.
  376. */
  377. memcpy_toio(scratchpad_address +
  378. scratchpad_contents.sdrc_block_offset +
  379. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  380. }
  381. void omap3_control_save_context(void)
  382. {
  383. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  384. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  385. control_context.mem_dftrw0 =
  386. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  387. control_context.mem_dftrw1 =
  388. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  389. control_context.msuspendmux_0 =
  390. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  391. control_context.msuspendmux_1 =
  392. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  393. control_context.msuspendmux_2 =
  394. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  395. control_context.msuspendmux_3 =
  396. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  397. control_context.msuspendmux_4 =
  398. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  399. control_context.msuspendmux_5 =
  400. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  401. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  402. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  403. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  404. control_context.iva2_bootaddr =
  405. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  406. control_context.iva2_bootmod =
  407. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  408. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  409. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  410. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  411. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  412. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  413. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  414. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  415. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  416. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  417. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  418. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  419. control_context.dss_dpll_spreading =
  420. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  421. control_context.core_dpll_spreading =
  422. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  423. control_context.per_dpll_spreading =
  424. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  425. control_context.usbhost_dpll_spreading =
  426. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  427. control_context.pbias_lite =
  428. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  429. control_context.temp_sensor =
  430. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  431. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  432. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  433. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  434. control_context.padconf_sys_nirq =
  435. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  436. return;
  437. }
  438. void omap3_control_restore_context(void)
  439. {
  440. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  441. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  442. omap_ctrl_writel(control_context.mem_dftrw0,
  443. OMAP343X_CONTROL_MEM_DFTRW0);
  444. omap_ctrl_writel(control_context.mem_dftrw1,
  445. OMAP343X_CONTROL_MEM_DFTRW1);
  446. omap_ctrl_writel(control_context.msuspendmux_0,
  447. OMAP2_CONTROL_MSUSPENDMUX_0);
  448. omap_ctrl_writel(control_context.msuspendmux_1,
  449. OMAP2_CONTROL_MSUSPENDMUX_1);
  450. omap_ctrl_writel(control_context.msuspendmux_2,
  451. OMAP2_CONTROL_MSUSPENDMUX_2);
  452. omap_ctrl_writel(control_context.msuspendmux_3,
  453. OMAP2_CONTROL_MSUSPENDMUX_3);
  454. omap_ctrl_writel(control_context.msuspendmux_4,
  455. OMAP2_CONTROL_MSUSPENDMUX_4);
  456. omap_ctrl_writel(control_context.msuspendmux_5,
  457. OMAP2_CONTROL_MSUSPENDMUX_5);
  458. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  459. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  460. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  461. omap_ctrl_writel(control_context.iva2_bootaddr,
  462. OMAP343X_CONTROL_IVA2_BOOTADDR);
  463. omap_ctrl_writel(control_context.iva2_bootmod,
  464. OMAP343X_CONTROL_IVA2_BOOTMOD);
  465. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  466. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  467. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  468. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  469. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  470. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  471. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  472. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  473. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  474. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  475. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  476. omap_ctrl_writel(control_context.dss_dpll_spreading,
  477. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  478. omap_ctrl_writel(control_context.core_dpll_spreading,
  479. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  480. omap_ctrl_writel(control_context.per_dpll_spreading,
  481. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  482. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  483. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  484. omap_ctrl_writel(control_context.pbias_lite,
  485. OMAP343X_CONTROL_PBIAS_LITE);
  486. omap_ctrl_writel(control_context.temp_sensor,
  487. OMAP343X_CONTROL_TEMP_SENSOR);
  488. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  489. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  490. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  491. omap_ctrl_writel(control_context.padconf_sys_nirq,
  492. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  493. return;
  494. }
  495. void omap3630_ctrl_disable_rta(void)
  496. {
  497. if (!cpu_is_omap3630())
  498. return;
  499. omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
  500. }
  501. /**
  502. * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
  503. *
  504. * Tell the SCM to start saving the padconf registers, then wait for
  505. * the process to complete. Returns 0 unconditionally, although it
  506. * should also eventually be able to return -ETIMEDOUT, if the save
  507. * does not complete.
  508. *
  509. * XXX This function is missing a timeout. What should it be?
  510. */
  511. int omap3_ctrl_save_padconf(void)
  512. {
  513. u32 cpo;
  514. /* Save the padconf registers */
  515. cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  516. cpo |= START_PADCONF_SAVE;
  517. omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
  518. /* wait for the save to complete */
  519. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  520. & PADCONF_SAVE_DONE))
  521. udelay(1);
  522. return 0;
  523. }
  524. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */