clock44xx_data.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "control.h"
  37. #include "scrm44xx.h"
  38. /* OMAP4 modulemode control */
  39. #define OMAP4430_MODULEMODE_HWCTRL 0
  40. #define OMAP4430_MODULEMODE_SWCTRL 1
  41. /* Root clocks */
  42. static struct clk extalt_clkin_ck = {
  43. .name = "extalt_clkin_ck",
  44. .rate = 59000000,
  45. .ops = &clkops_null,
  46. };
  47. static struct clk pad_clks_ck = {
  48. .name = "pad_clks_ck",
  49. .rate = 12000000,
  50. .ops = &clkops_omap2_dflt,
  51. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  52. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  53. };
  54. static struct clk pad_slimbus_core_clks_ck = {
  55. .name = "pad_slimbus_core_clks_ck",
  56. .rate = 12000000,
  57. .ops = &clkops_null,
  58. };
  59. static struct clk secure_32k_clk_src_ck = {
  60. .name = "secure_32k_clk_src_ck",
  61. .rate = 32768,
  62. .ops = &clkops_null,
  63. };
  64. static struct clk slimbus_clk = {
  65. .name = "slimbus_clk",
  66. .rate = 12000000,
  67. .ops = &clkops_omap2_dflt,
  68. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  69. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  70. };
  71. static struct clk sys_32k_ck = {
  72. .name = "sys_32k_ck",
  73. .rate = 32768,
  74. .ops = &clkops_null,
  75. };
  76. static struct clk virt_12000000_ck = {
  77. .name = "virt_12000000_ck",
  78. .ops = &clkops_null,
  79. .rate = 12000000,
  80. };
  81. static struct clk virt_13000000_ck = {
  82. .name = "virt_13000000_ck",
  83. .ops = &clkops_null,
  84. .rate = 13000000,
  85. };
  86. static struct clk virt_16800000_ck = {
  87. .name = "virt_16800000_ck",
  88. .ops = &clkops_null,
  89. .rate = 16800000,
  90. };
  91. static struct clk virt_19200000_ck = {
  92. .name = "virt_19200000_ck",
  93. .ops = &clkops_null,
  94. .rate = 19200000,
  95. };
  96. static struct clk virt_26000000_ck = {
  97. .name = "virt_26000000_ck",
  98. .ops = &clkops_null,
  99. .rate = 26000000,
  100. };
  101. static struct clk virt_27000000_ck = {
  102. .name = "virt_27000000_ck",
  103. .ops = &clkops_null,
  104. .rate = 27000000,
  105. };
  106. static struct clk virt_38400000_ck = {
  107. .name = "virt_38400000_ck",
  108. .ops = &clkops_null,
  109. .rate = 38400000,
  110. };
  111. static const struct clksel_rate div_1_0_rates[] = {
  112. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  113. { .div = 0 },
  114. };
  115. static const struct clksel_rate div_1_1_rates[] = {
  116. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_2_rates[] = {
  120. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_3_rates[] = {
  124. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_4_rates[] = {
  128. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_5_rates[] = {
  132. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_6_rates[] = {
  136. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_7_rates[] = {
  140. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel sys_clkin_sel[] = {
  144. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  145. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  146. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  147. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  148. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  149. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  150. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk sys_clkin_ck = {
  154. .name = "sys_clkin_ck",
  155. .rate = 38400000,
  156. .clksel = sys_clkin_sel,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  159. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk tie_low_clock_ck = {
  164. .name = "tie_low_clock_ck",
  165. .rate = 0,
  166. .ops = &clkops_null,
  167. };
  168. static struct clk utmi_phy_clkout_ck = {
  169. .name = "utmi_phy_clkout_ck",
  170. .rate = 60000000,
  171. .ops = &clkops_null,
  172. };
  173. static struct clk xclk60mhsp1_ck = {
  174. .name = "xclk60mhsp1_ck",
  175. .rate = 60000000,
  176. .ops = &clkops_null,
  177. };
  178. static struct clk xclk60mhsp2_ck = {
  179. .name = "xclk60mhsp2_ck",
  180. .rate = 60000000,
  181. .ops = &clkops_null,
  182. };
  183. static struct clk xclk60motg_ck = {
  184. .name = "xclk60motg_ck",
  185. .rate = 60000000,
  186. .ops = &clkops_null,
  187. };
  188. /* Module clocks and DPLL outputs */
  189. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  190. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  191. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  192. { .parent = NULL },
  193. };
  194. static struct clk abe_dpll_bypass_clk_mux_ck = {
  195. .name = "abe_dpll_bypass_clk_mux_ck",
  196. .parent = &sys_clkin_ck,
  197. .ops = &clkops_null,
  198. .recalc = &followparent_recalc,
  199. };
  200. static struct clk abe_dpll_refclk_mux_ck = {
  201. .name = "abe_dpll_refclk_mux_ck",
  202. .parent = &sys_clkin_ck,
  203. .clksel = abe_dpll_bypass_clk_mux_sel,
  204. .init = &omap2_init_clksel_parent,
  205. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  206. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  207. .ops = &clkops_null,
  208. .recalc = &omap2_clksel_recalc,
  209. };
  210. /* DPLL_ABE */
  211. static struct dpll_data dpll_abe_dd = {
  212. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  213. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  214. .clk_ref = &abe_dpll_refclk_mux_ck,
  215. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  216. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  217. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  218. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  219. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  220. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  221. .enable_mask = OMAP4430_DPLL_EN_MASK,
  222. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  223. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  224. .max_multiplier = 2047,
  225. .max_divider = 128,
  226. .min_divider = 1,
  227. };
  228. static struct clk dpll_abe_ck = {
  229. .name = "dpll_abe_ck",
  230. .parent = &abe_dpll_refclk_mux_ck,
  231. .dpll_data = &dpll_abe_dd,
  232. .init = &omap2_init_dpll_parent,
  233. .ops = &clkops_omap3_noncore_dpll_ops,
  234. .recalc = &omap3_dpll_recalc,
  235. .round_rate = &omap2_dpll_round_rate,
  236. .set_rate = &omap3_noncore_dpll_set_rate,
  237. };
  238. static struct clk dpll_abe_x2_ck = {
  239. .name = "dpll_abe_x2_ck",
  240. .parent = &dpll_abe_ck,
  241. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  242. .flags = CLOCK_CLKOUTX2,
  243. .ops = &clkops_omap4_dpllmx_ops,
  244. .recalc = &omap3_clkoutx2_recalc,
  245. };
  246. static const struct clksel_rate div31_1to31_rates[] = {
  247. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  248. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  249. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  250. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  251. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  252. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  253. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  254. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  255. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  256. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  257. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  258. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  259. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  260. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  261. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  262. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  263. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  264. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  265. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  266. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  267. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  268. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  269. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  270. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  271. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  272. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  273. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  274. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  275. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  276. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  277. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  278. { .div = 0 },
  279. };
  280. static const struct clksel dpll_abe_m2x2_div[] = {
  281. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  282. { .parent = NULL },
  283. };
  284. static struct clk dpll_abe_m2x2_ck = {
  285. .name = "dpll_abe_m2x2_ck",
  286. .parent = &dpll_abe_x2_ck,
  287. .clksel = dpll_abe_m2x2_div,
  288. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  289. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  290. .ops = &clkops_omap4_dpllmx_ops,
  291. .recalc = &omap2_clksel_recalc,
  292. .round_rate = &omap2_clksel_round_rate,
  293. .set_rate = &omap2_clksel_set_rate,
  294. };
  295. static struct clk abe_24m_fclk = {
  296. .name = "abe_24m_fclk",
  297. .parent = &dpll_abe_m2x2_ck,
  298. .ops = &clkops_null,
  299. .fixed_div = 8,
  300. .recalc = &omap_fixed_divisor_recalc,
  301. };
  302. static const struct clksel_rate div3_1to4_rates[] = {
  303. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  304. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  305. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  306. { .div = 0 },
  307. };
  308. static const struct clksel abe_clk_div[] = {
  309. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  310. { .parent = NULL },
  311. };
  312. static struct clk abe_clk = {
  313. .name = "abe_clk",
  314. .parent = &dpll_abe_m2x2_ck,
  315. .clksel = abe_clk_div,
  316. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  317. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  318. .ops = &clkops_null,
  319. .recalc = &omap2_clksel_recalc,
  320. .round_rate = &omap2_clksel_round_rate,
  321. .set_rate = &omap2_clksel_set_rate,
  322. };
  323. static const struct clksel_rate div2_1to2_rates[] = {
  324. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  325. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  326. { .div = 0 },
  327. };
  328. static const struct clksel aess_fclk_div[] = {
  329. { .parent = &abe_clk, .rates = div2_1to2_rates },
  330. { .parent = NULL },
  331. };
  332. static struct clk aess_fclk = {
  333. .name = "aess_fclk",
  334. .parent = &abe_clk,
  335. .clksel = aess_fclk_div,
  336. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  337. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  338. .ops = &clkops_null,
  339. .recalc = &omap2_clksel_recalc,
  340. .round_rate = &omap2_clksel_round_rate,
  341. .set_rate = &omap2_clksel_set_rate,
  342. };
  343. static struct clk dpll_abe_m3x2_ck = {
  344. .name = "dpll_abe_m3x2_ck",
  345. .parent = &dpll_abe_x2_ck,
  346. .clksel = dpll_abe_m2x2_div,
  347. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  348. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  349. .ops = &clkops_omap4_dpllmx_ops,
  350. .recalc = &omap2_clksel_recalc,
  351. .round_rate = &omap2_clksel_round_rate,
  352. .set_rate = &omap2_clksel_set_rate,
  353. };
  354. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  355. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  356. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  357. { .parent = NULL },
  358. };
  359. static struct clk core_hsd_byp_clk_mux_ck = {
  360. .name = "core_hsd_byp_clk_mux_ck",
  361. .parent = &sys_clkin_ck,
  362. .clksel = core_hsd_byp_clk_mux_sel,
  363. .init = &omap2_init_clksel_parent,
  364. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  365. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  366. .ops = &clkops_null,
  367. .recalc = &omap2_clksel_recalc,
  368. };
  369. /* DPLL_CORE */
  370. static struct dpll_data dpll_core_dd = {
  371. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  372. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  373. .clk_ref = &sys_clkin_ck,
  374. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  375. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  376. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  377. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  378. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  379. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  380. .enable_mask = OMAP4430_DPLL_EN_MASK,
  381. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  382. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  383. .max_multiplier = 2047,
  384. .max_divider = 128,
  385. .min_divider = 1,
  386. };
  387. static struct clk dpll_core_ck = {
  388. .name = "dpll_core_ck",
  389. .parent = &sys_clkin_ck,
  390. .dpll_data = &dpll_core_dd,
  391. .init = &omap2_init_dpll_parent,
  392. .ops = &clkops_omap3_core_dpll_ops,
  393. .recalc = &omap3_dpll_recalc,
  394. };
  395. static struct clk dpll_core_x2_ck = {
  396. .name = "dpll_core_x2_ck",
  397. .parent = &dpll_core_ck,
  398. .flags = CLOCK_CLKOUTX2,
  399. .ops = &clkops_null,
  400. .recalc = &omap3_clkoutx2_recalc,
  401. };
  402. static const struct clksel dpll_core_m6x2_div[] = {
  403. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  404. { .parent = NULL },
  405. };
  406. static struct clk dpll_core_m6x2_ck = {
  407. .name = "dpll_core_m6x2_ck",
  408. .parent = &dpll_core_x2_ck,
  409. .clksel = dpll_core_m6x2_div,
  410. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  411. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  412. .ops = &clkops_omap4_dpllmx_ops,
  413. .recalc = &omap2_clksel_recalc,
  414. .round_rate = &omap2_clksel_round_rate,
  415. .set_rate = &omap2_clksel_set_rate,
  416. };
  417. static const struct clksel dbgclk_mux_sel[] = {
  418. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  419. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  420. { .parent = NULL },
  421. };
  422. static struct clk dbgclk_mux_ck = {
  423. .name = "dbgclk_mux_ck",
  424. .parent = &sys_clkin_ck,
  425. .ops = &clkops_null,
  426. .recalc = &followparent_recalc,
  427. };
  428. static const struct clksel dpll_core_m2_div[] = {
  429. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  430. { .parent = NULL },
  431. };
  432. static struct clk dpll_core_m2_ck = {
  433. .name = "dpll_core_m2_ck",
  434. .parent = &dpll_core_ck,
  435. .clksel = dpll_core_m2_div,
  436. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  437. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  438. .ops = &clkops_omap4_dpllmx_ops,
  439. .recalc = &omap2_clksel_recalc,
  440. .round_rate = &omap2_clksel_round_rate,
  441. .set_rate = &omap2_clksel_set_rate,
  442. };
  443. static struct clk ddrphy_ck = {
  444. .name = "ddrphy_ck",
  445. .parent = &dpll_core_m2_ck,
  446. .ops = &clkops_null,
  447. .fixed_div = 2,
  448. .recalc = &omap_fixed_divisor_recalc,
  449. };
  450. static struct clk dpll_core_m5x2_ck = {
  451. .name = "dpll_core_m5x2_ck",
  452. .parent = &dpll_core_x2_ck,
  453. .clksel = dpll_core_m6x2_div,
  454. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  455. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  456. .ops = &clkops_omap4_dpllmx_ops,
  457. .recalc = &omap2_clksel_recalc,
  458. .round_rate = &omap2_clksel_round_rate,
  459. .set_rate = &omap2_clksel_set_rate,
  460. };
  461. static const struct clksel div_core_div[] = {
  462. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  463. { .parent = NULL },
  464. };
  465. static struct clk div_core_ck = {
  466. .name = "div_core_ck",
  467. .parent = &dpll_core_m5x2_ck,
  468. .clksel = div_core_div,
  469. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  470. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  471. .ops = &clkops_null,
  472. .recalc = &omap2_clksel_recalc,
  473. .round_rate = &omap2_clksel_round_rate,
  474. .set_rate = &omap2_clksel_set_rate,
  475. };
  476. static const struct clksel_rate div4_1to8_rates[] = {
  477. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  478. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  479. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  480. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  481. { .div = 0 },
  482. };
  483. static const struct clksel div_iva_hs_clk_div[] = {
  484. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  485. { .parent = NULL },
  486. };
  487. static struct clk div_iva_hs_clk = {
  488. .name = "div_iva_hs_clk",
  489. .parent = &dpll_core_m5x2_ck,
  490. .clksel = div_iva_hs_clk_div,
  491. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  492. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  493. .ops = &clkops_null,
  494. .recalc = &omap2_clksel_recalc,
  495. .round_rate = &omap2_clksel_round_rate,
  496. .set_rate = &omap2_clksel_set_rate,
  497. };
  498. static struct clk div_mpu_hs_clk = {
  499. .name = "div_mpu_hs_clk",
  500. .parent = &dpll_core_m5x2_ck,
  501. .clksel = div_iva_hs_clk_div,
  502. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  503. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  504. .ops = &clkops_null,
  505. .recalc = &omap2_clksel_recalc,
  506. .round_rate = &omap2_clksel_round_rate,
  507. .set_rate = &omap2_clksel_set_rate,
  508. };
  509. static struct clk dpll_core_m4x2_ck = {
  510. .name = "dpll_core_m4x2_ck",
  511. .parent = &dpll_core_x2_ck,
  512. .clksel = dpll_core_m6x2_div,
  513. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  514. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  515. .ops = &clkops_omap4_dpllmx_ops,
  516. .recalc = &omap2_clksel_recalc,
  517. .round_rate = &omap2_clksel_round_rate,
  518. .set_rate = &omap2_clksel_set_rate,
  519. };
  520. static struct clk dll_clk_div_ck = {
  521. .name = "dll_clk_div_ck",
  522. .parent = &dpll_core_m4x2_ck,
  523. .ops = &clkops_null,
  524. .fixed_div = 2,
  525. .recalc = &omap_fixed_divisor_recalc,
  526. };
  527. static const struct clksel dpll_abe_m2_div[] = {
  528. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  529. { .parent = NULL },
  530. };
  531. static struct clk dpll_abe_m2_ck = {
  532. .name = "dpll_abe_m2_ck",
  533. .parent = &dpll_abe_ck,
  534. .clksel = dpll_abe_m2_div,
  535. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  536. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  537. .ops = &clkops_omap4_dpllmx_ops,
  538. .recalc = &omap2_clksel_recalc,
  539. .round_rate = &omap2_clksel_round_rate,
  540. .set_rate = &omap2_clksel_set_rate,
  541. };
  542. static struct clk dpll_core_m3x2_ck = {
  543. .name = "dpll_core_m3x2_ck",
  544. .parent = &dpll_core_x2_ck,
  545. .clksel = dpll_core_m6x2_div,
  546. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  547. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  548. .ops = &clkops_omap2_dflt,
  549. .recalc = &omap2_clksel_recalc,
  550. .round_rate = &omap2_clksel_round_rate,
  551. .set_rate = &omap2_clksel_set_rate,
  552. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  553. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  554. };
  555. static struct clk dpll_core_m7x2_ck = {
  556. .name = "dpll_core_m7x2_ck",
  557. .parent = &dpll_core_x2_ck,
  558. .clksel = dpll_core_m6x2_div,
  559. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  560. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  561. .ops = &clkops_omap4_dpllmx_ops,
  562. .recalc = &omap2_clksel_recalc,
  563. .round_rate = &omap2_clksel_round_rate,
  564. .set_rate = &omap2_clksel_set_rate,
  565. };
  566. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  567. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  568. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  569. { .parent = NULL },
  570. };
  571. static struct clk iva_hsd_byp_clk_mux_ck = {
  572. .name = "iva_hsd_byp_clk_mux_ck",
  573. .parent = &sys_clkin_ck,
  574. .clksel = iva_hsd_byp_clk_mux_sel,
  575. .init = &omap2_init_clksel_parent,
  576. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  577. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  578. .ops = &clkops_null,
  579. .recalc = &omap2_clksel_recalc,
  580. };
  581. /* DPLL_IVA */
  582. static struct dpll_data dpll_iva_dd = {
  583. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  584. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  585. .clk_ref = &sys_clkin_ck,
  586. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  587. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  588. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  589. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  590. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  591. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  592. .enable_mask = OMAP4430_DPLL_EN_MASK,
  593. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  594. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  595. .max_multiplier = 2047,
  596. .max_divider = 128,
  597. .min_divider = 1,
  598. };
  599. static struct clk dpll_iva_ck = {
  600. .name = "dpll_iva_ck",
  601. .parent = &sys_clkin_ck,
  602. .dpll_data = &dpll_iva_dd,
  603. .init = &omap2_init_dpll_parent,
  604. .ops = &clkops_omap3_noncore_dpll_ops,
  605. .recalc = &omap3_dpll_recalc,
  606. .round_rate = &omap2_dpll_round_rate,
  607. .set_rate = &omap3_noncore_dpll_set_rate,
  608. };
  609. static struct clk dpll_iva_x2_ck = {
  610. .name = "dpll_iva_x2_ck",
  611. .parent = &dpll_iva_ck,
  612. .flags = CLOCK_CLKOUTX2,
  613. .ops = &clkops_null,
  614. .recalc = &omap3_clkoutx2_recalc,
  615. };
  616. static const struct clksel dpll_iva_m4x2_div[] = {
  617. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  618. { .parent = NULL },
  619. };
  620. static struct clk dpll_iva_m4x2_ck = {
  621. .name = "dpll_iva_m4x2_ck",
  622. .parent = &dpll_iva_x2_ck,
  623. .clksel = dpll_iva_m4x2_div,
  624. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  625. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  626. .ops = &clkops_omap4_dpllmx_ops,
  627. .recalc = &omap2_clksel_recalc,
  628. .round_rate = &omap2_clksel_round_rate,
  629. .set_rate = &omap2_clksel_set_rate,
  630. };
  631. static struct clk dpll_iva_m5x2_ck = {
  632. .name = "dpll_iva_m5x2_ck",
  633. .parent = &dpll_iva_x2_ck,
  634. .clksel = dpll_iva_m4x2_div,
  635. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  636. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  637. .ops = &clkops_omap4_dpllmx_ops,
  638. .recalc = &omap2_clksel_recalc,
  639. .round_rate = &omap2_clksel_round_rate,
  640. .set_rate = &omap2_clksel_set_rate,
  641. };
  642. /* DPLL_MPU */
  643. static struct dpll_data dpll_mpu_dd = {
  644. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  645. .clk_bypass = &div_mpu_hs_clk,
  646. .clk_ref = &sys_clkin_ck,
  647. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  648. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  649. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  650. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  651. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  652. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  653. .enable_mask = OMAP4430_DPLL_EN_MASK,
  654. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  655. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  656. .max_multiplier = 2047,
  657. .max_divider = 128,
  658. .min_divider = 1,
  659. };
  660. static struct clk dpll_mpu_ck = {
  661. .name = "dpll_mpu_ck",
  662. .parent = &sys_clkin_ck,
  663. .dpll_data = &dpll_mpu_dd,
  664. .init = &omap2_init_dpll_parent,
  665. .ops = &clkops_omap3_noncore_dpll_ops,
  666. .recalc = &omap3_dpll_recalc,
  667. .round_rate = &omap2_dpll_round_rate,
  668. .set_rate = &omap3_noncore_dpll_set_rate,
  669. };
  670. static const struct clksel dpll_mpu_m2_div[] = {
  671. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  672. { .parent = NULL },
  673. };
  674. static struct clk dpll_mpu_m2_ck = {
  675. .name = "dpll_mpu_m2_ck",
  676. .parent = &dpll_mpu_ck,
  677. .clksel = dpll_mpu_m2_div,
  678. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  679. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  680. .ops = &clkops_omap4_dpllmx_ops,
  681. .recalc = &omap2_clksel_recalc,
  682. .round_rate = &omap2_clksel_round_rate,
  683. .set_rate = &omap2_clksel_set_rate,
  684. };
  685. static struct clk per_hs_clk_div_ck = {
  686. .name = "per_hs_clk_div_ck",
  687. .parent = &dpll_abe_m3x2_ck,
  688. .ops = &clkops_null,
  689. .fixed_div = 2,
  690. .recalc = &omap_fixed_divisor_recalc,
  691. };
  692. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  693. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  694. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  695. { .parent = NULL },
  696. };
  697. static struct clk per_hsd_byp_clk_mux_ck = {
  698. .name = "per_hsd_byp_clk_mux_ck",
  699. .parent = &sys_clkin_ck,
  700. .clksel = per_hsd_byp_clk_mux_sel,
  701. .init = &omap2_init_clksel_parent,
  702. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  703. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  704. .ops = &clkops_null,
  705. .recalc = &omap2_clksel_recalc,
  706. };
  707. /* DPLL_PER */
  708. static struct dpll_data dpll_per_dd = {
  709. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  710. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  711. .clk_ref = &sys_clkin_ck,
  712. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  713. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  714. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  715. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  716. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  717. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  718. .enable_mask = OMAP4430_DPLL_EN_MASK,
  719. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  720. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  721. .max_multiplier = 2047,
  722. .max_divider = 128,
  723. .min_divider = 1,
  724. };
  725. static struct clk dpll_per_ck = {
  726. .name = "dpll_per_ck",
  727. .parent = &sys_clkin_ck,
  728. .dpll_data = &dpll_per_dd,
  729. .init = &omap2_init_dpll_parent,
  730. .ops = &clkops_omap3_noncore_dpll_ops,
  731. .recalc = &omap3_dpll_recalc,
  732. .round_rate = &omap2_dpll_round_rate,
  733. .set_rate = &omap3_noncore_dpll_set_rate,
  734. };
  735. static const struct clksel dpll_per_m2_div[] = {
  736. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  737. { .parent = NULL },
  738. };
  739. static struct clk dpll_per_m2_ck = {
  740. .name = "dpll_per_m2_ck",
  741. .parent = &dpll_per_ck,
  742. .clksel = dpll_per_m2_div,
  743. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  744. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  745. .ops = &clkops_omap4_dpllmx_ops,
  746. .recalc = &omap2_clksel_recalc,
  747. .round_rate = &omap2_clksel_round_rate,
  748. .set_rate = &omap2_clksel_set_rate,
  749. };
  750. static struct clk dpll_per_x2_ck = {
  751. .name = "dpll_per_x2_ck",
  752. .parent = &dpll_per_ck,
  753. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  754. .flags = CLOCK_CLKOUTX2,
  755. .ops = &clkops_omap4_dpllmx_ops,
  756. .recalc = &omap3_clkoutx2_recalc,
  757. };
  758. static const struct clksel dpll_per_m2x2_div[] = {
  759. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  760. { .parent = NULL },
  761. };
  762. static struct clk dpll_per_m2x2_ck = {
  763. .name = "dpll_per_m2x2_ck",
  764. .parent = &dpll_per_x2_ck,
  765. .clksel = dpll_per_m2x2_div,
  766. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  767. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  768. .ops = &clkops_omap4_dpllmx_ops,
  769. .recalc = &omap2_clksel_recalc,
  770. .round_rate = &omap2_clksel_round_rate,
  771. .set_rate = &omap2_clksel_set_rate,
  772. };
  773. static struct clk dpll_per_m3x2_ck = {
  774. .name = "dpll_per_m3x2_ck",
  775. .parent = &dpll_per_x2_ck,
  776. .clksel = dpll_per_m2x2_div,
  777. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  778. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  779. .ops = &clkops_omap2_dflt,
  780. .recalc = &omap2_clksel_recalc,
  781. .round_rate = &omap2_clksel_round_rate,
  782. .set_rate = &omap2_clksel_set_rate,
  783. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  784. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  785. };
  786. static struct clk dpll_per_m4x2_ck = {
  787. .name = "dpll_per_m4x2_ck",
  788. .parent = &dpll_per_x2_ck,
  789. .clksel = dpll_per_m2x2_div,
  790. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  791. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  792. .ops = &clkops_omap4_dpllmx_ops,
  793. .recalc = &omap2_clksel_recalc,
  794. .round_rate = &omap2_clksel_round_rate,
  795. .set_rate = &omap2_clksel_set_rate,
  796. };
  797. static struct clk dpll_per_m5x2_ck = {
  798. .name = "dpll_per_m5x2_ck",
  799. .parent = &dpll_per_x2_ck,
  800. .clksel = dpll_per_m2x2_div,
  801. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  802. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  803. .ops = &clkops_omap4_dpllmx_ops,
  804. .recalc = &omap2_clksel_recalc,
  805. .round_rate = &omap2_clksel_round_rate,
  806. .set_rate = &omap2_clksel_set_rate,
  807. };
  808. static struct clk dpll_per_m6x2_ck = {
  809. .name = "dpll_per_m6x2_ck",
  810. .parent = &dpll_per_x2_ck,
  811. .clksel = dpll_per_m2x2_div,
  812. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  813. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  814. .ops = &clkops_omap4_dpllmx_ops,
  815. .recalc = &omap2_clksel_recalc,
  816. .round_rate = &omap2_clksel_round_rate,
  817. .set_rate = &omap2_clksel_set_rate,
  818. };
  819. static struct clk dpll_per_m7x2_ck = {
  820. .name = "dpll_per_m7x2_ck",
  821. .parent = &dpll_per_x2_ck,
  822. .clksel = dpll_per_m2x2_div,
  823. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  824. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  825. .ops = &clkops_omap4_dpllmx_ops,
  826. .recalc = &omap2_clksel_recalc,
  827. .round_rate = &omap2_clksel_round_rate,
  828. .set_rate = &omap2_clksel_set_rate,
  829. };
  830. static struct clk usb_hs_clk_div_ck = {
  831. .name = "usb_hs_clk_div_ck",
  832. .parent = &dpll_abe_m3x2_ck,
  833. .ops = &clkops_null,
  834. .fixed_div = 3,
  835. .recalc = &omap_fixed_divisor_recalc,
  836. };
  837. /* DPLL_USB */
  838. static struct dpll_data dpll_usb_dd = {
  839. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  840. .clk_bypass = &usb_hs_clk_div_ck,
  841. .flags = DPLL_J_TYPE,
  842. .clk_ref = &sys_clkin_ck,
  843. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  844. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  845. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  846. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  847. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  848. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  849. .enable_mask = OMAP4430_DPLL_EN_MASK,
  850. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  851. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  852. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  853. .max_multiplier = 4095,
  854. .max_divider = 256,
  855. .min_divider = 1,
  856. };
  857. static struct clk dpll_usb_ck = {
  858. .name = "dpll_usb_ck",
  859. .parent = &sys_clkin_ck,
  860. .dpll_data = &dpll_usb_dd,
  861. .init = &omap2_init_dpll_parent,
  862. .ops = &clkops_omap3_noncore_dpll_ops,
  863. .recalc = &omap3_dpll_recalc,
  864. .round_rate = &omap2_dpll_round_rate,
  865. .set_rate = &omap3_noncore_dpll_set_rate,
  866. };
  867. static struct clk dpll_usb_clkdcoldo_ck = {
  868. .name = "dpll_usb_clkdcoldo_ck",
  869. .parent = &dpll_usb_ck,
  870. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  871. .ops = &clkops_omap4_dpllmx_ops,
  872. .recalc = &followparent_recalc,
  873. };
  874. static const struct clksel dpll_usb_m2_div[] = {
  875. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  876. { .parent = NULL },
  877. };
  878. static struct clk dpll_usb_m2_ck = {
  879. .name = "dpll_usb_m2_ck",
  880. .parent = &dpll_usb_ck,
  881. .clksel = dpll_usb_m2_div,
  882. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  883. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  884. .ops = &clkops_omap4_dpllmx_ops,
  885. .recalc = &omap2_clksel_recalc,
  886. .round_rate = &omap2_clksel_round_rate,
  887. .set_rate = &omap2_clksel_set_rate,
  888. };
  889. static const struct clksel ducati_clk_mux_sel[] = {
  890. { .parent = &div_core_ck, .rates = div_1_0_rates },
  891. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  892. { .parent = NULL },
  893. };
  894. static struct clk ducati_clk_mux_ck = {
  895. .name = "ducati_clk_mux_ck",
  896. .parent = &div_core_ck,
  897. .clksel = ducati_clk_mux_sel,
  898. .init = &omap2_init_clksel_parent,
  899. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  900. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  901. .ops = &clkops_null,
  902. .recalc = &omap2_clksel_recalc,
  903. };
  904. static struct clk func_12m_fclk = {
  905. .name = "func_12m_fclk",
  906. .parent = &dpll_per_m2x2_ck,
  907. .ops = &clkops_null,
  908. .fixed_div = 16,
  909. .recalc = &omap_fixed_divisor_recalc,
  910. };
  911. static struct clk func_24m_clk = {
  912. .name = "func_24m_clk",
  913. .parent = &dpll_per_m2_ck,
  914. .ops = &clkops_null,
  915. .fixed_div = 4,
  916. .recalc = &omap_fixed_divisor_recalc,
  917. };
  918. static struct clk func_24mc_fclk = {
  919. .name = "func_24mc_fclk",
  920. .parent = &dpll_per_m2x2_ck,
  921. .ops = &clkops_null,
  922. .fixed_div = 8,
  923. .recalc = &omap_fixed_divisor_recalc,
  924. };
  925. static const struct clksel_rate div2_4to8_rates[] = {
  926. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  927. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  928. { .div = 0 },
  929. };
  930. static const struct clksel func_48m_fclk_div[] = {
  931. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  932. { .parent = NULL },
  933. };
  934. static struct clk func_48m_fclk = {
  935. .name = "func_48m_fclk",
  936. .parent = &dpll_per_m2x2_ck,
  937. .clksel = func_48m_fclk_div,
  938. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  939. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  940. .ops = &clkops_null,
  941. .recalc = &omap2_clksel_recalc,
  942. .round_rate = &omap2_clksel_round_rate,
  943. .set_rate = &omap2_clksel_set_rate,
  944. };
  945. static struct clk func_48mc_fclk = {
  946. .name = "func_48mc_fclk",
  947. .parent = &dpll_per_m2x2_ck,
  948. .ops = &clkops_null,
  949. .fixed_div = 4,
  950. .recalc = &omap_fixed_divisor_recalc,
  951. };
  952. static const struct clksel_rate div2_2to4_rates[] = {
  953. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  954. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  955. { .div = 0 },
  956. };
  957. static const struct clksel func_64m_fclk_div[] = {
  958. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  959. { .parent = NULL },
  960. };
  961. static struct clk func_64m_fclk = {
  962. .name = "func_64m_fclk",
  963. .parent = &dpll_per_m4x2_ck,
  964. .clksel = func_64m_fclk_div,
  965. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  966. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  967. .ops = &clkops_null,
  968. .recalc = &omap2_clksel_recalc,
  969. .round_rate = &omap2_clksel_round_rate,
  970. .set_rate = &omap2_clksel_set_rate,
  971. };
  972. static const struct clksel func_96m_fclk_div[] = {
  973. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  974. { .parent = NULL },
  975. };
  976. static struct clk func_96m_fclk = {
  977. .name = "func_96m_fclk",
  978. .parent = &dpll_per_m2x2_ck,
  979. .clksel = func_96m_fclk_div,
  980. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  981. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  982. .ops = &clkops_null,
  983. .recalc = &omap2_clksel_recalc,
  984. .round_rate = &omap2_clksel_round_rate,
  985. .set_rate = &omap2_clksel_set_rate,
  986. };
  987. static const struct clksel_rate div2_1to8_rates[] = {
  988. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  989. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  990. { .div = 0 },
  991. };
  992. static const struct clksel init_60m_fclk_div[] = {
  993. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  994. { .parent = NULL },
  995. };
  996. static struct clk init_60m_fclk = {
  997. .name = "init_60m_fclk",
  998. .parent = &dpll_usb_m2_ck,
  999. .clksel = init_60m_fclk_div,
  1000. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1001. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1002. .ops = &clkops_null,
  1003. .recalc = &omap2_clksel_recalc,
  1004. .round_rate = &omap2_clksel_round_rate,
  1005. .set_rate = &omap2_clksel_set_rate,
  1006. };
  1007. static const struct clksel l3_div_div[] = {
  1008. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk l3_div_ck = {
  1012. .name = "l3_div_ck",
  1013. .parent = &div_core_ck,
  1014. .clksel = l3_div_div,
  1015. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1016. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1017. .ops = &clkops_null,
  1018. .recalc = &omap2_clksel_recalc,
  1019. .round_rate = &omap2_clksel_round_rate,
  1020. .set_rate = &omap2_clksel_set_rate,
  1021. };
  1022. static const struct clksel l4_div_div[] = {
  1023. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1024. { .parent = NULL },
  1025. };
  1026. static struct clk l4_div_ck = {
  1027. .name = "l4_div_ck",
  1028. .parent = &l3_div_ck,
  1029. .clksel = l4_div_div,
  1030. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1031. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1032. .ops = &clkops_null,
  1033. .recalc = &omap2_clksel_recalc,
  1034. .round_rate = &omap2_clksel_round_rate,
  1035. .set_rate = &omap2_clksel_set_rate,
  1036. };
  1037. static struct clk lp_clk_div_ck = {
  1038. .name = "lp_clk_div_ck",
  1039. .parent = &dpll_abe_m2x2_ck,
  1040. .ops = &clkops_null,
  1041. .fixed_div = 16,
  1042. .recalc = &omap_fixed_divisor_recalc,
  1043. };
  1044. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1045. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1046. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1047. { .parent = NULL },
  1048. };
  1049. static struct clk l4_wkup_clk_mux_ck = {
  1050. .name = "l4_wkup_clk_mux_ck",
  1051. .parent = &sys_clkin_ck,
  1052. .clksel = l4_wkup_clk_mux_sel,
  1053. .init = &omap2_init_clksel_parent,
  1054. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1055. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1056. .ops = &clkops_null,
  1057. .recalc = &omap2_clksel_recalc,
  1058. };
  1059. static struct clk ocp_abe_iclk = {
  1060. .name = "ocp_abe_iclk",
  1061. .parent = &aess_fclk,
  1062. .ops = &clkops_null,
  1063. .recalc = &followparent_recalc,
  1064. };
  1065. static struct clk per_abe_24m_fclk = {
  1066. .name = "per_abe_24m_fclk",
  1067. .parent = &dpll_abe_m2_ck,
  1068. .ops = &clkops_null,
  1069. .fixed_div = 4,
  1070. .recalc = &omap_fixed_divisor_recalc,
  1071. };
  1072. static const struct clksel per_abe_nc_fclk_div[] = {
  1073. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1074. { .parent = NULL },
  1075. };
  1076. static struct clk per_abe_nc_fclk = {
  1077. .name = "per_abe_nc_fclk",
  1078. .parent = &dpll_abe_m2_ck,
  1079. .clksel = per_abe_nc_fclk_div,
  1080. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1081. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1082. .ops = &clkops_null,
  1083. .recalc = &omap2_clksel_recalc,
  1084. .round_rate = &omap2_clksel_round_rate,
  1085. .set_rate = &omap2_clksel_set_rate,
  1086. };
  1087. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1088. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1089. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1090. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1091. { .parent = NULL },
  1092. };
  1093. static struct clk pmd_stm_clock_mux_ck = {
  1094. .name = "pmd_stm_clock_mux_ck",
  1095. .parent = &sys_clkin_ck,
  1096. .ops = &clkops_null,
  1097. .recalc = &followparent_recalc,
  1098. };
  1099. static struct clk pmd_trace_clk_mux_ck = {
  1100. .name = "pmd_trace_clk_mux_ck",
  1101. .parent = &sys_clkin_ck,
  1102. .ops = &clkops_null,
  1103. .recalc = &followparent_recalc,
  1104. };
  1105. static const struct clksel syc_clk_div_div[] = {
  1106. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1107. { .parent = NULL },
  1108. };
  1109. static struct clk syc_clk_div_ck = {
  1110. .name = "syc_clk_div_ck",
  1111. .parent = &sys_clkin_ck,
  1112. .clksel = syc_clk_div_div,
  1113. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1114. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1115. .ops = &clkops_null,
  1116. .recalc = &omap2_clksel_recalc,
  1117. .round_rate = &omap2_clksel_round_rate,
  1118. .set_rate = &omap2_clksel_set_rate,
  1119. };
  1120. /* Leaf clocks controlled by modules */
  1121. static struct clk aes1_fck = {
  1122. .name = "aes1_fck",
  1123. .ops = &clkops_omap2_dflt,
  1124. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1125. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1126. .clkdm_name = "l4_secure_clkdm",
  1127. .parent = &l3_div_ck,
  1128. .recalc = &followparent_recalc,
  1129. };
  1130. static struct clk aes2_fck = {
  1131. .name = "aes2_fck",
  1132. .ops = &clkops_omap2_dflt,
  1133. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1134. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1135. .clkdm_name = "l4_secure_clkdm",
  1136. .parent = &l3_div_ck,
  1137. .recalc = &followparent_recalc,
  1138. };
  1139. static struct clk aess_fck = {
  1140. .name = "aess_fck",
  1141. .ops = &clkops_omap2_dflt,
  1142. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1143. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1144. .clkdm_name = "abe_clkdm",
  1145. .parent = &aess_fclk,
  1146. .recalc = &followparent_recalc,
  1147. };
  1148. static struct clk bandgap_fclk = {
  1149. .name = "bandgap_fclk",
  1150. .ops = &clkops_omap2_dflt,
  1151. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1152. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1153. .clkdm_name = "l4_wkup_clkdm",
  1154. .parent = &sys_32k_ck,
  1155. .recalc = &followparent_recalc,
  1156. };
  1157. static struct clk des3des_fck = {
  1158. .name = "des3des_fck",
  1159. .ops = &clkops_omap2_dflt,
  1160. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1161. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1162. .clkdm_name = "l4_secure_clkdm",
  1163. .parent = &l4_div_ck,
  1164. .recalc = &followparent_recalc,
  1165. };
  1166. static const struct clksel dmic_sync_mux_sel[] = {
  1167. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1168. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1169. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1170. { .parent = NULL },
  1171. };
  1172. static struct clk dmic_sync_mux_ck = {
  1173. .name = "dmic_sync_mux_ck",
  1174. .parent = &abe_24m_fclk,
  1175. .clksel = dmic_sync_mux_sel,
  1176. .init = &omap2_init_clksel_parent,
  1177. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1178. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1179. .ops = &clkops_null,
  1180. .recalc = &omap2_clksel_recalc,
  1181. };
  1182. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1183. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1184. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1185. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1186. { .parent = NULL },
  1187. };
  1188. /* Merged func_dmic_abe_gfclk into dmic */
  1189. static struct clk dmic_fck = {
  1190. .name = "dmic_fck",
  1191. .parent = &dmic_sync_mux_ck,
  1192. .clksel = func_dmic_abe_gfclk_sel,
  1193. .init = &omap2_init_clksel_parent,
  1194. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1195. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1196. .ops = &clkops_omap2_dflt,
  1197. .recalc = &omap2_clksel_recalc,
  1198. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1199. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1200. .clkdm_name = "abe_clkdm",
  1201. };
  1202. static struct clk dsp_fck = {
  1203. .name = "dsp_fck",
  1204. .ops = &clkops_omap2_dflt,
  1205. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1206. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1207. .clkdm_name = "tesla_clkdm",
  1208. .parent = &dpll_iva_m4x2_ck,
  1209. .recalc = &followparent_recalc,
  1210. };
  1211. static struct clk dss_sys_clk = {
  1212. .name = "dss_sys_clk",
  1213. .ops = &clkops_omap2_dflt,
  1214. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1215. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1216. .clkdm_name = "l3_dss_clkdm",
  1217. .parent = &syc_clk_div_ck,
  1218. .recalc = &followparent_recalc,
  1219. };
  1220. static struct clk dss_tv_clk = {
  1221. .name = "dss_tv_clk",
  1222. .ops = &clkops_omap2_dflt,
  1223. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1224. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1225. .clkdm_name = "l3_dss_clkdm",
  1226. .parent = &extalt_clkin_ck,
  1227. .recalc = &followparent_recalc,
  1228. };
  1229. static struct clk dss_dss_clk = {
  1230. .name = "dss_dss_clk",
  1231. .ops = &clkops_omap2_dflt,
  1232. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1233. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1234. .clkdm_name = "l3_dss_clkdm",
  1235. .parent = &dpll_per_m5x2_ck,
  1236. .recalc = &followparent_recalc,
  1237. };
  1238. static const struct clksel_rate div3_8to32_rates[] = {
  1239. { .div = 8, .val = 0, .flags = RATE_IN_44XX },
  1240. { .div = 16, .val = 1, .flags = RATE_IN_44XX },
  1241. { .div = 32, .val = 2, .flags = RATE_IN_44XX },
  1242. { .div = 0 },
  1243. };
  1244. static const struct clksel div_ts_div[] = {
  1245. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1246. { .parent = NULL },
  1247. };
  1248. static struct clk div_ts_ck = {
  1249. .name = "div_ts_ck",
  1250. .parent = &l4_wkup_clk_mux_ck,
  1251. .clksel = div_ts_div,
  1252. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1253. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1254. .ops = &clkops_null,
  1255. .recalc = &omap2_clksel_recalc,
  1256. .round_rate = &omap2_clksel_round_rate,
  1257. .set_rate = &omap2_clksel_set_rate,
  1258. };
  1259. static struct clk bandgap_ts_fclk = {
  1260. .name = "bandgap_ts_fclk",
  1261. .ops = &clkops_omap2_dflt,
  1262. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1263. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1264. .clkdm_name = "l4_wkup_clkdm",
  1265. .parent = &div_ts_ck,
  1266. .recalc = &followparent_recalc,
  1267. };
  1268. static struct clk dss_48mhz_clk = {
  1269. .name = "dss_48mhz_clk",
  1270. .ops = &clkops_omap2_dflt,
  1271. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1272. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1273. .clkdm_name = "l3_dss_clkdm",
  1274. .parent = &func_48mc_fclk,
  1275. .recalc = &followparent_recalc,
  1276. };
  1277. static struct clk dss_fck = {
  1278. .name = "dss_fck",
  1279. .ops = &clkops_omap2_dflt,
  1280. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1281. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1282. .clkdm_name = "l3_dss_clkdm",
  1283. .parent = &l3_div_ck,
  1284. .recalc = &followparent_recalc,
  1285. };
  1286. static struct clk efuse_ctrl_cust_fck = {
  1287. .name = "efuse_ctrl_cust_fck",
  1288. .ops = &clkops_omap2_dflt,
  1289. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1290. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1291. .clkdm_name = "l4_cefuse_clkdm",
  1292. .parent = &sys_clkin_ck,
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. static struct clk emif1_fck = {
  1296. .name = "emif1_fck",
  1297. .ops = &clkops_omap2_dflt,
  1298. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1299. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1300. .flags = ENABLE_ON_INIT,
  1301. .clkdm_name = "l3_emif_clkdm",
  1302. .parent = &ddrphy_ck,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk emif2_fck = {
  1306. .name = "emif2_fck",
  1307. .ops = &clkops_omap2_dflt,
  1308. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1309. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1310. .flags = ENABLE_ON_INIT,
  1311. .clkdm_name = "l3_emif_clkdm",
  1312. .parent = &ddrphy_ck,
  1313. .recalc = &followparent_recalc,
  1314. };
  1315. static const struct clksel fdif_fclk_div[] = {
  1316. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1317. { .parent = NULL },
  1318. };
  1319. /* Merged fdif_fclk into fdif */
  1320. static struct clk fdif_fck = {
  1321. .name = "fdif_fck",
  1322. .parent = &dpll_per_m4x2_ck,
  1323. .clksel = fdif_fclk_div,
  1324. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1325. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1326. .ops = &clkops_omap2_dflt,
  1327. .recalc = &omap2_clksel_recalc,
  1328. .round_rate = &omap2_clksel_round_rate,
  1329. .set_rate = &omap2_clksel_set_rate,
  1330. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1331. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1332. .clkdm_name = "iss_clkdm",
  1333. };
  1334. static struct clk fpka_fck = {
  1335. .name = "fpka_fck",
  1336. .ops = &clkops_omap2_dflt,
  1337. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1338. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1339. .clkdm_name = "l4_secure_clkdm",
  1340. .parent = &l4_div_ck,
  1341. .recalc = &followparent_recalc,
  1342. };
  1343. static struct clk gpio1_dbclk = {
  1344. .name = "gpio1_dbclk",
  1345. .ops = &clkops_omap2_dflt,
  1346. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1347. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1348. .clkdm_name = "l4_wkup_clkdm",
  1349. .parent = &sys_32k_ck,
  1350. .recalc = &followparent_recalc,
  1351. };
  1352. static struct clk gpio1_ick = {
  1353. .name = "gpio1_ick",
  1354. .ops = &clkops_omap2_dflt,
  1355. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1356. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1357. .clkdm_name = "l4_wkup_clkdm",
  1358. .parent = &l4_wkup_clk_mux_ck,
  1359. .recalc = &followparent_recalc,
  1360. };
  1361. static struct clk gpio2_dbclk = {
  1362. .name = "gpio2_dbclk",
  1363. .ops = &clkops_omap2_dflt,
  1364. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1365. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1366. .clkdm_name = "l4_per_clkdm",
  1367. .parent = &sys_32k_ck,
  1368. .recalc = &followparent_recalc,
  1369. };
  1370. static struct clk gpio2_ick = {
  1371. .name = "gpio2_ick",
  1372. .ops = &clkops_omap2_dflt,
  1373. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1374. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1375. .clkdm_name = "l4_per_clkdm",
  1376. .parent = &l4_div_ck,
  1377. .recalc = &followparent_recalc,
  1378. };
  1379. static struct clk gpio3_dbclk = {
  1380. .name = "gpio3_dbclk",
  1381. .ops = &clkops_omap2_dflt,
  1382. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1383. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1384. .clkdm_name = "l4_per_clkdm",
  1385. .parent = &sys_32k_ck,
  1386. .recalc = &followparent_recalc,
  1387. };
  1388. static struct clk gpio3_ick = {
  1389. .name = "gpio3_ick",
  1390. .ops = &clkops_omap2_dflt,
  1391. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1392. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1393. .clkdm_name = "l4_per_clkdm",
  1394. .parent = &l4_div_ck,
  1395. .recalc = &followparent_recalc,
  1396. };
  1397. static struct clk gpio4_dbclk = {
  1398. .name = "gpio4_dbclk",
  1399. .ops = &clkops_omap2_dflt,
  1400. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1401. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1402. .clkdm_name = "l4_per_clkdm",
  1403. .parent = &sys_32k_ck,
  1404. .recalc = &followparent_recalc,
  1405. };
  1406. static struct clk gpio4_ick = {
  1407. .name = "gpio4_ick",
  1408. .ops = &clkops_omap2_dflt,
  1409. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1410. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1411. .clkdm_name = "l4_per_clkdm",
  1412. .parent = &l4_div_ck,
  1413. .recalc = &followparent_recalc,
  1414. };
  1415. static struct clk gpio5_dbclk = {
  1416. .name = "gpio5_dbclk",
  1417. .ops = &clkops_omap2_dflt,
  1418. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1419. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1420. .clkdm_name = "l4_per_clkdm",
  1421. .parent = &sys_32k_ck,
  1422. .recalc = &followparent_recalc,
  1423. };
  1424. static struct clk gpio5_ick = {
  1425. .name = "gpio5_ick",
  1426. .ops = &clkops_omap2_dflt,
  1427. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1428. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1429. .clkdm_name = "l4_per_clkdm",
  1430. .parent = &l4_div_ck,
  1431. .recalc = &followparent_recalc,
  1432. };
  1433. static struct clk gpio6_dbclk = {
  1434. .name = "gpio6_dbclk",
  1435. .ops = &clkops_omap2_dflt,
  1436. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1437. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1438. .clkdm_name = "l4_per_clkdm",
  1439. .parent = &sys_32k_ck,
  1440. .recalc = &followparent_recalc,
  1441. };
  1442. static struct clk gpio6_ick = {
  1443. .name = "gpio6_ick",
  1444. .ops = &clkops_omap2_dflt,
  1445. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1446. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1447. .clkdm_name = "l4_per_clkdm",
  1448. .parent = &l4_div_ck,
  1449. .recalc = &followparent_recalc,
  1450. };
  1451. static struct clk gpmc_ick = {
  1452. .name = "gpmc_ick",
  1453. .ops = &clkops_omap2_dflt,
  1454. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1455. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1456. .flags = ENABLE_ON_INIT,
  1457. .clkdm_name = "l3_2_clkdm",
  1458. .parent = &l3_div_ck,
  1459. .recalc = &followparent_recalc,
  1460. };
  1461. static const struct clksel sgx_clk_mux_sel[] = {
  1462. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1463. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1464. { .parent = NULL },
  1465. };
  1466. /* Merged sgx_clk_mux into gpu */
  1467. static struct clk gpu_fck = {
  1468. .name = "gpu_fck",
  1469. .parent = &dpll_core_m7x2_ck,
  1470. .clksel = sgx_clk_mux_sel,
  1471. .init = &omap2_init_clksel_parent,
  1472. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1473. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1474. .ops = &clkops_omap2_dflt,
  1475. .recalc = &omap2_clksel_recalc,
  1476. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1477. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1478. .clkdm_name = "l3_gfx_clkdm",
  1479. };
  1480. static struct clk hdq1w_fck = {
  1481. .name = "hdq1w_fck",
  1482. .ops = &clkops_omap2_dflt,
  1483. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1484. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1485. .clkdm_name = "l4_per_clkdm",
  1486. .parent = &func_12m_fclk,
  1487. .recalc = &followparent_recalc,
  1488. };
  1489. static const struct clksel hsi_fclk_div[] = {
  1490. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1491. { .parent = NULL },
  1492. };
  1493. /* Merged hsi_fclk into hsi */
  1494. static struct clk hsi_fck = {
  1495. .name = "hsi_fck",
  1496. .parent = &dpll_per_m2x2_ck,
  1497. .clksel = hsi_fclk_div,
  1498. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1499. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1500. .ops = &clkops_omap2_dflt,
  1501. .recalc = &omap2_clksel_recalc,
  1502. .round_rate = &omap2_clksel_round_rate,
  1503. .set_rate = &omap2_clksel_set_rate,
  1504. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1505. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1506. .clkdm_name = "l3_init_clkdm",
  1507. };
  1508. static struct clk i2c1_fck = {
  1509. .name = "i2c1_fck",
  1510. .ops = &clkops_omap2_dflt,
  1511. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1512. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1513. .clkdm_name = "l4_per_clkdm",
  1514. .parent = &func_96m_fclk,
  1515. .recalc = &followparent_recalc,
  1516. };
  1517. static struct clk i2c2_fck = {
  1518. .name = "i2c2_fck",
  1519. .ops = &clkops_omap2_dflt,
  1520. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1521. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1522. .clkdm_name = "l4_per_clkdm",
  1523. .parent = &func_96m_fclk,
  1524. .recalc = &followparent_recalc,
  1525. };
  1526. static struct clk i2c3_fck = {
  1527. .name = "i2c3_fck",
  1528. .ops = &clkops_omap2_dflt,
  1529. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1530. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1531. .clkdm_name = "l4_per_clkdm",
  1532. .parent = &func_96m_fclk,
  1533. .recalc = &followparent_recalc,
  1534. };
  1535. static struct clk i2c4_fck = {
  1536. .name = "i2c4_fck",
  1537. .ops = &clkops_omap2_dflt,
  1538. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1539. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1540. .clkdm_name = "l4_per_clkdm",
  1541. .parent = &func_96m_fclk,
  1542. .recalc = &followparent_recalc,
  1543. };
  1544. static struct clk ipu_fck = {
  1545. .name = "ipu_fck",
  1546. .ops = &clkops_omap2_dflt,
  1547. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1548. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1549. .clkdm_name = "ducati_clkdm",
  1550. .parent = &ducati_clk_mux_ck,
  1551. .recalc = &followparent_recalc,
  1552. };
  1553. static struct clk iss_ctrlclk = {
  1554. .name = "iss_ctrlclk",
  1555. .ops = &clkops_omap2_dflt,
  1556. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1557. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1558. .clkdm_name = "iss_clkdm",
  1559. .parent = &func_96m_fclk,
  1560. .recalc = &followparent_recalc,
  1561. };
  1562. static struct clk iss_fck = {
  1563. .name = "iss_fck",
  1564. .ops = &clkops_omap2_dflt,
  1565. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1566. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1567. .clkdm_name = "iss_clkdm",
  1568. .parent = &ducati_clk_mux_ck,
  1569. .recalc = &followparent_recalc,
  1570. };
  1571. static struct clk iva_fck = {
  1572. .name = "iva_fck",
  1573. .ops = &clkops_omap2_dflt,
  1574. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1575. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1576. .clkdm_name = "ivahd_clkdm",
  1577. .parent = &dpll_iva_m5x2_ck,
  1578. .recalc = &followparent_recalc,
  1579. };
  1580. static struct clk kbd_fck = {
  1581. .name = "kbd_fck",
  1582. .ops = &clkops_omap2_dflt,
  1583. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1584. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1585. .clkdm_name = "l4_wkup_clkdm",
  1586. .parent = &sys_32k_ck,
  1587. .recalc = &followparent_recalc,
  1588. };
  1589. static struct clk l3_instr_ick = {
  1590. .name = "l3_instr_ick",
  1591. .ops = &clkops_omap2_dflt,
  1592. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1593. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1594. .flags = ENABLE_ON_INIT,
  1595. .clkdm_name = "l3_instr_clkdm",
  1596. .parent = &l3_div_ck,
  1597. .recalc = &followparent_recalc,
  1598. };
  1599. static struct clk l3_main_3_ick = {
  1600. .name = "l3_main_3_ick",
  1601. .ops = &clkops_omap2_dflt,
  1602. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1603. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1604. .flags = ENABLE_ON_INIT,
  1605. .clkdm_name = "l3_instr_clkdm",
  1606. .parent = &l3_div_ck,
  1607. .recalc = &followparent_recalc,
  1608. };
  1609. static struct clk mcasp_sync_mux_ck = {
  1610. .name = "mcasp_sync_mux_ck",
  1611. .parent = &abe_24m_fclk,
  1612. .clksel = dmic_sync_mux_sel,
  1613. .init = &omap2_init_clksel_parent,
  1614. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1615. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1616. .ops = &clkops_null,
  1617. .recalc = &omap2_clksel_recalc,
  1618. };
  1619. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1620. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1621. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1622. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1623. { .parent = NULL },
  1624. };
  1625. /* Merged func_mcasp_abe_gfclk into mcasp */
  1626. static struct clk mcasp_fck = {
  1627. .name = "mcasp_fck",
  1628. .parent = &mcasp_sync_mux_ck,
  1629. .clksel = func_mcasp_abe_gfclk_sel,
  1630. .init = &omap2_init_clksel_parent,
  1631. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1632. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1633. .ops = &clkops_omap2_dflt,
  1634. .recalc = &omap2_clksel_recalc,
  1635. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1636. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1637. .clkdm_name = "abe_clkdm",
  1638. };
  1639. static struct clk mcbsp1_sync_mux_ck = {
  1640. .name = "mcbsp1_sync_mux_ck",
  1641. .parent = &abe_24m_fclk,
  1642. .clksel = dmic_sync_mux_sel,
  1643. .init = &omap2_init_clksel_parent,
  1644. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1645. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1646. .ops = &clkops_null,
  1647. .recalc = &omap2_clksel_recalc,
  1648. };
  1649. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1650. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1651. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1652. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1653. { .parent = NULL },
  1654. };
  1655. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1656. static struct clk mcbsp1_fck = {
  1657. .name = "mcbsp1_fck",
  1658. .parent = &mcbsp1_sync_mux_ck,
  1659. .clksel = func_mcbsp1_gfclk_sel,
  1660. .init = &omap2_init_clksel_parent,
  1661. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1662. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1663. .ops = &clkops_omap2_dflt,
  1664. .recalc = &omap2_clksel_recalc,
  1665. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1666. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1667. .clkdm_name = "abe_clkdm",
  1668. };
  1669. static struct clk mcbsp2_sync_mux_ck = {
  1670. .name = "mcbsp2_sync_mux_ck",
  1671. .parent = &abe_24m_fclk,
  1672. .clksel = dmic_sync_mux_sel,
  1673. .init = &omap2_init_clksel_parent,
  1674. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1675. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1676. .ops = &clkops_null,
  1677. .recalc = &omap2_clksel_recalc,
  1678. };
  1679. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1680. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1681. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1682. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1683. { .parent = NULL },
  1684. };
  1685. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1686. static struct clk mcbsp2_fck = {
  1687. .name = "mcbsp2_fck",
  1688. .parent = &mcbsp2_sync_mux_ck,
  1689. .clksel = func_mcbsp2_gfclk_sel,
  1690. .init = &omap2_init_clksel_parent,
  1691. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1692. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1693. .ops = &clkops_omap2_dflt,
  1694. .recalc = &omap2_clksel_recalc,
  1695. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1696. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1697. .clkdm_name = "abe_clkdm",
  1698. };
  1699. static struct clk mcbsp3_sync_mux_ck = {
  1700. .name = "mcbsp3_sync_mux_ck",
  1701. .parent = &abe_24m_fclk,
  1702. .clksel = dmic_sync_mux_sel,
  1703. .init = &omap2_init_clksel_parent,
  1704. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1705. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1706. .ops = &clkops_null,
  1707. .recalc = &omap2_clksel_recalc,
  1708. };
  1709. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1710. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1711. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1712. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1713. { .parent = NULL },
  1714. };
  1715. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1716. static struct clk mcbsp3_fck = {
  1717. .name = "mcbsp3_fck",
  1718. .parent = &mcbsp3_sync_mux_ck,
  1719. .clksel = func_mcbsp3_gfclk_sel,
  1720. .init = &omap2_init_clksel_parent,
  1721. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1722. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1723. .ops = &clkops_omap2_dflt,
  1724. .recalc = &omap2_clksel_recalc,
  1725. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1726. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1727. .clkdm_name = "abe_clkdm",
  1728. };
  1729. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1730. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1731. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1732. { .parent = NULL },
  1733. };
  1734. static struct clk mcbsp4_sync_mux_ck = {
  1735. .name = "mcbsp4_sync_mux_ck",
  1736. .parent = &func_96m_fclk,
  1737. .clksel = mcbsp4_sync_mux_sel,
  1738. .init = &omap2_init_clksel_parent,
  1739. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1740. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1741. .ops = &clkops_null,
  1742. .recalc = &omap2_clksel_recalc,
  1743. };
  1744. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1745. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1746. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1747. { .parent = NULL },
  1748. };
  1749. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1750. static struct clk mcbsp4_fck = {
  1751. .name = "mcbsp4_fck",
  1752. .parent = &mcbsp4_sync_mux_ck,
  1753. .clksel = per_mcbsp4_gfclk_sel,
  1754. .init = &omap2_init_clksel_parent,
  1755. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1756. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1757. .ops = &clkops_omap2_dflt,
  1758. .recalc = &omap2_clksel_recalc,
  1759. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1760. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1761. .clkdm_name = "l4_per_clkdm",
  1762. };
  1763. static struct clk mcpdm_fck = {
  1764. .name = "mcpdm_fck",
  1765. .ops = &clkops_omap2_dflt,
  1766. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1767. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1768. .clkdm_name = "abe_clkdm",
  1769. .parent = &pad_clks_ck,
  1770. .recalc = &followparent_recalc,
  1771. };
  1772. static struct clk mcspi1_fck = {
  1773. .name = "mcspi1_fck",
  1774. .ops = &clkops_omap2_dflt,
  1775. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1776. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1777. .clkdm_name = "l4_per_clkdm",
  1778. .parent = &func_48m_fclk,
  1779. .recalc = &followparent_recalc,
  1780. };
  1781. static struct clk mcspi2_fck = {
  1782. .name = "mcspi2_fck",
  1783. .ops = &clkops_omap2_dflt,
  1784. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1785. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1786. .clkdm_name = "l4_per_clkdm",
  1787. .parent = &func_48m_fclk,
  1788. .recalc = &followparent_recalc,
  1789. };
  1790. static struct clk mcspi3_fck = {
  1791. .name = "mcspi3_fck",
  1792. .ops = &clkops_omap2_dflt,
  1793. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1794. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1795. .clkdm_name = "l4_per_clkdm",
  1796. .parent = &func_48m_fclk,
  1797. .recalc = &followparent_recalc,
  1798. };
  1799. static struct clk mcspi4_fck = {
  1800. .name = "mcspi4_fck",
  1801. .ops = &clkops_omap2_dflt,
  1802. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1803. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1804. .clkdm_name = "l4_per_clkdm",
  1805. .parent = &func_48m_fclk,
  1806. .recalc = &followparent_recalc,
  1807. };
  1808. static const struct clksel hsmmc1_fclk_sel[] = {
  1809. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1810. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1811. { .parent = NULL },
  1812. };
  1813. /* Merged hsmmc1_fclk into mmc1 */
  1814. static struct clk mmc1_fck = {
  1815. .name = "mmc1_fck",
  1816. .parent = &func_64m_fclk,
  1817. .clksel = hsmmc1_fclk_sel,
  1818. .init = &omap2_init_clksel_parent,
  1819. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1820. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1821. .ops = &clkops_omap2_dflt,
  1822. .recalc = &omap2_clksel_recalc,
  1823. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1824. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1825. .clkdm_name = "l3_init_clkdm",
  1826. };
  1827. /* Merged hsmmc2_fclk into mmc2 */
  1828. static struct clk mmc2_fck = {
  1829. .name = "mmc2_fck",
  1830. .parent = &func_64m_fclk,
  1831. .clksel = hsmmc1_fclk_sel,
  1832. .init = &omap2_init_clksel_parent,
  1833. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1834. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1835. .ops = &clkops_omap2_dflt,
  1836. .recalc = &omap2_clksel_recalc,
  1837. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1838. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1839. .clkdm_name = "l3_init_clkdm",
  1840. };
  1841. static struct clk mmc3_fck = {
  1842. .name = "mmc3_fck",
  1843. .ops = &clkops_omap2_dflt,
  1844. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1845. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1846. .clkdm_name = "l4_per_clkdm",
  1847. .parent = &func_48m_fclk,
  1848. .recalc = &followparent_recalc,
  1849. };
  1850. static struct clk mmc4_fck = {
  1851. .name = "mmc4_fck",
  1852. .ops = &clkops_omap2_dflt,
  1853. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1854. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1855. .clkdm_name = "l4_per_clkdm",
  1856. .parent = &func_48m_fclk,
  1857. .recalc = &followparent_recalc,
  1858. };
  1859. static struct clk mmc5_fck = {
  1860. .name = "mmc5_fck",
  1861. .ops = &clkops_omap2_dflt,
  1862. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1863. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1864. .clkdm_name = "l4_per_clkdm",
  1865. .parent = &func_48m_fclk,
  1866. .recalc = &followparent_recalc,
  1867. };
  1868. static struct clk ocp2scp_usb_phy_phy_48m = {
  1869. .name = "ocp2scp_usb_phy_phy_48m",
  1870. .ops = &clkops_omap2_dflt,
  1871. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1872. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1873. .clkdm_name = "l3_init_clkdm",
  1874. .parent = &func_48m_fclk,
  1875. .recalc = &followparent_recalc,
  1876. };
  1877. static struct clk ocp2scp_usb_phy_ick = {
  1878. .name = "ocp2scp_usb_phy_ick",
  1879. .ops = &clkops_omap2_dflt,
  1880. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1881. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1882. .clkdm_name = "l3_init_clkdm",
  1883. .parent = &l4_div_ck,
  1884. .recalc = &followparent_recalc,
  1885. };
  1886. static struct clk ocp_wp_noc_ick = {
  1887. .name = "ocp_wp_noc_ick",
  1888. .ops = &clkops_omap2_dflt,
  1889. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1890. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1891. .flags = ENABLE_ON_INIT,
  1892. .clkdm_name = "l3_instr_clkdm",
  1893. .parent = &l3_div_ck,
  1894. .recalc = &followparent_recalc,
  1895. };
  1896. static struct clk rng_ick = {
  1897. .name = "rng_ick",
  1898. .ops = &clkops_omap2_dflt,
  1899. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1900. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1901. .clkdm_name = "l4_secure_clkdm",
  1902. .parent = &l4_div_ck,
  1903. .recalc = &followparent_recalc,
  1904. };
  1905. static struct clk sha2md5_fck = {
  1906. .name = "sha2md5_fck",
  1907. .ops = &clkops_omap2_dflt,
  1908. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1909. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1910. .clkdm_name = "l4_secure_clkdm",
  1911. .parent = &l3_div_ck,
  1912. .recalc = &followparent_recalc,
  1913. };
  1914. static struct clk sl2if_ick = {
  1915. .name = "sl2if_ick",
  1916. .ops = &clkops_omap2_dflt,
  1917. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1918. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1919. .clkdm_name = "ivahd_clkdm",
  1920. .parent = &dpll_iva_m5x2_ck,
  1921. .recalc = &followparent_recalc,
  1922. };
  1923. static struct clk slimbus1_fclk_1 = {
  1924. .name = "slimbus1_fclk_1",
  1925. .ops = &clkops_omap2_dflt,
  1926. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1927. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1928. .clkdm_name = "abe_clkdm",
  1929. .parent = &func_24m_clk,
  1930. .recalc = &followparent_recalc,
  1931. };
  1932. static struct clk slimbus1_fclk_0 = {
  1933. .name = "slimbus1_fclk_0",
  1934. .ops = &clkops_omap2_dflt,
  1935. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1936. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1937. .clkdm_name = "abe_clkdm",
  1938. .parent = &abe_24m_fclk,
  1939. .recalc = &followparent_recalc,
  1940. };
  1941. static struct clk slimbus1_fclk_2 = {
  1942. .name = "slimbus1_fclk_2",
  1943. .ops = &clkops_omap2_dflt,
  1944. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1945. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1946. .clkdm_name = "abe_clkdm",
  1947. .parent = &pad_clks_ck,
  1948. .recalc = &followparent_recalc,
  1949. };
  1950. static struct clk slimbus1_slimbus_clk = {
  1951. .name = "slimbus1_slimbus_clk",
  1952. .ops = &clkops_omap2_dflt,
  1953. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1954. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1955. .clkdm_name = "abe_clkdm",
  1956. .parent = &slimbus_clk,
  1957. .recalc = &followparent_recalc,
  1958. };
  1959. static struct clk slimbus1_fck = {
  1960. .name = "slimbus1_fck",
  1961. .ops = &clkops_omap2_dflt,
  1962. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1963. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1964. .clkdm_name = "abe_clkdm",
  1965. .parent = &ocp_abe_iclk,
  1966. .recalc = &followparent_recalc,
  1967. };
  1968. static struct clk slimbus2_fclk_1 = {
  1969. .name = "slimbus2_fclk_1",
  1970. .ops = &clkops_omap2_dflt,
  1971. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1972. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1973. .clkdm_name = "l4_per_clkdm",
  1974. .parent = &per_abe_24m_fclk,
  1975. .recalc = &followparent_recalc,
  1976. };
  1977. static struct clk slimbus2_fclk_0 = {
  1978. .name = "slimbus2_fclk_0",
  1979. .ops = &clkops_omap2_dflt,
  1980. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1981. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1982. .clkdm_name = "l4_per_clkdm",
  1983. .parent = &func_24mc_fclk,
  1984. .recalc = &followparent_recalc,
  1985. };
  1986. static struct clk slimbus2_slimbus_clk = {
  1987. .name = "slimbus2_slimbus_clk",
  1988. .ops = &clkops_omap2_dflt,
  1989. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1990. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  1991. .clkdm_name = "l4_per_clkdm",
  1992. .parent = &pad_slimbus_core_clks_ck,
  1993. .recalc = &followparent_recalc,
  1994. };
  1995. static struct clk slimbus2_fck = {
  1996. .name = "slimbus2_fck",
  1997. .ops = &clkops_omap2_dflt,
  1998. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1999. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2000. .clkdm_name = "l4_per_clkdm",
  2001. .parent = &l4_div_ck,
  2002. .recalc = &followparent_recalc,
  2003. };
  2004. static struct clk smartreflex_core_fck = {
  2005. .name = "smartreflex_core_fck",
  2006. .ops = &clkops_omap2_dflt,
  2007. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2008. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2009. .clkdm_name = "l4_ao_clkdm",
  2010. .parent = &l4_wkup_clk_mux_ck,
  2011. .recalc = &followparent_recalc,
  2012. };
  2013. static struct clk smartreflex_iva_fck = {
  2014. .name = "smartreflex_iva_fck",
  2015. .ops = &clkops_omap2_dflt,
  2016. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2017. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2018. .clkdm_name = "l4_ao_clkdm",
  2019. .parent = &l4_wkup_clk_mux_ck,
  2020. .recalc = &followparent_recalc,
  2021. };
  2022. static struct clk smartreflex_mpu_fck = {
  2023. .name = "smartreflex_mpu_fck",
  2024. .ops = &clkops_omap2_dflt,
  2025. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2026. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2027. .clkdm_name = "l4_ao_clkdm",
  2028. .parent = &l4_wkup_clk_mux_ck,
  2029. .recalc = &followparent_recalc,
  2030. };
  2031. /* Merged dmt1_clk_mux into timer1 */
  2032. static struct clk timer1_fck = {
  2033. .name = "timer1_fck",
  2034. .parent = &sys_clkin_ck,
  2035. .clksel = abe_dpll_bypass_clk_mux_sel,
  2036. .init = &omap2_init_clksel_parent,
  2037. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2038. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2039. .ops = &clkops_omap2_dflt,
  2040. .recalc = &omap2_clksel_recalc,
  2041. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2042. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2043. .clkdm_name = "l4_wkup_clkdm",
  2044. };
  2045. /* Merged cm2_dm10_mux into timer10 */
  2046. static struct clk timer10_fck = {
  2047. .name = "timer10_fck",
  2048. .parent = &sys_clkin_ck,
  2049. .clksel = abe_dpll_bypass_clk_mux_sel,
  2050. .init = &omap2_init_clksel_parent,
  2051. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2052. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2053. .ops = &clkops_omap2_dflt,
  2054. .recalc = &omap2_clksel_recalc,
  2055. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2056. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2057. .clkdm_name = "l4_per_clkdm",
  2058. };
  2059. /* Merged cm2_dm11_mux into timer11 */
  2060. static struct clk timer11_fck = {
  2061. .name = "timer11_fck",
  2062. .parent = &sys_clkin_ck,
  2063. .clksel = abe_dpll_bypass_clk_mux_sel,
  2064. .init = &omap2_init_clksel_parent,
  2065. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2066. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2067. .ops = &clkops_omap2_dflt,
  2068. .recalc = &omap2_clksel_recalc,
  2069. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2070. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2071. .clkdm_name = "l4_per_clkdm",
  2072. };
  2073. /* Merged cm2_dm2_mux into timer2 */
  2074. static struct clk timer2_fck = {
  2075. .name = "timer2_fck",
  2076. .parent = &sys_clkin_ck,
  2077. .clksel = abe_dpll_bypass_clk_mux_sel,
  2078. .init = &omap2_init_clksel_parent,
  2079. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2080. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2081. .ops = &clkops_omap2_dflt,
  2082. .recalc = &omap2_clksel_recalc,
  2083. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2084. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2085. .clkdm_name = "l4_per_clkdm",
  2086. };
  2087. /* Merged cm2_dm3_mux into timer3 */
  2088. static struct clk timer3_fck = {
  2089. .name = "timer3_fck",
  2090. .parent = &sys_clkin_ck,
  2091. .clksel = abe_dpll_bypass_clk_mux_sel,
  2092. .init = &omap2_init_clksel_parent,
  2093. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2094. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2095. .ops = &clkops_omap2_dflt,
  2096. .recalc = &omap2_clksel_recalc,
  2097. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2098. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2099. .clkdm_name = "l4_per_clkdm",
  2100. };
  2101. /* Merged cm2_dm4_mux into timer4 */
  2102. static struct clk timer4_fck = {
  2103. .name = "timer4_fck",
  2104. .parent = &sys_clkin_ck,
  2105. .clksel = abe_dpll_bypass_clk_mux_sel,
  2106. .init = &omap2_init_clksel_parent,
  2107. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2108. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2109. .ops = &clkops_omap2_dflt,
  2110. .recalc = &omap2_clksel_recalc,
  2111. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2112. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2113. .clkdm_name = "l4_per_clkdm",
  2114. };
  2115. static const struct clksel timer5_sync_mux_sel[] = {
  2116. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2117. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2118. { .parent = NULL },
  2119. };
  2120. /* Merged timer5_sync_mux into timer5 */
  2121. static struct clk timer5_fck = {
  2122. .name = "timer5_fck",
  2123. .parent = &syc_clk_div_ck,
  2124. .clksel = timer5_sync_mux_sel,
  2125. .init = &omap2_init_clksel_parent,
  2126. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2127. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2128. .ops = &clkops_omap2_dflt,
  2129. .recalc = &omap2_clksel_recalc,
  2130. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2131. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2132. .clkdm_name = "abe_clkdm",
  2133. };
  2134. /* Merged timer6_sync_mux into timer6 */
  2135. static struct clk timer6_fck = {
  2136. .name = "timer6_fck",
  2137. .parent = &syc_clk_div_ck,
  2138. .clksel = timer5_sync_mux_sel,
  2139. .init = &omap2_init_clksel_parent,
  2140. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2141. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2142. .ops = &clkops_omap2_dflt,
  2143. .recalc = &omap2_clksel_recalc,
  2144. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2145. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2146. .clkdm_name = "abe_clkdm",
  2147. };
  2148. /* Merged timer7_sync_mux into timer7 */
  2149. static struct clk timer7_fck = {
  2150. .name = "timer7_fck",
  2151. .parent = &syc_clk_div_ck,
  2152. .clksel = timer5_sync_mux_sel,
  2153. .init = &omap2_init_clksel_parent,
  2154. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2155. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2156. .ops = &clkops_omap2_dflt,
  2157. .recalc = &omap2_clksel_recalc,
  2158. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2159. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2160. .clkdm_name = "abe_clkdm",
  2161. };
  2162. /* Merged timer8_sync_mux into timer8 */
  2163. static struct clk timer8_fck = {
  2164. .name = "timer8_fck",
  2165. .parent = &syc_clk_div_ck,
  2166. .clksel = timer5_sync_mux_sel,
  2167. .init = &omap2_init_clksel_parent,
  2168. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2169. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2170. .ops = &clkops_omap2_dflt,
  2171. .recalc = &omap2_clksel_recalc,
  2172. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2173. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2174. .clkdm_name = "abe_clkdm",
  2175. };
  2176. /* Merged cm2_dm9_mux into timer9 */
  2177. static struct clk timer9_fck = {
  2178. .name = "timer9_fck",
  2179. .parent = &sys_clkin_ck,
  2180. .clksel = abe_dpll_bypass_clk_mux_sel,
  2181. .init = &omap2_init_clksel_parent,
  2182. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2183. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2184. .ops = &clkops_omap2_dflt,
  2185. .recalc = &omap2_clksel_recalc,
  2186. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2187. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2188. .clkdm_name = "l4_per_clkdm",
  2189. };
  2190. static struct clk uart1_fck = {
  2191. .name = "uart1_fck",
  2192. .ops = &clkops_omap2_dflt,
  2193. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2194. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2195. .clkdm_name = "l4_per_clkdm",
  2196. .parent = &func_48m_fclk,
  2197. .recalc = &followparent_recalc,
  2198. };
  2199. static struct clk uart2_fck = {
  2200. .name = "uart2_fck",
  2201. .ops = &clkops_omap2_dflt,
  2202. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2203. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2204. .clkdm_name = "l4_per_clkdm",
  2205. .parent = &func_48m_fclk,
  2206. .recalc = &followparent_recalc,
  2207. };
  2208. static struct clk uart3_fck = {
  2209. .name = "uart3_fck",
  2210. .ops = &clkops_omap2_dflt,
  2211. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2212. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2213. .clkdm_name = "l4_per_clkdm",
  2214. .parent = &func_48m_fclk,
  2215. .recalc = &followparent_recalc,
  2216. };
  2217. static struct clk uart4_fck = {
  2218. .name = "uart4_fck",
  2219. .ops = &clkops_omap2_dflt,
  2220. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2221. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2222. .clkdm_name = "l4_per_clkdm",
  2223. .parent = &func_48m_fclk,
  2224. .recalc = &followparent_recalc,
  2225. };
  2226. static struct clk usb_host_fs_fck = {
  2227. .name = "usb_host_fs_fck",
  2228. .ops = &clkops_omap2_dflt,
  2229. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2230. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2231. .clkdm_name = "l3_init_clkdm",
  2232. .parent = &func_48mc_fclk,
  2233. .recalc = &followparent_recalc,
  2234. };
  2235. static const struct clksel utmi_p1_gfclk_sel[] = {
  2236. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2237. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2238. { .parent = NULL },
  2239. };
  2240. static struct clk utmi_p1_gfclk = {
  2241. .name = "utmi_p1_gfclk",
  2242. .parent = &init_60m_fclk,
  2243. .clksel = utmi_p1_gfclk_sel,
  2244. .init = &omap2_init_clksel_parent,
  2245. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2246. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2247. .ops = &clkops_null,
  2248. .recalc = &omap2_clksel_recalc,
  2249. };
  2250. static struct clk usb_host_hs_utmi_p1_clk = {
  2251. .name = "usb_host_hs_utmi_p1_clk",
  2252. .ops = &clkops_omap2_dflt,
  2253. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2254. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2255. .clkdm_name = "l3_init_clkdm",
  2256. .parent = &utmi_p1_gfclk,
  2257. .recalc = &followparent_recalc,
  2258. };
  2259. static const struct clksel utmi_p2_gfclk_sel[] = {
  2260. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2261. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2262. { .parent = NULL },
  2263. };
  2264. static struct clk utmi_p2_gfclk = {
  2265. .name = "utmi_p2_gfclk",
  2266. .parent = &init_60m_fclk,
  2267. .clksel = utmi_p2_gfclk_sel,
  2268. .init = &omap2_init_clksel_parent,
  2269. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2270. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2271. .ops = &clkops_null,
  2272. .recalc = &omap2_clksel_recalc,
  2273. };
  2274. static struct clk usb_host_hs_utmi_p2_clk = {
  2275. .name = "usb_host_hs_utmi_p2_clk",
  2276. .ops = &clkops_omap2_dflt,
  2277. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2278. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2279. .clkdm_name = "l3_init_clkdm",
  2280. .parent = &utmi_p2_gfclk,
  2281. .recalc = &followparent_recalc,
  2282. };
  2283. static struct clk usb_host_hs_utmi_p3_clk = {
  2284. .name = "usb_host_hs_utmi_p3_clk",
  2285. .ops = &clkops_omap2_dflt,
  2286. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2287. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2288. .clkdm_name = "l3_init_clkdm",
  2289. .parent = &init_60m_fclk,
  2290. .recalc = &followparent_recalc,
  2291. };
  2292. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2293. .name = "usb_host_hs_hsic480m_p1_clk",
  2294. .ops = &clkops_omap2_dflt,
  2295. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2296. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2297. .clkdm_name = "l3_init_clkdm",
  2298. .parent = &dpll_usb_m2_ck,
  2299. .recalc = &followparent_recalc,
  2300. };
  2301. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2302. .name = "usb_host_hs_hsic60m_p1_clk",
  2303. .ops = &clkops_omap2_dflt,
  2304. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2305. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2306. .clkdm_name = "l3_init_clkdm",
  2307. .parent = &init_60m_fclk,
  2308. .recalc = &followparent_recalc,
  2309. };
  2310. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2311. .name = "usb_host_hs_hsic60m_p2_clk",
  2312. .ops = &clkops_omap2_dflt,
  2313. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2314. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2315. .clkdm_name = "l3_init_clkdm",
  2316. .parent = &init_60m_fclk,
  2317. .recalc = &followparent_recalc,
  2318. };
  2319. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2320. .name = "usb_host_hs_hsic480m_p2_clk",
  2321. .ops = &clkops_omap2_dflt,
  2322. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2323. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2324. .clkdm_name = "l3_init_clkdm",
  2325. .parent = &dpll_usb_m2_ck,
  2326. .recalc = &followparent_recalc,
  2327. };
  2328. static struct clk usb_host_hs_func48mclk = {
  2329. .name = "usb_host_hs_func48mclk",
  2330. .ops = &clkops_omap2_dflt,
  2331. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2332. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2333. .clkdm_name = "l3_init_clkdm",
  2334. .parent = &func_48mc_fclk,
  2335. .recalc = &followparent_recalc,
  2336. };
  2337. static struct clk usb_host_hs_fck = {
  2338. .name = "usb_host_hs_fck",
  2339. .ops = &clkops_omap2_dflt,
  2340. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2341. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2342. .clkdm_name = "l3_init_clkdm",
  2343. .parent = &init_60m_fclk,
  2344. .recalc = &followparent_recalc,
  2345. };
  2346. static const struct clksel otg_60m_gfclk_sel[] = {
  2347. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2348. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2349. { .parent = NULL },
  2350. };
  2351. static struct clk otg_60m_gfclk = {
  2352. .name = "otg_60m_gfclk",
  2353. .parent = &utmi_phy_clkout_ck,
  2354. .clksel = otg_60m_gfclk_sel,
  2355. .init = &omap2_init_clksel_parent,
  2356. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2357. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2358. .ops = &clkops_null,
  2359. .recalc = &omap2_clksel_recalc,
  2360. };
  2361. static struct clk usb_otg_hs_xclk = {
  2362. .name = "usb_otg_hs_xclk",
  2363. .ops = &clkops_omap2_dflt,
  2364. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2365. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2366. .clkdm_name = "l3_init_clkdm",
  2367. .parent = &otg_60m_gfclk,
  2368. .recalc = &followparent_recalc,
  2369. };
  2370. static struct clk usb_otg_hs_ick = {
  2371. .name = "usb_otg_hs_ick",
  2372. .ops = &clkops_omap2_dflt,
  2373. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2374. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2375. .clkdm_name = "l3_init_clkdm",
  2376. .parent = &l3_div_ck,
  2377. .recalc = &followparent_recalc,
  2378. };
  2379. static struct clk usb_phy_cm_clk32k = {
  2380. .name = "usb_phy_cm_clk32k",
  2381. .ops = &clkops_omap2_dflt,
  2382. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2383. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2384. .clkdm_name = "l4_ao_clkdm",
  2385. .parent = &sys_32k_ck,
  2386. .recalc = &followparent_recalc,
  2387. };
  2388. static struct clk usb_tll_hs_usb_ch2_clk = {
  2389. .name = "usb_tll_hs_usb_ch2_clk",
  2390. .ops = &clkops_omap2_dflt,
  2391. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2392. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2393. .clkdm_name = "l3_init_clkdm",
  2394. .parent = &init_60m_fclk,
  2395. .recalc = &followparent_recalc,
  2396. };
  2397. static struct clk usb_tll_hs_usb_ch0_clk = {
  2398. .name = "usb_tll_hs_usb_ch0_clk",
  2399. .ops = &clkops_omap2_dflt,
  2400. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2401. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2402. .clkdm_name = "l3_init_clkdm",
  2403. .parent = &init_60m_fclk,
  2404. .recalc = &followparent_recalc,
  2405. };
  2406. static struct clk usb_tll_hs_usb_ch1_clk = {
  2407. .name = "usb_tll_hs_usb_ch1_clk",
  2408. .ops = &clkops_omap2_dflt,
  2409. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2410. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2411. .clkdm_name = "l3_init_clkdm",
  2412. .parent = &init_60m_fclk,
  2413. .recalc = &followparent_recalc,
  2414. };
  2415. static struct clk usb_tll_hs_ick = {
  2416. .name = "usb_tll_hs_ick",
  2417. .ops = &clkops_omap2_dflt,
  2418. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2419. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2420. .clkdm_name = "l3_init_clkdm",
  2421. .parent = &l4_div_ck,
  2422. .recalc = &followparent_recalc,
  2423. };
  2424. static const struct clksel_rate div2_14to18_rates[] = {
  2425. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2426. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2427. { .div = 0 },
  2428. };
  2429. static const struct clksel usim_fclk_div[] = {
  2430. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2431. { .parent = NULL },
  2432. };
  2433. static struct clk usim_ck = {
  2434. .name = "usim_ck",
  2435. .parent = &dpll_per_m4x2_ck,
  2436. .clksel = usim_fclk_div,
  2437. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2438. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2439. .ops = &clkops_null,
  2440. .recalc = &omap2_clksel_recalc,
  2441. .round_rate = &omap2_clksel_round_rate,
  2442. .set_rate = &omap2_clksel_set_rate,
  2443. };
  2444. static struct clk usim_fclk = {
  2445. .name = "usim_fclk",
  2446. .ops = &clkops_omap2_dflt,
  2447. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2448. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2449. .clkdm_name = "l4_wkup_clkdm",
  2450. .parent = &usim_ck,
  2451. .recalc = &followparent_recalc,
  2452. };
  2453. static struct clk usim_fck = {
  2454. .name = "usim_fck",
  2455. .ops = &clkops_omap2_dflt,
  2456. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2457. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2458. .clkdm_name = "l4_wkup_clkdm",
  2459. .parent = &sys_32k_ck,
  2460. .recalc = &followparent_recalc,
  2461. };
  2462. static struct clk wd_timer2_fck = {
  2463. .name = "wd_timer2_fck",
  2464. .ops = &clkops_omap2_dflt,
  2465. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2466. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2467. .clkdm_name = "l4_wkup_clkdm",
  2468. .parent = &sys_32k_ck,
  2469. .recalc = &followparent_recalc,
  2470. };
  2471. static struct clk wd_timer3_fck = {
  2472. .name = "wd_timer3_fck",
  2473. .ops = &clkops_omap2_dflt,
  2474. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2475. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2476. .clkdm_name = "abe_clkdm",
  2477. .parent = &sys_32k_ck,
  2478. .recalc = &followparent_recalc,
  2479. };
  2480. /* Remaining optional clocks */
  2481. static const struct clksel stm_clk_div_div[] = {
  2482. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2483. { .parent = NULL },
  2484. };
  2485. static struct clk stm_clk_div_ck = {
  2486. .name = "stm_clk_div_ck",
  2487. .parent = &pmd_stm_clock_mux_ck,
  2488. .clksel = stm_clk_div_div,
  2489. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2490. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2491. .ops = &clkops_null,
  2492. .recalc = &omap2_clksel_recalc,
  2493. .round_rate = &omap2_clksel_round_rate,
  2494. .set_rate = &omap2_clksel_set_rate,
  2495. };
  2496. static const struct clksel trace_clk_div_div[] = {
  2497. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2498. { .parent = NULL },
  2499. };
  2500. static struct clk trace_clk_div_ck = {
  2501. .name = "trace_clk_div_ck",
  2502. .parent = &pmd_trace_clk_mux_ck,
  2503. .clksel = trace_clk_div_div,
  2504. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2505. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2506. .ops = &clkops_null,
  2507. .recalc = &omap2_clksel_recalc,
  2508. .round_rate = &omap2_clksel_round_rate,
  2509. .set_rate = &omap2_clksel_set_rate,
  2510. };
  2511. /* SCRM aux clk nodes */
  2512. static const struct clksel auxclk_src_sel[] = {
  2513. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2514. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2515. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2516. { .parent = NULL },
  2517. };
  2518. static const struct clksel_rate div16_1to16_rates[] = {
  2519. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2520. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2521. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2522. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2523. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2524. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2525. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2526. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2527. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2528. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2529. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2530. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2531. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2532. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2533. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2534. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2535. { .div = 0 },
  2536. };
  2537. static struct clk auxclk0_src_ck = {
  2538. .name = "auxclk0_src_ck",
  2539. .parent = &sys_clkin_ck,
  2540. .init = &omap2_init_clksel_parent,
  2541. .ops = &clkops_omap2_dflt,
  2542. .clksel = auxclk_src_sel,
  2543. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2544. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2545. .recalc = &omap2_clksel_recalc,
  2546. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2547. .enable_bit = OMAP4_ENABLE_SHIFT,
  2548. };
  2549. static const struct clksel auxclk0_sel[] = {
  2550. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2551. { .parent = NULL },
  2552. };
  2553. static struct clk auxclk0_ck = {
  2554. .name = "auxclk0_ck",
  2555. .parent = &auxclk0_src_ck,
  2556. .clksel = auxclk0_sel,
  2557. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2558. .clksel_mask = OMAP4_CLKDIV_MASK,
  2559. .ops = &clkops_null,
  2560. .recalc = &omap2_clksel_recalc,
  2561. .round_rate = &omap2_clksel_round_rate,
  2562. .set_rate = &omap2_clksel_set_rate,
  2563. };
  2564. static struct clk auxclk1_src_ck = {
  2565. .name = "auxclk1_src_ck",
  2566. .parent = &sys_clkin_ck,
  2567. .init = &omap2_init_clksel_parent,
  2568. .ops = &clkops_omap2_dflt,
  2569. .clksel = auxclk_src_sel,
  2570. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2571. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2572. .recalc = &omap2_clksel_recalc,
  2573. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2574. .enable_bit = OMAP4_ENABLE_SHIFT,
  2575. };
  2576. static const struct clksel auxclk1_sel[] = {
  2577. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2578. { .parent = NULL },
  2579. };
  2580. static struct clk auxclk1_ck = {
  2581. .name = "auxclk1_ck",
  2582. .parent = &auxclk1_src_ck,
  2583. .clksel = auxclk1_sel,
  2584. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2585. .clksel_mask = OMAP4_CLKDIV_MASK,
  2586. .ops = &clkops_null,
  2587. .recalc = &omap2_clksel_recalc,
  2588. .round_rate = &omap2_clksel_round_rate,
  2589. .set_rate = &omap2_clksel_set_rate,
  2590. };
  2591. static struct clk auxclk2_src_ck = {
  2592. .name = "auxclk2_src_ck",
  2593. .parent = &sys_clkin_ck,
  2594. .init = &omap2_init_clksel_parent,
  2595. .ops = &clkops_omap2_dflt,
  2596. .clksel = auxclk_src_sel,
  2597. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2598. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2599. .recalc = &omap2_clksel_recalc,
  2600. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2601. .enable_bit = OMAP4_ENABLE_SHIFT,
  2602. };
  2603. static const struct clksel auxclk2_sel[] = {
  2604. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2605. { .parent = NULL },
  2606. };
  2607. static struct clk auxclk2_ck = {
  2608. .name = "auxclk2_ck",
  2609. .parent = &auxclk2_src_ck,
  2610. .clksel = auxclk2_sel,
  2611. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2612. .clksel_mask = OMAP4_CLKDIV_MASK,
  2613. .ops = &clkops_null,
  2614. .recalc = &omap2_clksel_recalc,
  2615. .round_rate = &omap2_clksel_round_rate,
  2616. .set_rate = &omap2_clksel_set_rate,
  2617. };
  2618. static struct clk auxclk3_src_ck = {
  2619. .name = "auxclk3_src_ck",
  2620. .parent = &sys_clkin_ck,
  2621. .init = &omap2_init_clksel_parent,
  2622. .ops = &clkops_omap2_dflt,
  2623. .clksel = auxclk_src_sel,
  2624. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2625. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2626. .recalc = &omap2_clksel_recalc,
  2627. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2628. .enable_bit = OMAP4_ENABLE_SHIFT,
  2629. };
  2630. static const struct clksel auxclk3_sel[] = {
  2631. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2632. { .parent = NULL },
  2633. };
  2634. static struct clk auxclk3_ck = {
  2635. .name = "auxclk3_ck",
  2636. .parent = &auxclk3_src_ck,
  2637. .clksel = auxclk3_sel,
  2638. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2639. .clksel_mask = OMAP4_CLKDIV_MASK,
  2640. .ops = &clkops_null,
  2641. .recalc = &omap2_clksel_recalc,
  2642. .round_rate = &omap2_clksel_round_rate,
  2643. .set_rate = &omap2_clksel_set_rate,
  2644. };
  2645. static struct clk auxclk4_src_ck = {
  2646. .name = "auxclk4_src_ck",
  2647. .parent = &sys_clkin_ck,
  2648. .init = &omap2_init_clksel_parent,
  2649. .ops = &clkops_omap2_dflt,
  2650. .clksel = auxclk_src_sel,
  2651. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2652. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2653. .recalc = &omap2_clksel_recalc,
  2654. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2655. .enable_bit = OMAP4_ENABLE_SHIFT,
  2656. };
  2657. static const struct clksel auxclk4_sel[] = {
  2658. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2659. { .parent = NULL },
  2660. };
  2661. static struct clk auxclk4_ck = {
  2662. .name = "auxclk4_ck",
  2663. .parent = &auxclk4_src_ck,
  2664. .clksel = auxclk4_sel,
  2665. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2666. .clksel_mask = OMAP4_CLKDIV_MASK,
  2667. .ops = &clkops_null,
  2668. .recalc = &omap2_clksel_recalc,
  2669. .round_rate = &omap2_clksel_round_rate,
  2670. .set_rate = &omap2_clksel_set_rate,
  2671. };
  2672. static struct clk auxclk5_src_ck = {
  2673. .name = "auxclk5_src_ck",
  2674. .parent = &sys_clkin_ck,
  2675. .init = &omap2_init_clksel_parent,
  2676. .ops = &clkops_omap2_dflt,
  2677. .clksel = auxclk_src_sel,
  2678. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2679. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2680. .recalc = &omap2_clksel_recalc,
  2681. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2682. .enable_bit = OMAP4_ENABLE_SHIFT,
  2683. };
  2684. static const struct clksel auxclk5_sel[] = {
  2685. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2686. { .parent = NULL },
  2687. };
  2688. static struct clk auxclk5_ck = {
  2689. .name = "auxclk5_ck",
  2690. .parent = &auxclk5_src_ck,
  2691. .clksel = auxclk5_sel,
  2692. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2693. .clksel_mask = OMAP4_CLKDIV_MASK,
  2694. .ops = &clkops_null,
  2695. .recalc = &omap2_clksel_recalc,
  2696. .round_rate = &omap2_clksel_round_rate,
  2697. .set_rate = &omap2_clksel_set_rate,
  2698. };
  2699. static const struct clksel auxclkreq_sel[] = {
  2700. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2701. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2702. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2703. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2704. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2705. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2706. { .parent = NULL },
  2707. };
  2708. static struct clk auxclkreq0_ck = {
  2709. .name = "auxclkreq0_ck",
  2710. .parent = &auxclk0_ck,
  2711. .init = &omap2_init_clksel_parent,
  2712. .ops = &clkops_null,
  2713. .clksel = auxclkreq_sel,
  2714. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2715. .clksel_mask = OMAP4_MAPPING_MASK,
  2716. .recalc = &omap2_clksel_recalc,
  2717. };
  2718. static struct clk auxclkreq1_ck = {
  2719. .name = "auxclkreq1_ck",
  2720. .parent = &auxclk1_ck,
  2721. .init = &omap2_init_clksel_parent,
  2722. .ops = &clkops_null,
  2723. .clksel = auxclkreq_sel,
  2724. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2725. .clksel_mask = OMAP4_MAPPING_MASK,
  2726. .recalc = &omap2_clksel_recalc,
  2727. };
  2728. static struct clk auxclkreq2_ck = {
  2729. .name = "auxclkreq2_ck",
  2730. .parent = &auxclk2_ck,
  2731. .init = &omap2_init_clksel_parent,
  2732. .ops = &clkops_null,
  2733. .clksel = auxclkreq_sel,
  2734. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2735. .clksel_mask = OMAP4_MAPPING_MASK,
  2736. .recalc = &omap2_clksel_recalc,
  2737. };
  2738. static struct clk auxclkreq3_ck = {
  2739. .name = "auxclkreq3_ck",
  2740. .parent = &auxclk3_ck,
  2741. .init = &omap2_init_clksel_parent,
  2742. .ops = &clkops_null,
  2743. .clksel = auxclkreq_sel,
  2744. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2745. .clksel_mask = OMAP4_MAPPING_MASK,
  2746. .recalc = &omap2_clksel_recalc,
  2747. };
  2748. static struct clk auxclkreq4_ck = {
  2749. .name = "auxclkreq4_ck",
  2750. .parent = &auxclk4_ck,
  2751. .init = &omap2_init_clksel_parent,
  2752. .ops = &clkops_null,
  2753. .clksel = auxclkreq_sel,
  2754. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2755. .clksel_mask = OMAP4_MAPPING_MASK,
  2756. .recalc = &omap2_clksel_recalc,
  2757. };
  2758. static struct clk auxclkreq5_ck = {
  2759. .name = "auxclkreq5_ck",
  2760. .parent = &auxclk5_ck,
  2761. .init = &omap2_init_clksel_parent,
  2762. .ops = &clkops_null,
  2763. .clksel = auxclkreq_sel,
  2764. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2765. .clksel_mask = OMAP4_MAPPING_MASK,
  2766. .recalc = &omap2_clksel_recalc,
  2767. };
  2768. /*
  2769. * clkdev
  2770. */
  2771. static struct omap_clk omap44xx_clks[] = {
  2772. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2773. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2774. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2775. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2776. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2777. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2778. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2779. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2780. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2781. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2782. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2783. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2784. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2785. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2786. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2787. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2788. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2789. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2790. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2791. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2792. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2793. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2794. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2795. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2796. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2797. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2798. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2799. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2800. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2801. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2802. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2803. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2804. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2805. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2806. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2807. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2808. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2809. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2810. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2811. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2812. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2813. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2814. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2815. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2816. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2817. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2818. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2819. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2820. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2821. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2822. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2823. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2824. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2825. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2826. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2827. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2828. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2829. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2830. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2831. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2832. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2833. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2834. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2835. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2836. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2837. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2838. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2839. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2840. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2841. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2842. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2843. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2844. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2845. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2846. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2847. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2848. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2849. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2850. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2851. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2852. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2853. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2854. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2855. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2856. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2857. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2858. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2859. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2860. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2861. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2862. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2863. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2864. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2865. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2866. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2867. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2868. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2869. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2870. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2871. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2872. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2873. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2874. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2875. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2876. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2877. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2878. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2879. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2880. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2881. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2882. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2883. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2884. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2885. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2886. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2887. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2888. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2889. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2890. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2891. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2892. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2893. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2894. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2895. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2896. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2897. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2898. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2899. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2900. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2901. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2902. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2903. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2904. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2905. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2906. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2907. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2908. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2909. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2910. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2911. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2912. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2913. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2914. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2915. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2916. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2917. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2918. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2919. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2920. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2921. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2922. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2923. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2924. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2925. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2926. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2927. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2928. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2929. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2930. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2931. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2932. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2933. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2934. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2935. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2936. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2937. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2938. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2939. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2940. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2941. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2942. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2943. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2944. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2945. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2946. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2947. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2948. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2949. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2950. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2951. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2952. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2953. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2954. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2955. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2956. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2957. CLK("usbhs-omap.0", "fs_fck", &usb_host_fs_fck, CK_443X),
  2958. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2959. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2960. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2961. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2962. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2963. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2964. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2965. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2966. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2967. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2968. CLK("usbhs-omap.0", "hs_fck", &usb_host_hs_fck, CK_443X),
  2969. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2970. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2971. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2972. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2973. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2974. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2975. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2976. CLK("usbhs-omap.0", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2977. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2978. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2979. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2980. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  2981. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2982. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2983. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2984. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  2985. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2986. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2987. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  2988. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2989. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2990. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  2991. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2992. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2993. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  2994. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2995. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2996. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  2997. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2998. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2999. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  3000. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  3001. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  3002. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  3003. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  3004. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  3005. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  3006. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  3007. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  3008. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  3009. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  3010. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  3011. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  3012. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  3013. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  3014. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  3015. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  3016. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  3017. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  3018. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  3019. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  3020. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  3021. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  3022. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  3023. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  3024. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  3025. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  3026. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  3027. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  3028. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  3029. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  3030. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  3031. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  3032. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  3033. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  3034. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  3035. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  3036. CLK("usbhs-omap.0", "usbhost_ick", &dummy_ck, CK_443X),
  3037. CLK("usbhs-omap.0", "usbtll_fck", &dummy_ck, CK_443X),
  3038. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3039. };
  3040. int __init omap4xxx_clk_init(void)
  3041. {
  3042. struct omap_clk *c;
  3043. u32 cpu_clkflg;
  3044. if (cpu_is_omap44xx()) {
  3045. cpu_mask = RATE_IN_4430;
  3046. cpu_clkflg = CK_443X;
  3047. } else if (cpu_is_omap446x()) {
  3048. cpu_mask = RATE_IN_4460;
  3049. cpu_clkflg = CK_446X;
  3050. }
  3051. clk_init(&omap2_clk_functions);
  3052. omap2_clk_disable_clkdm_control();
  3053. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3054. c++)
  3055. clk_preinit(c->lk.clk);
  3056. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3057. c++)
  3058. if (c->cpu & cpu_clkflg) {
  3059. clkdev_add(&c->lk);
  3060. clk_register(c->lk.clk);
  3061. omap2_init_clk_clkdm(c->lk.clk);
  3062. }
  3063. /* Disable autoidle on all clocks; let the PM code enable it later */
  3064. omap_clk_disable_autoidle_all();
  3065. recalculate_root_clocks();
  3066. /*
  3067. * Only enable those clocks we will need, let the drivers
  3068. * enable other clocks as necessary
  3069. */
  3070. clk_enable_init_clocks();
  3071. return 0;
  3072. }