clock2420_data.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970
  1. /*
  2. * OMAP2420 clock data
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "cm2xxx_3xxx.h"
  23. #include "prm2xxx_3xxx.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #include "control.h"
  28. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  29. /*
  30. * 2420 clock tree.
  31. *
  32. * NOTE:In many cases here we are assigning a 'default' parent. In
  33. * many cases the parent is selectable. The set parent calls will
  34. * also switch sources.
  35. *
  36. * Several sources are given initial rates which may be wrong, this will
  37. * be fixed up in the init func.
  38. *
  39. * Things are broadly separated below by clock domains. It is
  40. * noteworthy that most peripherals have dependencies on multiple clock
  41. * domains. Many get their interface clocks from the L4 domain, but get
  42. * functional clocks from fixed sources or other core domain derived
  43. * clocks.
  44. */
  45. /* Base external input clocks */
  46. static struct clk func_32k_ck = {
  47. .name = "func_32k_ck",
  48. .ops = &clkops_null,
  49. .rate = 32768,
  50. .clkdm_name = "wkup_clkdm",
  51. };
  52. static struct clk secure_32k_ck = {
  53. .name = "secure_32k_ck",
  54. .ops = &clkops_null,
  55. .rate = 32768,
  56. .clkdm_name = "wkup_clkdm",
  57. };
  58. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  59. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  60. .name = "osc_ck",
  61. .ops = &clkops_oscck,
  62. .clkdm_name = "wkup_clkdm",
  63. .recalc = &omap2_osc_clk_recalc,
  64. };
  65. /* Without modem likely 12MHz, with modem likely 13MHz */
  66. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  67. .name = "sys_ck", /* ~ ref_clk also */
  68. .ops = &clkops_null,
  69. .parent = &osc_ck,
  70. .clkdm_name = "wkup_clkdm",
  71. .recalc = &omap2xxx_sys_clk_recalc,
  72. };
  73. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  74. .name = "alt_ck",
  75. .ops = &clkops_null,
  76. .rate = 54000000,
  77. .clkdm_name = "wkup_clkdm",
  78. };
  79. /* Optional external clock input for McBSP CLKS */
  80. static struct clk mcbsp_clks = {
  81. .name = "mcbsp_clks",
  82. .ops = &clkops_null,
  83. };
  84. /*
  85. * Analog domain root source clocks
  86. */
  87. /* dpll_ck, is broken out in to special cases through clksel */
  88. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  89. * deal with this
  90. */
  91. static struct dpll_data dpll_dd = {
  92. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  93. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  94. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  95. .clk_bypass = &sys_ck,
  96. .clk_ref = &sys_ck,
  97. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  98. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  99. .max_multiplier = 1023,
  100. .min_divider = 1,
  101. .max_divider = 16,
  102. };
  103. /*
  104. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  105. * not just a DPLL
  106. */
  107. static struct clk dpll_ck = {
  108. .name = "dpll_ck",
  109. .ops = &clkops_omap2xxx_dpll_ops,
  110. .parent = &sys_ck, /* Can be func_32k also */
  111. .dpll_data = &dpll_dd,
  112. .clkdm_name = "wkup_clkdm",
  113. .recalc = &omap2_dpllcore_recalc,
  114. .set_rate = &omap2_reprogram_dpllcore,
  115. };
  116. static struct clk apll96_ck = {
  117. .name = "apll96_ck",
  118. .ops = &clkops_apll96,
  119. .parent = &sys_ck,
  120. .rate = 96000000,
  121. .flags = ENABLE_ON_INIT,
  122. .clkdm_name = "wkup_clkdm",
  123. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  124. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  125. };
  126. static struct clk apll54_ck = {
  127. .name = "apll54_ck",
  128. .ops = &clkops_apll54,
  129. .parent = &sys_ck,
  130. .rate = 54000000,
  131. .flags = ENABLE_ON_INIT,
  132. .clkdm_name = "wkup_clkdm",
  133. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  134. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  135. };
  136. /*
  137. * PRCM digital base sources
  138. */
  139. /* func_54m_ck */
  140. static const struct clksel_rate func_54m_apll54_rates[] = {
  141. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  142. { .div = 0 },
  143. };
  144. static const struct clksel_rate func_54m_alt_rates[] = {
  145. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  146. { .div = 0 },
  147. };
  148. static const struct clksel func_54m_clksel[] = {
  149. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  150. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  151. { .parent = NULL },
  152. };
  153. static struct clk func_54m_ck = {
  154. .name = "func_54m_ck",
  155. .ops = &clkops_null,
  156. .parent = &apll54_ck, /* can also be alt_clk */
  157. .clkdm_name = "wkup_clkdm",
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  160. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  161. .clksel = func_54m_clksel,
  162. .recalc = &omap2_clksel_recalc,
  163. };
  164. static struct clk core_ck = {
  165. .name = "core_ck",
  166. .ops = &clkops_null,
  167. .parent = &dpll_ck, /* can also be 32k */
  168. .clkdm_name = "wkup_clkdm",
  169. .recalc = &followparent_recalc,
  170. };
  171. static struct clk func_96m_ck = {
  172. .name = "func_96m_ck",
  173. .ops = &clkops_null,
  174. .parent = &apll96_ck,
  175. .clkdm_name = "wkup_clkdm",
  176. .recalc = &followparent_recalc,
  177. };
  178. /* func_48m_ck */
  179. static const struct clksel_rate func_48m_apll96_rates[] = {
  180. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  181. { .div = 0 },
  182. };
  183. static const struct clksel_rate func_48m_alt_rates[] = {
  184. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  185. { .div = 0 },
  186. };
  187. static const struct clksel func_48m_clksel[] = {
  188. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  189. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  190. { .parent = NULL }
  191. };
  192. static struct clk func_48m_ck = {
  193. .name = "func_48m_ck",
  194. .ops = &clkops_null,
  195. .parent = &apll96_ck, /* 96M or Alt */
  196. .clkdm_name = "wkup_clkdm",
  197. .init = &omap2_init_clksel_parent,
  198. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  199. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  200. .clksel = func_48m_clksel,
  201. .recalc = &omap2_clksel_recalc,
  202. .round_rate = &omap2_clksel_round_rate,
  203. .set_rate = &omap2_clksel_set_rate
  204. };
  205. static struct clk func_12m_ck = {
  206. .name = "func_12m_ck",
  207. .ops = &clkops_null,
  208. .parent = &func_48m_ck,
  209. .fixed_div = 4,
  210. .clkdm_name = "wkup_clkdm",
  211. .recalc = &omap_fixed_divisor_recalc,
  212. };
  213. /* Secure timer, only available in secure mode */
  214. static struct clk wdt1_osc_ck = {
  215. .name = "ck_wdt1_osc",
  216. .ops = &clkops_null, /* RMK: missing? */
  217. .parent = &osc_ck,
  218. .recalc = &followparent_recalc,
  219. };
  220. /*
  221. * The common_clkout* clksel_rate structs are common to
  222. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  223. * sys_clkout2_* are 2420-only, so the
  224. * clksel_rate flags fields are inaccurate for those clocks. This is
  225. * harmless since access to those clocks are gated by the struct clk
  226. * flags fields, which mark them as 2420-only.
  227. */
  228. static const struct clksel_rate common_clkout_src_core_rates[] = {
  229. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  230. { .div = 0 }
  231. };
  232. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  233. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  234. { .div = 0 }
  235. };
  236. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  237. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  238. { .div = 0 }
  239. };
  240. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  241. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  242. { .div = 0 }
  243. };
  244. static const struct clksel common_clkout_src_clksel[] = {
  245. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  246. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  247. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  248. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  249. { .parent = NULL }
  250. };
  251. static struct clk sys_clkout_src = {
  252. .name = "sys_clkout_src",
  253. .ops = &clkops_omap2_dflt,
  254. .parent = &func_54m_ck,
  255. .clkdm_name = "wkup_clkdm",
  256. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  257. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  258. .init = &omap2_init_clksel_parent,
  259. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  260. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  261. .clksel = common_clkout_src_clksel,
  262. .recalc = &omap2_clksel_recalc,
  263. .round_rate = &omap2_clksel_round_rate,
  264. .set_rate = &omap2_clksel_set_rate
  265. };
  266. static const struct clksel_rate common_clkout_rates[] = {
  267. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  268. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  269. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  270. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  271. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  272. { .div = 0 },
  273. };
  274. static const struct clksel sys_clkout_clksel[] = {
  275. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  276. { .parent = NULL }
  277. };
  278. static struct clk sys_clkout = {
  279. .name = "sys_clkout",
  280. .ops = &clkops_null,
  281. .parent = &sys_clkout_src,
  282. .clkdm_name = "wkup_clkdm",
  283. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  284. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  285. .clksel = sys_clkout_clksel,
  286. .recalc = &omap2_clksel_recalc,
  287. .round_rate = &omap2_clksel_round_rate,
  288. .set_rate = &omap2_clksel_set_rate
  289. };
  290. /* In 2430, new in 2420 ES2 */
  291. static struct clk sys_clkout2_src = {
  292. .name = "sys_clkout2_src",
  293. .ops = &clkops_omap2_dflt,
  294. .parent = &func_54m_ck,
  295. .clkdm_name = "wkup_clkdm",
  296. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  297. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  298. .init = &omap2_init_clksel_parent,
  299. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  300. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  301. .clksel = common_clkout_src_clksel,
  302. .recalc = &omap2_clksel_recalc,
  303. .round_rate = &omap2_clksel_round_rate,
  304. .set_rate = &omap2_clksel_set_rate
  305. };
  306. static const struct clksel sys_clkout2_clksel[] = {
  307. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  308. { .parent = NULL }
  309. };
  310. /* In 2430, new in 2420 ES2 */
  311. static struct clk sys_clkout2 = {
  312. .name = "sys_clkout2",
  313. .ops = &clkops_null,
  314. .parent = &sys_clkout2_src,
  315. .clkdm_name = "wkup_clkdm",
  316. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  317. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  318. .clksel = sys_clkout2_clksel,
  319. .recalc = &omap2_clksel_recalc,
  320. .round_rate = &omap2_clksel_round_rate,
  321. .set_rate = &omap2_clksel_set_rate
  322. };
  323. static struct clk emul_ck = {
  324. .name = "emul_ck",
  325. .ops = &clkops_omap2_dflt,
  326. .parent = &func_54m_ck,
  327. .clkdm_name = "wkup_clkdm",
  328. .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
  329. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  330. .recalc = &followparent_recalc,
  331. };
  332. /*
  333. * MPU clock domain
  334. * Clocks:
  335. * MPU_FCLK, MPU_ICLK
  336. * INT_M_FCLK, INT_M_I_CLK
  337. *
  338. * - Individual clocks are hardware managed.
  339. * - Base divider comes from: CM_CLKSEL_MPU
  340. *
  341. */
  342. static const struct clksel_rate mpu_core_rates[] = {
  343. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  344. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  345. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  346. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  347. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  348. { .div = 0 },
  349. };
  350. static const struct clksel mpu_clksel[] = {
  351. { .parent = &core_ck, .rates = mpu_core_rates },
  352. { .parent = NULL }
  353. };
  354. static struct clk mpu_ck = { /* Control cpu */
  355. .name = "mpu_ck",
  356. .ops = &clkops_null,
  357. .parent = &core_ck,
  358. .clkdm_name = "mpu_clkdm",
  359. .init = &omap2_init_clksel_parent,
  360. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  361. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  362. .clksel = mpu_clksel,
  363. .recalc = &omap2_clksel_recalc,
  364. };
  365. /*
  366. * DSP (2420-UMA+IVA1) clock domain
  367. * Clocks:
  368. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  369. *
  370. * Won't be too specific here. The core clock comes into this block
  371. * it is divided then tee'ed. One branch goes directly to xyz enable
  372. * controls. The other branch gets further divided by 2 then possibly
  373. * routed into a synchronizer and out of clocks abc.
  374. */
  375. static const struct clksel_rate dsp_fck_core_rates[] = {
  376. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  377. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  378. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  379. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  380. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  381. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  382. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  383. { .div = 0 },
  384. };
  385. static const struct clksel dsp_fck_clksel[] = {
  386. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  387. { .parent = NULL }
  388. };
  389. static struct clk dsp_fck = {
  390. .name = "dsp_fck",
  391. .ops = &clkops_omap2_dflt_wait,
  392. .parent = &core_ck,
  393. .clkdm_name = "dsp_clkdm",
  394. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  395. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  396. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  397. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  398. .clksel = dsp_fck_clksel,
  399. .recalc = &omap2_clksel_recalc,
  400. };
  401. static const struct clksel dsp_ick_clksel[] = {
  402. { .parent = &dsp_fck, .rates = dsp_ick_rates },
  403. { .parent = NULL }
  404. };
  405. static struct clk dsp_ick = {
  406. .name = "dsp_ick", /* apparently ipi and isp */
  407. .ops = &clkops_omap2_iclk_dflt_wait,
  408. .parent = &dsp_fck,
  409. .clkdm_name = "dsp_clkdm",
  410. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  411. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  412. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  413. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  414. .clksel = dsp_ick_clksel,
  415. .recalc = &omap2_clksel_recalc,
  416. };
  417. /*
  418. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  419. * the C54x, but which is contained in the DSP powerdomain. Does not
  420. * exist on later OMAPs.
  421. */
  422. static struct clk iva1_ifck = {
  423. .name = "iva1_ifck",
  424. .ops = &clkops_omap2_dflt_wait,
  425. .parent = &core_ck,
  426. .clkdm_name = "iva1_clkdm",
  427. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  428. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  429. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  430. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  431. .clksel = dsp_fck_clksel,
  432. .recalc = &omap2_clksel_recalc,
  433. };
  434. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  435. static struct clk iva1_mpu_int_ifck = {
  436. .name = "iva1_mpu_int_ifck",
  437. .ops = &clkops_omap2_dflt_wait,
  438. .parent = &iva1_ifck,
  439. .clkdm_name = "iva1_clkdm",
  440. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  441. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  442. .fixed_div = 2,
  443. .recalc = &omap_fixed_divisor_recalc,
  444. };
  445. /*
  446. * L3 clock domain
  447. * L3 clocks are used for both interface and functional clocks to
  448. * multiple entities. Some of these clocks are completely managed
  449. * by hardware, and some others allow software control. Hardware
  450. * managed ones general are based on directly CLK_REQ signals and
  451. * various auto idle settings. The functional spec sets many of these
  452. * as 'tie-high' for their enables.
  453. *
  454. * I-CLOCKS:
  455. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  456. * CAM, HS-USB.
  457. * F-CLOCK
  458. * SSI.
  459. *
  460. * GPMC memories and SDRC have timing and clock sensitive registers which
  461. * may very well need notification when the clock changes. Currently for low
  462. * operating points, these are taken care of in sleep.S.
  463. */
  464. static const struct clksel_rate core_l3_core_rates[] = {
  465. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  466. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  467. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  468. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  469. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  470. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  471. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  472. { .div = 0 }
  473. };
  474. static const struct clksel core_l3_clksel[] = {
  475. { .parent = &core_ck, .rates = core_l3_core_rates },
  476. { .parent = NULL }
  477. };
  478. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  479. .name = "core_l3_ck",
  480. .ops = &clkops_null,
  481. .parent = &core_ck,
  482. .clkdm_name = "core_l3_clkdm",
  483. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  484. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  485. .clksel = core_l3_clksel,
  486. .recalc = &omap2_clksel_recalc,
  487. };
  488. /* usb_l4_ick */
  489. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  490. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  491. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  492. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  493. { .div = 0 }
  494. };
  495. static const struct clksel usb_l4_ick_clksel[] = {
  496. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  497. { .parent = NULL },
  498. };
  499. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  500. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  501. .name = "usb_l4_ick",
  502. .ops = &clkops_omap2_iclk_dflt_wait,
  503. .parent = &core_l3_ck,
  504. .clkdm_name = "core_l4_clkdm",
  505. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  506. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  507. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  508. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  509. .clksel = usb_l4_ick_clksel,
  510. .recalc = &omap2_clksel_recalc,
  511. };
  512. /*
  513. * L4 clock management domain
  514. *
  515. * This domain contains lots of interface clocks from the L4 interface, some
  516. * functional clocks. Fixed APLL functional source clocks are managed in
  517. * this domain.
  518. */
  519. static const struct clksel_rate l4_core_l3_rates[] = {
  520. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  521. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  522. { .div = 0 }
  523. };
  524. static const struct clksel l4_clksel[] = {
  525. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  526. { .parent = NULL }
  527. };
  528. static struct clk l4_ck = { /* used both as an ick and fck */
  529. .name = "l4_ck",
  530. .ops = &clkops_null,
  531. .parent = &core_l3_ck,
  532. .clkdm_name = "core_l4_clkdm",
  533. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  534. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  535. .clksel = l4_clksel,
  536. .recalc = &omap2_clksel_recalc,
  537. };
  538. /*
  539. * SSI is in L3 management domain, its direct parent is core not l3,
  540. * many core power domain entities are grouped into the L3 clock
  541. * domain.
  542. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  543. *
  544. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  545. */
  546. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  547. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  548. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  549. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  550. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  551. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  552. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  553. { .div = 0 }
  554. };
  555. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  556. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  557. { .parent = NULL }
  558. };
  559. static struct clk ssi_ssr_sst_fck = {
  560. .name = "ssi_fck",
  561. .ops = &clkops_omap2_dflt_wait,
  562. .parent = &core_ck,
  563. .clkdm_name = "core_l3_clkdm",
  564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  565. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  566. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  567. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  568. .clksel = ssi_ssr_sst_fck_clksel,
  569. .recalc = &omap2_clksel_recalc,
  570. };
  571. /*
  572. * Presumably this is the same as SSI_ICLK.
  573. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  574. */
  575. static struct clk ssi_l4_ick = {
  576. .name = "ssi_l4_ick",
  577. .ops = &clkops_omap2_iclk_dflt_wait,
  578. .parent = &l4_ck,
  579. .clkdm_name = "core_l4_clkdm",
  580. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  581. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  582. .recalc = &followparent_recalc,
  583. };
  584. /*
  585. * GFX clock domain
  586. * Clocks:
  587. * GFX_FCLK, GFX_ICLK
  588. * GFX_CG1(2d), GFX_CG2(3d)
  589. *
  590. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  591. * The 2d and 3d clocks run at a hardware determined
  592. * divided value of fclk.
  593. *
  594. */
  595. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  596. static const struct clksel gfx_fck_clksel[] = {
  597. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  598. { .parent = NULL },
  599. };
  600. static struct clk gfx_3d_fck = {
  601. .name = "gfx_3d_fck",
  602. .ops = &clkops_omap2_dflt_wait,
  603. .parent = &core_l3_ck,
  604. .clkdm_name = "gfx_clkdm",
  605. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  606. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  607. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  608. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  609. .clksel = gfx_fck_clksel,
  610. .recalc = &omap2_clksel_recalc,
  611. .round_rate = &omap2_clksel_round_rate,
  612. .set_rate = &omap2_clksel_set_rate
  613. };
  614. static struct clk gfx_2d_fck = {
  615. .name = "gfx_2d_fck",
  616. .ops = &clkops_omap2_dflt_wait,
  617. .parent = &core_l3_ck,
  618. .clkdm_name = "gfx_clkdm",
  619. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  620. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  621. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  622. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  623. .clksel = gfx_fck_clksel,
  624. .recalc = &omap2_clksel_recalc,
  625. };
  626. /* This interface clock does not have a CM_AUTOIDLE bit */
  627. static struct clk gfx_ick = {
  628. .name = "gfx_ick", /* From l3 */
  629. .ops = &clkops_omap2_dflt_wait,
  630. .parent = &core_l3_ck,
  631. .clkdm_name = "gfx_clkdm",
  632. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  633. .enable_bit = OMAP_EN_GFX_SHIFT,
  634. .recalc = &followparent_recalc,
  635. };
  636. /*
  637. * DSS clock domain
  638. * CLOCKs:
  639. * DSS_L4_ICLK, DSS_L3_ICLK,
  640. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  641. *
  642. * DSS is both initiator and target.
  643. */
  644. /* XXX Add RATE_NOT_VALIDATED */
  645. static const struct clksel_rate dss1_fck_sys_rates[] = {
  646. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  647. { .div = 0 }
  648. };
  649. static const struct clksel_rate dss1_fck_core_rates[] = {
  650. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  651. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  652. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  653. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  654. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  655. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  656. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  657. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  658. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  659. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  660. { .div = 0 }
  661. };
  662. static const struct clksel dss1_fck_clksel[] = {
  663. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  664. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  665. { .parent = NULL },
  666. };
  667. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  668. .name = "dss_ick",
  669. .ops = &clkops_omap2_iclk_dflt,
  670. .parent = &l4_ck, /* really both l3 and l4 */
  671. .clkdm_name = "dss_clkdm",
  672. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  673. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  674. .recalc = &followparent_recalc,
  675. };
  676. static struct clk dss1_fck = {
  677. .name = "dss1_fck",
  678. .ops = &clkops_omap2_dflt,
  679. .parent = &core_ck, /* Core or sys */
  680. .clkdm_name = "dss_clkdm",
  681. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  682. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  683. .init = &omap2_init_clksel_parent,
  684. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  685. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  686. .clksel = dss1_fck_clksel,
  687. .recalc = &omap2_clksel_recalc,
  688. };
  689. static const struct clksel_rate dss2_fck_sys_rates[] = {
  690. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  691. { .div = 0 }
  692. };
  693. static const struct clksel_rate dss2_fck_48m_rates[] = {
  694. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  695. { .div = 0 }
  696. };
  697. static const struct clksel dss2_fck_clksel[] = {
  698. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  699. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  700. { .parent = NULL }
  701. };
  702. static struct clk dss2_fck = { /* Alt clk used in power management */
  703. .name = "dss2_fck",
  704. .ops = &clkops_omap2_dflt,
  705. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  706. .clkdm_name = "dss_clkdm",
  707. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  708. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  709. .init = &omap2_init_clksel_parent,
  710. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  711. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  712. .clksel = dss2_fck_clksel,
  713. .recalc = &omap2_clksel_recalc,
  714. };
  715. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  716. .name = "dss_54m_fck", /* 54m tv clk */
  717. .ops = &clkops_omap2_dflt_wait,
  718. .parent = &func_54m_ck,
  719. .clkdm_name = "dss_clkdm",
  720. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  721. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  722. .recalc = &followparent_recalc,
  723. };
  724. static struct clk wu_l4_ick = {
  725. .name = "wu_l4_ick",
  726. .ops = &clkops_null,
  727. .parent = &sys_ck,
  728. .clkdm_name = "wkup_clkdm",
  729. .recalc = &followparent_recalc,
  730. };
  731. /*
  732. * CORE power domain ICLK & FCLK defines.
  733. * Many of the these can have more than one possible parent. Entries
  734. * here will likely have an L4 interface parent, and may have multiple
  735. * functional clock parents.
  736. */
  737. static const struct clksel_rate gpt_alt_rates[] = {
  738. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  739. { .div = 0 }
  740. };
  741. static const struct clksel omap24xx_gpt_clksel[] = {
  742. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  743. { .parent = &sys_ck, .rates = gpt_sys_rates },
  744. { .parent = &alt_ck, .rates = gpt_alt_rates },
  745. { .parent = NULL },
  746. };
  747. static struct clk gpt1_ick = {
  748. .name = "gpt1_ick",
  749. .ops = &clkops_omap2_iclk_dflt_wait,
  750. .parent = &wu_l4_ick,
  751. .clkdm_name = "wkup_clkdm",
  752. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  753. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  754. .recalc = &followparent_recalc,
  755. };
  756. static struct clk gpt1_fck = {
  757. .name = "gpt1_fck",
  758. .ops = &clkops_omap2_dflt_wait,
  759. .parent = &func_32k_ck,
  760. .clkdm_name = "core_l4_clkdm",
  761. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  762. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  763. .init = &omap2_init_clksel_parent,
  764. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  765. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  766. .clksel = omap24xx_gpt_clksel,
  767. .recalc = &omap2_clksel_recalc,
  768. .round_rate = &omap2_clksel_round_rate,
  769. .set_rate = &omap2_clksel_set_rate
  770. };
  771. static struct clk gpt2_ick = {
  772. .name = "gpt2_ick",
  773. .ops = &clkops_omap2_iclk_dflt_wait,
  774. .parent = &l4_ck,
  775. .clkdm_name = "core_l4_clkdm",
  776. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  777. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  778. .recalc = &followparent_recalc,
  779. };
  780. static struct clk gpt2_fck = {
  781. .name = "gpt2_fck",
  782. .ops = &clkops_omap2_dflt_wait,
  783. .parent = &func_32k_ck,
  784. .clkdm_name = "core_l4_clkdm",
  785. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  786. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  787. .init = &omap2_init_clksel_parent,
  788. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  789. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  790. .clksel = omap24xx_gpt_clksel,
  791. .recalc = &omap2_clksel_recalc,
  792. };
  793. static struct clk gpt3_ick = {
  794. .name = "gpt3_ick",
  795. .ops = &clkops_omap2_iclk_dflt_wait,
  796. .parent = &l4_ck,
  797. .clkdm_name = "core_l4_clkdm",
  798. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  799. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  800. .recalc = &followparent_recalc,
  801. };
  802. static struct clk gpt3_fck = {
  803. .name = "gpt3_fck",
  804. .ops = &clkops_omap2_dflt_wait,
  805. .parent = &func_32k_ck,
  806. .clkdm_name = "core_l4_clkdm",
  807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  808. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  809. .init = &omap2_init_clksel_parent,
  810. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  811. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  812. .clksel = omap24xx_gpt_clksel,
  813. .recalc = &omap2_clksel_recalc,
  814. };
  815. static struct clk gpt4_ick = {
  816. .name = "gpt4_ick",
  817. .ops = &clkops_omap2_iclk_dflt_wait,
  818. .parent = &l4_ck,
  819. .clkdm_name = "core_l4_clkdm",
  820. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  821. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  822. .recalc = &followparent_recalc,
  823. };
  824. static struct clk gpt4_fck = {
  825. .name = "gpt4_fck",
  826. .ops = &clkops_omap2_dflt_wait,
  827. .parent = &func_32k_ck,
  828. .clkdm_name = "core_l4_clkdm",
  829. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  830. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  831. .init = &omap2_init_clksel_parent,
  832. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  833. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  834. .clksel = omap24xx_gpt_clksel,
  835. .recalc = &omap2_clksel_recalc,
  836. };
  837. static struct clk gpt5_ick = {
  838. .name = "gpt5_ick",
  839. .ops = &clkops_omap2_iclk_dflt_wait,
  840. .parent = &l4_ck,
  841. .clkdm_name = "core_l4_clkdm",
  842. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  843. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  844. .recalc = &followparent_recalc,
  845. };
  846. static struct clk gpt5_fck = {
  847. .name = "gpt5_fck",
  848. .ops = &clkops_omap2_dflt_wait,
  849. .parent = &func_32k_ck,
  850. .clkdm_name = "core_l4_clkdm",
  851. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  852. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  853. .init = &omap2_init_clksel_parent,
  854. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  855. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  856. .clksel = omap24xx_gpt_clksel,
  857. .recalc = &omap2_clksel_recalc,
  858. };
  859. static struct clk gpt6_ick = {
  860. .name = "gpt6_ick",
  861. .ops = &clkops_omap2_iclk_dflt_wait,
  862. .parent = &l4_ck,
  863. .clkdm_name = "core_l4_clkdm",
  864. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  865. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  866. .recalc = &followparent_recalc,
  867. };
  868. static struct clk gpt6_fck = {
  869. .name = "gpt6_fck",
  870. .ops = &clkops_omap2_dflt_wait,
  871. .parent = &func_32k_ck,
  872. .clkdm_name = "core_l4_clkdm",
  873. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  874. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  875. .init = &omap2_init_clksel_parent,
  876. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  877. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  878. .clksel = omap24xx_gpt_clksel,
  879. .recalc = &omap2_clksel_recalc,
  880. };
  881. static struct clk gpt7_ick = {
  882. .name = "gpt7_ick",
  883. .ops = &clkops_omap2_iclk_dflt_wait,
  884. .parent = &l4_ck,
  885. .clkdm_name = "core_l4_clkdm",
  886. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  887. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  888. .recalc = &followparent_recalc,
  889. };
  890. static struct clk gpt7_fck = {
  891. .name = "gpt7_fck",
  892. .ops = &clkops_omap2_dflt_wait,
  893. .parent = &func_32k_ck,
  894. .clkdm_name = "core_l4_clkdm",
  895. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  896. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  897. .init = &omap2_init_clksel_parent,
  898. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  899. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  900. .clksel = omap24xx_gpt_clksel,
  901. .recalc = &omap2_clksel_recalc,
  902. };
  903. static struct clk gpt8_ick = {
  904. .name = "gpt8_ick",
  905. .ops = &clkops_omap2_iclk_dflt_wait,
  906. .parent = &l4_ck,
  907. .clkdm_name = "core_l4_clkdm",
  908. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  909. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  910. .recalc = &followparent_recalc,
  911. };
  912. static struct clk gpt8_fck = {
  913. .name = "gpt8_fck",
  914. .ops = &clkops_omap2_dflt_wait,
  915. .parent = &func_32k_ck,
  916. .clkdm_name = "core_l4_clkdm",
  917. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  918. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  919. .init = &omap2_init_clksel_parent,
  920. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  921. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  922. .clksel = omap24xx_gpt_clksel,
  923. .recalc = &omap2_clksel_recalc,
  924. };
  925. static struct clk gpt9_ick = {
  926. .name = "gpt9_ick",
  927. .ops = &clkops_omap2_iclk_dflt_wait,
  928. .parent = &l4_ck,
  929. .clkdm_name = "core_l4_clkdm",
  930. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  931. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  932. .recalc = &followparent_recalc,
  933. };
  934. static struct clk gpt9_fck = {
  935. .name = "gpt9_fck",
  936. .ops = &clkops_omap2_dflt_wait,
  937. .parent = &func_32k_ck,
  938. .clkdm_name = "core_l4_clkdm",
  939. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  940. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  941. .init = &omap2_init_clksel_parent,
  942. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  943. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  944. .clksel = omap24xx_gpt_clksel,
  945. .recalc = &omap2_clksel_recalc,
  946. };
  947. static struct clk gpt10_ick = {
  948. .name = "gpt10_ick",
  949. .ops = &clkops_omap2_iclk_dflt_wait,
  950. .parent = &l4_ck,
  951. .clkdm_name = "core_l4_clkdm",
  952. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  953. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  954. .recalc = &followparent_recalc,
  955. };
  956. static struct clk gpt10_fck = {
  957. .name = "gpt10_fck",
  958. .ops = &clkops_omap2_dflt_wait,
  959. .parent = &func_32k_ck,
  960. .clkdm_name = "core_l4_clkdm",
  961. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  962. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  963. .init = &omap2_init_clksel_parent,
  964. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  965. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  966. .clksel = omap24xx_gpt_clksel,
  967. .recalc = &omap2_clksel_recalc,
  968. };
  969. static struct clk gpt11_ick = {
  970. .name = "gpt11_ick",
  971. .ops = &clkops_omap2_iclk_dflt_wait,
  972. .parent = &l4_ck,
  973. .clkdm_name = "core_l4_clkdm",
  974. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  975. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  976. .recalc = &followparent_recalc,
  977. };
  978. static struct clk gpt11_fck = {
  979. .name = "gpt11_fck",
  980. .ops = &clkops_omap2_dflt_wait,
  981. .parent = &func_32k_ck,
  982. .clkdm_name = "core_l4_clkdm",
  983. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  984. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  985. .init = &omap2_init_clksel_parent,
  986. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  987. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  988. .clksel = omap24xx_gpt_clksel,
  989. .recalc = &omap2_clksel_recalc,
  990. };
  991. static struct clk gpt12_ick = {
  992. .name = "gpt12_ick",
  993. .ops = &clkops_omap2_iclk_dflt_wait,
  994. .parent = &l4_ck,
  995. .clkdm_name = "core_l4_clkdm",
  996. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  997. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  998. .recalc = &followparent_recalc,
  999. };
  1000. static struct clk gpt12_fck = {
  1001. .name = "gpt12_fck",
  1002. .ops = &clkops_omap2_dflt_wait,
  1003. .parent = &secure_32k_ck,
  1004. .clkdm_name = "core_l4_clkdm",
  1005. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1006. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1007. .init = &omap2_init_clksel_parent,
  1008. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1009. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1010. .clksel = omap24xx_gpt_clksel,
  1011. .recalc = &omap2_clksel_recalc,
  1012. };
  1013. static struct clk mcbsp1_ick = {
  1014. .name = "mcbsp1_ick",
  1015. .ops = &clkops_omap2_iclk_dflt_wait,
  1016. .parent = &l4_ck,
  1017. .clkdm_name = "core_l4_clkdm",
  1018. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1019. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1020. .recalc = &followparent_recalc,
  1021. };
  1022. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1023. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1024. { .div = 0 }
  1025. };
  1026. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1027. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1028. { .div = 0 }
  1029. };
  1030. static const struct clksel mcbsp_fck_clksel[] = {
  1031. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1032. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1033. { .parent = NULL }
  1034. };
  1035. static struct clk mcbsp1_fck = {
  1036. .name = "mcbsp1_fck",
  1037. .ops = &clkops_omap2_dflt_wait,
  1038. .parent = &func_96m_ck,
  1039. .init = &omap2_init_clksel_parent,
  1040. .clkdm_name = "core_l4_clkdm",
  1041. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1042. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1043. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1044. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1045. .clksel = mcbsp_fck_clksel,
  1046. .recalc = &omap2_clksel_recalc,
  1047. };
  1048. static struct clk mcbsp2_ick = {
  1049. .name = "mcbsp2_ick",
  1050. .ops = &clkops_omap2_iclk_dflt_wait,
  1051. .parent = &l4_ck,
  1052. .clkdm_name = "core_l4_clkdm",
  1053. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1054. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1055. .recalc = &followparent_recalc,
  1056. };
  1057. static struct clk mcbsp2_fck = {
  1058. .name = "mcbsp2_fck",
  1059. .ops = &clkops_omap2_dflt_wait,
  1060. .parent = &func_96m_ck,
  1061. .init = &omap2_init_clksel_parent,
  1062. .clkdm_name = "core_l4_clkdm",
  1063. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1064. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1065. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1066. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1067. .clksel = mcbsp_fck_clksel,
  1068. .recalc = &omap2_clksel_recalc,
  1069. };
  1070. static struct clk mcspi1_ick = {
  1071. .name = "mcspi1_ick",
  1072. .ops = &clkops_omap2_iclk_dflt_wait,
  1073. .parent = &l4_ck,
  1074. .clkdm_name = "core_l4_clkdm",
  1075. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1076. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1077. .recalc = &followparent_recalc,
  1078. };
  1079. static struct clk mcspi1_fck = {
  1080. .name = "mcspi1_fck",
  1081. .ops = &clkops_omap2_dflt_wait,
  1082. .parent = &func_48m_ck,
  1083. .clkdm_name = "core_l4_clkdm",
  1084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1085. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1086. .recalc = &followparent_recalc,
  1087. };
  1088. static struct clk mcspi2_ick = {
  1089. .name = "mcspi2_ick",
  1090. .ops = &clkops_omap2_iclk_dflt_wait,
  1091. .parent = &l4_ck,
  1092. .clkdm_name = "core_l4_clkdm",
  1093. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1094. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1095. .recalc = &followparent_recalc,
  1096. };
  1097. static struct clk mcspi2_fck = {
  1098. .name = "mcspi2_fck",
  1099. .ops = &clkops_omap2_dflt_wait,
  1100. .parent = &func_48m_ck,
  1101. .clkdm_name = "core_l4_clkdm",
  1102. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1103. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1104. .recalc = &followparent_recalc,
  1105. };
  1106. static struct clk uart1_ick = {
  1107. .name = "uart1_ick",
  1108. .ops = &clkops_omap2_iclk_dflt_wait,
  1109. .parent = &l4_ck,
  1110. .clkdm_name = "core_l4_clkdm",
  1111. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1112. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1113. .recalc = &followparent_recalc,
  1114. };
  1115. static struct clk uart1_fck = {
  1116. .name = "uart1_fck",
  1117. .ops = &clkops_omap2_dflt_wait,
  1118. .parent = &func_48m_ck,
  1119. .clkdm_name = "core_l4_clkdm",
  1120. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1121. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1122. .recalc = &followparent_recalc,
  1123. };
  1124. static struct clk uart2_ick = {
  1125. .name = "uart2_ick",
  1126. .ops = &clkops_omap2_iclk_dflt_wait,
  1127. .parent = &l4_ck,
  1128. .clkdm_name = "core_l4_clkdm",
  1129. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1130. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1131. .recalc = &followparent_recalc,
  1132. };
  1133. static struct clk uart2_fck = {
  1134. .name = "uart2_fck",
  1135. .ops = &clkops_omap2_dflt_wait,
  1136. .parent = &func_48m_ck,
  1137. .clkdm_name = "core_l4_clkdm",
  1138. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1139. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1140. .recalc = &followparent_recalc,
  1141. };
  1142. static struct clk uart3_ick = {
  1143. .name = "uart3_ick",
  1144. .ops = &clkops_omap2_iclk_dflt_wait,
  1145. .parent = &l4_ck,
  1146. .clkdm_name = "core_l4_clkdm",
  1147. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1148. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static struct clk uart3_fck = {
  1152. .name = "uart3_fck",
  1153. .ops = &clkops_omap2_dflt_wait,
  1154. .parent = &func_48m_ck,
  1155. .clkdm_name = "core_l4_clkdm",
  1156. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1157. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1158. .recalc = &followparent_recalc,
  1159. };
  1160. static struct clk gpios_ick = {
  1161. .name = "gpios_ick",
  1162. .ops = &clkops_omap2_iclk_dflt_wait,
  1163. .parent = &wu_l4_ick,
  1164. .clkdm_name = "wkup_clkdm",
  1165. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1166. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1167. .recalc = &followparent_recalc,
  1168. };
  1169. static struct clk gpios_fck = {
  1170. .name = "gpios_fck",
  1171. .ops = &clkops_omap2_dflt_wait,
  1172. .parent = &func_32k_ck,
  1173. .clkdm_name = "wkup_clkdm",
  1174. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1175. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1176. .recalc = &followparent_recalc,
  1177. };
  1178. static struct clk mpu_wdt_ick = {
  1179. .name = "mpu_wdt_ick",
  1180. .ops = &clkops_omap2_iclk_dflt_wait,
  1181. .parent = &wu_l4_ick,
  1182. .clkdm_name = "wkup_clkdm",
  1183. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1184. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1185. .recalc = &followparent_recalc,
  1186. };
  1187. static struct clk mpu_wdt_fck = {
  1188. .name = "mpu_wdt_fck",
  1189. .ops = &clkops_omap2_dflt_wait,
  1190. .parent = &func_32k_ck,
  1191. .clkdm_name = "wkup_clkdm",
  1192. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1193. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1194. .recalc = &followparent_recalc,
  1195. };
  1196. static struct clk sync_32k_ick = {
  1197. .name = "sync_32k_ick",
  1198. .ops = &clkops_omap2_iclk_dflt_wait,
  1199. .parent = &wu_l4_ick,
  1200. .clkdm_name = "wkup_clkdm",
  1201. .flags = ENABLE_ON_INIT,
  1202. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1203. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1204. .recalc = &followparent_recalc,
  1205. };
  1206. static struct clk wdt1_ick = {
  1207. .name = "wdt1_ick",
  1208. .ops = &clkops_omap2_iclk_dflt_wait,
  1209. .parent = &wu_l4_ick,
  1210. .clkdm_name = "wkup_clkdm",
  1211. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1212. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1213. .recalc = &followparent_recalc,
  1214. };
  1215. static struct clk omapctrl_ick = {
  1216. .name = "omapctrl_ick",
  1217. .ops = &clkops_omap2_iclk_dflt_wait,
  1218. .parent = &wu_l4_ick,
  1219. .clkdm_name = "wkup_clkdm",
  1220. .flags = ENABLE_ON_INIT,
  1221. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1222. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. static struct clk cam_ick = {
  1226. .name = "cam_ick",
  1227. .ops = &clkops_omap2_iclk_dflt,
  1228. .parent = &l4_ck,
  1229. .clkdm_name = "core_l4_clkdm",
  1230. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1231. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. /*
  1235. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1236. * split into two separate clocks, since the parent clocks are different
  1237. * and the clockdomains are also different.
  1238. */
  1239. static struct clk cam_fck = {
  1240. .name = "cam_fck",
  1241. .ops = &clkops_omap2_dflt,
  1242. .parent = &func_96m_ck,
  1243. .clkdm_name = "core_l3_clkdm",
  1244. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1245. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1246. .recalc = &followparent_recalc,
  1247. };
  1248. static struct clk mailboxes_ick = {
  1249. .name = "mailboxes_ick",
  1250. .ops = &clkops_omap2_iclk_dflt_wait,
  1251. .parent = &l4_ck,
  1252. .clkdm_name = "core_l4_clkdm",
  1253. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1254. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1255. .recalc = &followparent_recalc,
  1256. };
  1257. static struct clk wdt4_ick = {
  1258. .name = "wdt4_ick",
  1259. .ops = &clkops_omap2_iclk_dflt_wait,
  1260. .parent = &l4_ck,
  1261. .clkdm_name = "core_l4_clkdm",
  1262. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1263. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1264. .recalc = &followparent_recalc,
  1265. };
  1266. static struct clk wdt4_fck = {
  1267. .name = "wdt4_fck",
  1268. .ops = &clkops_omap2_dflt_wait,
  1269. .parent = &func_32k_ck,
  1270. .clkdm_name = "core_l4_clkdm",
  1271. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1272. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1273. .recalc = &followparent_recalc,
  1274. };
  1275. static struct clk wdt3_ick = {
  1276. .name = "wdt3_ick",
  1277. .ops = &clkops_omap2_iclk_dflt_wait,
  1278. .parent = &l4_ck,
  1279. .clkdm_name = "core_l4_clkdm",
  1280. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1281. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1282. .recalc = &followparent_recalc,
  1283. };
  1284. static struct clk wdt3_fck = {
  1285. .name = "wdt3_fck",
  1286. .ops = &clkops_omap2_dflt_wait,
  1287. .parent = &func_32k_ck,
  1288. .clkdm_name = "core_l4_clkdm",
  1289. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1290. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1291. .recalc = &followparent_recalc,
  1292. };
  1293. static struct clk mspro_ick = {
  1294. .name = "mspro_ick",
  1295. .ops = &clkops_omap2_iclk_dflt_wait,
  1296. .parent = &l4_ck,
  1297. .clkdm_name = "core_l4_clkdm",
  1298. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1299. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1300. .recalc = &followparent_recalc,
  1301. };
  1302. static struct clk mspro_fck = {
  1303. .name = "mspro_fck",
  1304. .ops = &clkops_omap2_dflt_wait,
  1305. .parent = &func_96m_ck,
  1306. .clkdm_name = "core_l4_clkdm",
  1307. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1308. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1309. .recalc = &followparent_recalc,
  1310. };
  1311. static struct clk mmc_ick = {
  1312. .name = "mmc_ick",
  1313. .ops = &clkops_omap2_iclk_dflt_wait,
  1314. .parent = &l4_ck,
  1315. .clkdm_name = "core_l4_clkdm",
  1316. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1317. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1318. .recalc = &followparent_recalc,
  1319. };
  1320. static struct clk mmc_fck = {
  1321. .name = "mmc_fck",
  1322. .ops = &clkops_omap2_dflt_wait,
  1323. .parent = &func_96m_ck,
  1324. .clkdm_name = "core_l4_clkdm",
  1325. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1326. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1327. .recalc = &followparent_recalc,
  1328. };
  1329. static struct clk fac_ick = {
  1330. .name = "fac_ick",
  1331. .ops = &clkops_omap2_iclk_dflt_wait,
  1332. .parent = &l4_ck,
  1333. .clkdm_name = "core_l4_clkdm",
  1334. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1335. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1336. .recalc = &followparent_recalc,
  1337. };
  1338. static struct clk fac_fck = {
  1339. .name = "fac_fck",
  1340. .ops = &clkops_omap2_dflt_wait,
  1341. .parent = &func_12m_ck,
  1342. .clkdm_name = "core_l4_clkdm",
  1343. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1344. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1345. .recalc = &followparent_recalc,
  1346. };
  1347. static struct clk eac_ick = {
  1348. .name = "eac_ick",
  1349. .ops = &clkops_omap2_iclk_dflt_wait,
  1350. .parent = &l4_ck,
  1351. .clkdm_name = "core_l4_clkdm",
  1352. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1353. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1354. .recalc = &followparent_recalc,
  1355. };
  1356. static struct clk eac_fck = {
  1357. .name = "eac_fck",
  1358. .ops = &clkops_omap2_dflt_wait,
  1359. .parent = &func_96m_ck,
  1360. .clkdm_name = "core_l4_clkdm",
  1361. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1362. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1363. .recalc = &followparent_recalc,
  1364. };
  1365. static struct clk hdq_ick = {
  1366. .name = "hdq_ick",
  1367. .ops = &clkops_omap2_iclk_dflt_wait,
  1368. .parent = &l4_ck,
  1369. .clkdm_name = "core_l4_clkdm",
  1370. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1371. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1372. .recalc = &followparent_recalc,
  1373. };
  1374. static struct clk hdq_fck = {
  1375. .name = "hdq_fck",
  1376. .ops = &clkops_omap2_dflt_wait,
  1377. .parent = &func_12m_ck,
  1378. .clkdm_name = "core_l4_clkdm",
  1379. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1380. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1381. .recalc = &followparent_recalc,
  1382. };
  1383. static struct clk i2c2_ick = {
  1384. .name = "i2c2_ick",
  1385. .ops = &clkops_omap2_iclk_dflt_wait,
  1386. .parent = &l4_ck,
  1387. .clkdm_name = "core_l4_clkdm",
  1388. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1389. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1390. .recalc = &followparent_recalc,
  1391. };
  1392. static struct clk i2c2_fck = {
  1393. .name = "i2c2_fck",
  1394. .ops = &clkops_omap2_dflt_wait,
  1395. .parent = &func_12m_ck,
  1396. .clkdm_name = "core_l4_clkdm",
  1397. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1398. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1399. .recalc = &followparent_recalc,
  1400. };
  1401. static struct clk i2c1_ick = {
  1402. .name = "i2c1_ick",
  1403. .ops = &clkops_omap2_iclk_dflt_wait,
  1404. .parent = &l4_ck,
  1405. .clkdm_name = "core_l4_clkdm",
  1406. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1407. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1408. .recalc = &followparent_recalc,
  1409. };
  1410. static struct clk i2c1_fck = {
  1411. .name = "i2c1_fck",
  1412. .ops = &clkops_omap2_dflt_wait,
  1413. .parent = &func_12m_ck,
  1414. .clkdm_name = "core_l4_clkdm",
  1415. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1416. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1417. .recalc = &followparent_recalc,
  1418. };
  1419. /*
  1420. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1421. * accesses derived from this data.
  1422. */
  1423. static struct clk gpmc_fck = {
  1424. .name = "gpmc_fck",
  1425. .ops = &clkops_omap2_iclk_idle_only,
  1426. .parent = &core_l3_ck,
  1427. .flags = ENABLE_ON_INIT,
  1428. .clkdm_name = "core_l3_clkdm",
  1429. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1430. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  1431. .recalc = &followparent_recalc,
  1432. };
  1433. static struct clk sdma_fck = {
  1434. .name = "sdma_fck",
  1435. .ops = &clkops_null, /* RMK: missing? */
  1436. .parent = &core_l3_ck,
  1437. .clkdm_name = "core_l3_clkdm",
  1438. .recalc = &followparent_recalc,
  1439. };
  1440. /*
  1441. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1442. * accesses derived from this data.
  1443. */
  1444. static struct clk sdma_ick = {
  1445. .name = "sdma_ick",
  1446. .ops = &clkops_omap2_iclk_idle_only,
  1447. .parent = &core_l3_ck,
  1448. .clkdm_name = "core_l3_clkdm",
  1449. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1450. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1451. .recalc = &followparent_recalc,
  1452. };
  1453. /*
  1454. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1455. * accesses derived from this data.
  1456. */
  1457. static struct clk sdrc_ick = {
  1458. .name = "sdrc_ick",
  1459. .ops = &clkops_omap2_iclk_idle_only,
  1460. .parent = &core_l3_ck,
  1461. .flags = ENABLE_ON_INIT,
  1462. .clkdm_name = "core_l3_clkdm",
  1463. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1464. .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
  1465. .recalc = &followparent_recalc,
  1466. };
  1467. static struct clk vlynq_ick = {
  1468. .name = "vlynq_ick",
  1469. .ops = &clkops_omap2_iclk_dflt_wait,
  1470. .parent = &core_l3_ck,
  1471. .clkdm_name = "core_l3_clkdm",
  1472. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1473. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1474. .recalc = &followparent_recalc,
  1475. };
  1476. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  1477. { .div = 1, .val = 0, .flags = RATE_IN_242X },
  1478. { .div = 0 }
  1479. };
  1480. static const struct clksel_rate vlynq_fck_core_rates[] = {
  1481. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  1482. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1483. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  1484. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  1485. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1486. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1487. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  1488. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1489. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1490. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  1491. { .div = 0 }
  1492. };
  1493. static const struct clksel vlynq_fck_clksel[] = {
  1494. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  1495. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  1496. { .parent = NULL }
  1497. };
  1498. static struct clk vlynq_fck = {
  1499. .name = "vlynq_fck",
  1500. .ops = &clkops_omap2_dflt_wait,
  1501. .parent = &func_96m_ck,
  1502. .clkdm_name = "core_l3_clkdm",
  1503. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1504. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1505. .init = &omap2_init_clksel_parent,
  1506. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1507. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  1508. .clksel = vlynq_fck_clksel,
  1509. .recalc = &omap2_clksel_recalc,
  1510. };
  1511. static struct clk des_ick = {
  1512. .name = "des_ick",
  1513. .ops = &clkops_omap2_iclk_dflt_wait,
  1514. .parent = &l4_ck,
  1515. .clkdm_name = "core_l4_clkdm",
  1516. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1517. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1518. .recalc = &followparent_recalc,
  1519. };
  1520. static struct clk sha_ick = {
  1521. .name = "sha_ick",
  1522. .ops = &clkops_omap2_iclk_dflt_wait,
  1523. .parent = &l4_ck,
  1524. .clkdm_name = "core_l4_clkdm",
  1525. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1526. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1527. .recalc = &followparent_recalc,
  1528. };
  1529. static struct clk rng_ick = {
  1530. .name = "rng_ick",
  1531. .ops = &clkops_omap2_iclk_dflt_wait,
  1532. .parent = &l4_ck,
  1533. .clkdm_name = "core_l4_clkdm",
  1534. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1535. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1536. .recalc = &followparent_recalc,
  1537. };
  1538. static struct clk aes_ick = {
  1539. .name = "aes_ick",
  1540. .ops = &clkops_omap2_iclk_dflt_wait,
  1541. .parent = &l4_ck,
  1542. .clkdm_name = "core_l4_clkdm",
  1543. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1544. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1545. .recalc = &followparent_recalc,
  1546. };
  1547. static struct clk pka_ick = {
  1548. .name = "pka_ick",
  1549. .ops = &clkops_omap2_iclk_dflt_wait,
  1550. .parent = &l4_ck,
  1551. .clkdm_name = "core_l4_clkdm",
  1552. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1553. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1554. .recalc = &followparent_recalc,
  1555. };
  1556. static struct clk usb_fck = {
  1557. .name = "usb_fck",
  1558. .ops = &clkops_omap2_dflt_wait,
  1559. .parent = &func_48m_ck,
  1560. .clkdm_name = "core_l3_clkdm",
  1561. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1562. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1563. .recalc = &followparent_recalc,
  1564. };
  1565. /*
  1566. * This clock is a composite clock which does entire set changes then
  1567. * forces a rebalance. It keys on the MPU speed, but it really could
  1568. * be any key speed part of a set in the rate table.
  1569. *
  1570. * to really change a set, you need memory table sets which get changed
  1571. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1572. * having low level display recalc's won't work... this is why dpm notifiers
  1573. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1574. * the bus.
  1575. *
  1576. * This clock should have no parent. It embodies the entire upper level
  1577. * active set. A parent will mess up some of the init also.
  1578. */
  1579. static struct clk virt_prcm_set = {
  1580. .name = "virt_prcm_set",
  1581. .ops = &clkops_null,
  1582. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1583. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1584. .set_rate = &omap2_select_table_rate,
  1585. .round_rate = &omap2_round_to_table_rate,
  1586. };
  1587. /*
  1588. * clkdev integration
  1589. */
  1590. static struct omap_clk omap2420_clks[] = {
  1591. /* external root sources */
  1592. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
  1593. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
  1594. CLK(NULL, "osc_ck", &osc_ck, CK_242X),
  1595. CLK(NULL, "sys_ck", &sys_ck, CK_242X),
  1596. CLK(NULL, "alt_ck", &alt_ck, CK_242X),
  1597. CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_242X),
  1598. CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_242X),
  1599. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
  1600. /* internal analog sources */
  1601. CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
  1602. CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
  1603. CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
  1604. /* internal prcm root sources */
  1605. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
  1606. CLK(NULL, "core_ck", &core_ck, CK_242X),
  1607. CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_242X),
  1608. CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_242X),
  1609. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
  1610. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
  1611. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
  1612. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
  1613. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
  1614. CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
  1615. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  1616. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  1617. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  1618. /* mpu domain clocks */
  1619. CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
  1620. /* dsp domain clocks */
  1621. CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
  1622. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  1623. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  1624. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  1625. /* GFX domain clocks */
  1626. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
  1627. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
  1628. CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
  1629. /* DSS domain clocks */
  1630. CLK("omapdss_dss", "ick", &dss_ick, CK_242X),
  1631. CLK(NULL, "dss1_fck", &dss1_fck, CK_242X),
  1632. CLK(NULL, "dss2_fck", &dss2_fck, CK_242X),
  1633. CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_242X),
  1634. /* L3 domain clocks */
  1635. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
  1636. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
  1637. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
  1638. /* L4 domain clocks */
  1639. CLK(NULL, "l4_ck", &l4_ck, CK_242X),
  1640. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
  1641. CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
  1642. /* virtual meta-group clock */
  1643. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
  1644. /* general l4 interface ck, multi-parent functional clk */
  1645. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
  1646. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
  1647. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
  1648. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
  1649. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
  1650. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
  1651. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
  1652. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
  1653. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
  1654. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
  1655. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
  1656. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
  1657. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
  1658. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
  1659. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
  1660. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
  1661. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
  1662. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
  1663. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
  1664. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
  1665. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
  1666. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
  1667. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
  1668. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
  1669. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
  1670. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_242X),
  1671. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
  1672. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_242X),
  1673. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
  1674. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_242X),
  1675. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
  1676. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_242X),
  1677. CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
  1678. CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
  1679. CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
  1680. CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
  1681. CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
  1682. CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
  1683. CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
  1684. CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
  1685. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
  1686. CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_242X),
  1687. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
  1688. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
  1689. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
  1690. CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
  1691. CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
  1692. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
  1693. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
  1694. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
  1695. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  1696. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  1697. CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
  1698. CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
  1699. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  1700. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  1701. CLK(NULL, "fac_ick", &fac_ick, CK_242X),
  1702. CLK(NULL, "fac_fck", &fac_fck, CK_242X),
  1703. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  1704. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  1705. CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
  1706. CLK("omap_hdq.0", "fck", &hdq_fck, CK_242X),
  1707. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
  1708. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_242X),
  1709. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
  1710. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_242X),
  1711. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
  1712. CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
  1713. CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
  1714. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
  1715. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  1716. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  1717. CLK(NULL, "des_ick", &des_ick, CK_242X),
  1718. CLK("omap-sham", "ick", &sha_ick, CK_242X),
  1719. CLK("omap_rng", "ick", &rng_ick, CK_242X),
  1720. CLK("omap-aes", "ick", &aes_ick, CK_242X),
  1721. CLK(NULL, "pka_ick", &pka_ick, CK_242X),
  1722. CLK(NULL, "usb_fck", &usb_fck, CK_242X),
  1723. CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
  1724. };
  1725. /*
  1726. * init code
  1727. */
  1728. int __init omap2420_clk_init(void)
  1729. {
  1730. const struct prcm_config *prcm;
  1731. struct omap_clk *c;
  1732. u32 clkrate;
  1733. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  1734. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1735. cpu_mask = RATE_IN_242X;
  1736. rate_table = omap2420_rate_table;
  1737. clk_init(&omap2_clk_functions);
  1738. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1739. c++)
  1740. clk_preinit(c->lk.clk);
  1741. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1742. propagate_rate(&osc_ck);
  1743. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1744. propagate_rate(&sys_ck);
  1745. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1746. c++) {
  1747. clkdev_add(&c->lk);
  1748. clk_register(c->lk.clk);
  1749. omap2_init_clk_clkdm(c->lk.clk);
  1750. }
  1751. /* Disable autoidle on all clocks; let the PM code enable it later */
  1752. omap_clk_disable_autoidle_all();
  1753. /* Check the MPU rate set by bootloader */
  1754. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1755. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1756. if (!(prcm->flags & cpu_mask))
  1757. continue;
  1758. if (prcm->xtal_speed != sys_ck.rate)
  1759. continue;
  1760. if (prcm->dpll_speed <= clkrate)
  1761. break;
  1762. }
  1763. curr_prcm_set = prcm;
  1764. recalculate_root_clocks();
  1765. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1766. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1767. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1768. /*
  1769. * Only enable those clocks we will need, let the drivers
  1770. * enable other clocks as necessary
  1771. */
  1772. clk_enable_init_clocks();
  1773. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1774. vclk = clk_get(NULL, "virt_prcm_set");
  1775. sclk = clk_get(NULL, "sys_ck");
  1776. dclk = clk_get(NULL, "dpll_ck");
  1777. return 0;
  1778. }