dm646x.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * TI DaVinci DM644x chip specific setup
  3. *
  4. * Author: Kevin Hilman, Deep Root Systems, LLC
  5. *
  6. * 2007 (c) Deep Root Systems, LLC. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. */
  11. #include <linux/dma-mapping.h>
  12. #include <linux/init.h>
  13. #include <linux/clk.h>
  14. #include <linux/serial_8250.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/gpio.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/dm646x.h>
  19. #include <mach/cputype.h>
  20. #include <mach/edma.h>
  21. #include <mach/irqs.h>
  22. #include <mach/psc.h>
  23. #include <mach/mux.h>
  24. #include <mach/time.h>
  25. #include <mach/serial.h>
  26. #include <mach/common.h>
  27. #include <mach/asp.h>
  28. #include "clock.h"
  29. #include "mux.h"
  30. #define DAVINCI_VPIF_BASE (0x01C12000)
  31. #define VDD3P3V_PWDN_OFFSET (0x48)
  32. #define VSCLKDIS_OFFSET (0x6C)
  33. #define VDD3P3V_VID_MASK (BIT_MASK(3) | BIT_MASK(2) | BIT_MASK(1) |\
  34. BIT_MASK(0))
  35. #define VSCLKDIS_MASK (BIT_MASK(11) | BIT_MASK(10) | BIT_MASK(9) |\
  36. BIT_MASK(8))
  37. /*
  38. * Device specific clocks
  39. */
  40. #define DM646X_REF_FREQ 27000000
  41. #define DM646X_AUX_FREQ 24000000
  42. static struct pll_data pll1_data = {
  43. .num = 1,
  44. .phys_base = DAVINCI_PLL1_BASE,
  45. };
  46. static struct pll_data pll2_data = {
  47. .num = 2,
  48. .phys_base = DAVINCI_PLL2_BASE,
  49. };
  50. static struct clk ref_clk = {
  51. .name = "ref_clk",
  52. .rate = DM646X_REF_FREQ,
  53. .set_rate = davinci_simple_set_rate,
  54. };
  55. static struct clk aux_clkin = {
  56. .name = "aux_clkin",
  57. .rate = DM646X_AUX_FREQ,
  58. };
  59. static struct clk pll1_clk = {
  60. .name = "pll1",
  61. .parent = &ref_clk,
  62. .pll_data = &pll1_data,
  63. .flags = CLK_PLL,
  64. };
  65. static struct clk pll1_sysclk1 = {
  66. .name = "pll1_sysclk1",
  67. .parent = &pll1_clk,
  68. .flags = CLK_PLL,
  69. .div_reg = PLLDIV1,
  70. };
  71. static struct clk pll1_sysclk2 = {
  72. .name = "pll1_sysclk2",
  73. .parent = &pll1_clk,
  74. .flags = CLK_PLL,
  75. .div_reg = PLLDIV2,
  76. };
  77. static struct clk pll1_sysclk3 = {
  78. .name = "pll1_sysclk3",
  79. .parent = &pll1_clk,
  80. .flags = CLK_PLL,
  81. .div_reg = PLLDIV3,
  82. };
  83. static struct clk pll1_sysclk4 = {
  84. .name = "pll1_sysclk4",
  85. .parent = &pll1_clk,
  86. .flags = CLK_PLL,
  87. .div_reg = PLLDIV4,
  88. };
  89. static struct clk pll1_sysclk5 = {
  90. .name = "pll1_sysclk5",
  91. .parent = &pll1_clk,
  92. .flags = CLK_PLL,
  93. .div_reg = PLLDIV5,
  94. };
  95. static struct clk pll1_sysclk6 = {
  96. .name = "pll1_sysclk6",
  97. .parent = &pll1_clk,
  98. .flags = CLK_PLL,
  99. .div_reg = PLLDIV6,
  100. };
  101. static struct clk pll1_sysclk8 = {
  102. .name = "pll1_sysclk8",
  103. .parent = &pll1_clk,
  104. .flags = CLK_PLL,
  105. .div_reg = PLLDIV8,
  106. };
  107. static struct clk pll1_sysclk9 = {
  108. .name = "pll1_sysclk9",
  109. .parent = &pll1_clk,
  110. .flags = CLK_PLL,
  111. .div_reg = PLLDIV9,
  112. };
  113. static struct clk pll1_sysclkbp = {
  114. .name = "pll1_sysclkbp",
  115. .parent = &pll1_clk,
  116. .flags = CLK_PLL | PRE_PLL,
  117. .div_reg = BPDIV,
  118. };
  119. static struct clk pll1_aux_clk = {
  120. .name = "pll1_aux_clk",
  121. .parent = &pll1_clk,
  122. .flags = CLK_PLL | PRE_PLL,
  123. };
  124. static struct clk pll2_clk = {
  125. .name = "pll2_clk",
  126. .parent = &ref_clk,
  127. .pll_data = &pll2_data,
  128. .flags = CLK_PLL,
  129. };
  130. static struct clk pll2_sysclk1 = {
  131. .name = "pll2_sysclk1",
  132. .parent = &pll2_clk,
  133. .flags = CLK_PLL,
  134. .div_reg = PLLDIV1,
  135. };
  136. static struct clk dsp_clk = {
  137. .name = "dsp",
  138. .parent = &pll1_sysclk1,
  139. .lpsc = DM646X_LPSC_C64X_CPU,
  140. .flags = PSC_DSP,
  141. .usecount = 1, /* REVISIT how to disable? */
  142. };
  143. static struct clk arm_clk = {
  144. .name = "arm",
  145. .parent = &pll1_sysclk2,
  146. .lpsc = DM646X_LPSC_ARM,
  147. .flags = ALWAYS_ENABLED,
  148. };
  149. static struct clk edma_cc_clk = {
  150. .name = "edma_cc",
  151. .parent = &pll1_sysclk2,
  152. .lpsc = DM646X_LPSC_TPCC,
  153. .flags = ALWAYS_ENABLED,
  154. };
  155. static struct clk edma_tc0_clk = {
  156. .name = "edma_tc0",
  157. .parent = &pll1_sysclk2,
  158. .lpsc = DM646X_LPSC_TPTC0,
  159. .flags = ALWAYS_ENABLED,
  160. };
  161. static struct clk edma_tc1_clk = {
  162. .name = "edma_tc1",
  163. .parent = &pll1_sysclk2,
  164. .lpsc = DM646X_LPSC_TPTC1,
  165. .flags = ALWAYS_ENABLED,
  166. };
  167. static struct clk edma_tc2_clk = {
  168. .name = "edma_tc2",
  169. .parent = &pll1_sysclk2,
  170. .lpsc = DM646X_LPSC_TPTC2,
  171. .flags = ALWAYS_ENABLED,
  172. };
  173. static struct clk edma_tc3_clk = {
  174. .name = "edma_tc3",
  175. .parent = &pll1_sysclk2,
  176. .lpsc = DM646X_LPSC_TPTC3,
  177. .flags = ALWAYS_ENABLED,
  178. };
  179. static struct clk uart0_clk = {
  180. .name = "uart0",
  181. .parent = &aux_clkin,
  182. .lpsc = DM646X_LPSC_UART0,
  183. };
  184. static struct clk uart1_clk = {
  185. .name = "uart1",
  186. .parent = &aux_clkin,
  187. .lpsc = DM646X_LPSC_UART1,
  188. };
  189. static struct clk uart2_clk = {
  190. .name = "uart2",
  191. .parent = &aux_clkin,
  192. .lpsc = DM646X_LPSC_UART2,
  193. };
  194. static struct clk i2c_clk = {
  195. .name = "I2CCLK",
  196. .parent = &pll1_sysclk3,
  197. .lpsc = DM646X_LPSC_I2C,
  198. };
  199. static struct clk gpio_clk = {
  200. .name = "gpio",
  201. .parent = &pll1_sysclk3,
  202. .lpsc = DM646X_LPSC_GPIO,
  203. };
  204. static struct clk mcasp0_clk = {
  205. .name = "mcasp0",
  206. .parent = &pll1_sysclk3,
  207. .lpsc = DM646X_LPSC_McASP0,
  208. };
  209. static struct clk mcasp1_clk = {
  210. .name = "mcasp1",
  211. .parent = &pll1_sysclk3,
  212. .lpsc = DM646X_LPSC_McASP1,
  213. };
  214. static struct clk aemif_clk = {
  215. .name = "aemif",
  216. .parent = &pll1_sysclk3,
  217. .lpsc = DM646X_LPSC_AEMIF,
  218. .flags = ALWAYS_ENABLED,
  219. };
  220. static struct clk emac_clk = {
  221. .name = "emac",
  222. .parent = &pll1_sysclk3,
  223. .lpsc = DM646X_LPSC_EMAC,
  224. };
  225. static struct clk pwm0_clk = {
  226. .name = "pwm0",
  227. .parent = &pll1_sysclk3,
  228. .lpsc = DM646X_LPSC_PWM0,
  229. .usecount = 1, /* REVIST: disabling hangs system */
  230. };
  231. static struct clk pwm1_clk = {
  232. .name = "pwm1",
  233. .parent = &pll1_sysclk3,
  234. .lpsc = DM646X_LPSC_PWM1,
  235. .usecount = 1, /* REVIST: disabling hangs system */
  236. };
  237. static struct clk timer0_clk = {
  238. .name = "timer0",
  239. .parent = &pll1_sysclk3,
  240. .lpsc = DM646X_LPSC_TIMER0,
  241. };
  242. static struct clk timer1_clk = {
  243. .name = "timer1",
  244. .parent = &pll1_sysclk3,
  245. .lpsc = DM646X_LPSC_TIMER1,
  246. };
  247. static struct clk timer2_clk = {
  248. .name = "timer2",
  249. .parent = &pll1_sysclk3,
  250. .flags = ALWAYS_ENABLED, /* no LPSC, always enabled; c.f. spruep9a */
  251. };
  252. static struct clk ide_clk = {
  253. .name = "ide",
  254. .parent = &pll1_sysclk4,
  255. .lpsc = DAVINCI_LPSC_ATA,
  256. };
  257. static struct clk vpif0_clk = {
  258. .name = "vpif0",
  259. .parent = &ref_clk,
  260. .lpsc = DM646X_LPSC_VPSSMSTR,
  261. .flags = ALWAYS_ENABLED,
  262. };
  263. static struct clk vpif1_clk = {
  264. .name = "vpif1",
  265. .parent = &ref_clk,
  266. .lpsc = DM646X_LPSC_VPSSSLV,
  267. .flags = ALWAYS_ENABLED,
  268. };
  269. static struct clk_lookup dm646x_clks[] = {
  270. CLK(NULL, "ref", &ref_clk),
  271. CLK(NULL, "aux", &aux_clkin),
  272. CLK(NULL, "pll1", &pll1_clk),
  273. CLK(NULL, "pll1_sysclk", &pll1_sysclk1),
  274. CLK(NULL, "pll1_sysclk", &pll1_sysclk2),
  275. CLK(NULL, "pll1_sysclk", &pll1_sysclk3),
  276. CLK(NULL, "pll1_sysclk", &pll1_sysclk4),
  277. CLK(NULL, "pll1_sysclk", &pll1_sysclk5),
  278. CLK(NULL, "pll1_sysclk", &pll1_sysclk6),
  279. CLK(NULL, "pll1_sysclk", &pll1_sysclk8),
  280. CLK(NULL, "pll1_sysclk", &pll1_sysclk9),
  281. CLK(NULL, "pll1_sysclk", &pll1_sysclkbp),
  282. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  283. CLK(NULL, "pll2", &pll2_clk),
  284. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  285. CLK(NULL, "dsp", &dsp_clk),
  286. CLK(NULL, "arm", &arm_clk),
  287. CLK(NULL, "edma_cc", &edma_cc_clk),
  288. CLK(NULL, "edma_tc0", &edma_tc0_clk),
  289. CLK(NULL, "edma_tc1", &edma_tc1_clk),
  290. CLK(NULL, "edma_tc2", &edma_tc2_clk),
  291. CLK(NULL, "edma_tc3", &edma_tc3_clk),
  292. CLK(NULL, "uart0", &uart0_clk),
  293. CLK(NULL, "uart1", &uart1_clk),
  294. CLK(NULL, "uart2", &uart2_clk),
  295. CLK("i2c_davinci.1", NULL, &i2c_clk),
  296. CLK(NULL, "gpio", &gpio_clk),
  297. CLK("davinci-mcasp.0", NULL, &mcasp0_clk),
  298. CLK("davinci-mcasp.1", NULL, &mcasp1_clk),
  299. CLK(NULL, "aemif", &aemif_clk),
  300. CLK("davinci_emac.1", NULL, &emac_clk),
  301. CLK(NULL, "pwm0", &pwm0_clk),
  302. CLK(NULL, "pwm1", &pwm1_clk),
  303. CLK(NULL, "timer0", &timer0_clk),
  304. CLK(NULL, "timer1", &timer1_clk),
  305. CLK("watchdog", NULL, &timer2_clk),
  306. CLK("palm_bk3710", NULL, &ide_clk),
  307. CLK(NULL, "vpif0", &vpif0_clk),
  308. CLK(NULL, "vpif1", &vpif1_clk),
  309. CLK(NULL, NULL, NULL),
  310. };
  311. static struct emac_platform_data dm646x_emac_pdata = {
  312. .ctrl_reg_offset = DM646X_EMAC_CNTRL_OFFSET,
  313. .ctrl_mod_reg_offset = DM646X_EMAC_CNTRL_MOD_OFFSET,
  314. .ctrl_ram_offset = DM646X_EMAC_CNTRL_RAM_OFFSET,
  315. .ctrl_ram_size = DM646X_EMAC_CNTRL_RAM_SIZE,
  316. .version = EMAC_VERSION_2,
  317. };
  318. static struct resource dm646x_emac_resources[] = {
  319. {
  320. .start = DM646X_EMAC_BASE,
  321. .end = DM646X_EMAC_BASE + SZ_16K - 1,
  322. .flags = IORESOURCE_MEM,
  323. },
  324. {
  325. .start = IRQ_DM646X_EMACRXTHINT,
  326. .end = IRQ_DM646X_EMACRXTHINT,
  327. .flags = IORESOURCE_IRQ,
  328. },
  329. {
  330. .start = IRQ_DM646X_EMACRXINT,
  331. .end = IRQ_DM646X_EMACRXINT,
  332. .flags = IORESOURCE_IRQ,
  333. },
  334. {
  335. .start = IRQ_DM646X_EMACTXINT,
  336. .end = IRQ_DM646X_EMACTXINT,
  337. .flags = IORESOURCE_IRQ,
  338. },
  339. {
  340. .start = IRQ_DM646X_EMACMISCINT,
  341. .end = IRQ_DM646X_EMACMISCINT,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. };
  345. static struct platform_device dm646x_emac_device = {
  346. .name = "davinci_emac",
  347. .id = 1,
  348. .dev = {
  349. .platform_data = &dm646x_emac_pdata,
  350. },
  351. .num_resources = ARRAY_SIZE(dm646x_emac_resources),
  352. .resource = dm646x_emac_resources,
  353. };
  354. static struct resource dm646x_mdio_resources[] = {
  355. {
  356. .start = DM646X_EMAC_MDIO_BASE,
  357. .end = DM646X_EMAC_MDIO_BASE + SZ_4K - 1,
  358. .flags = IORESOURCE_MEM,
  359. },
  360. };
  361. static struct platform_device dm646x_mdio_device = {
  362. .name = "davinci_mdio",
  363. .id = 0,
  364. .num_resources = ARRAY_SIZE(dm646x_mdio_resources),
  365. .resource = dm646x_mdio_resources,
  366. };
  367. /*
  368. * Device specific mux setup
  369. *
  370. * soc description mux mode mode mux dbg
  371. * reg offset mask mode
  372. */
  373. static const struct mux_config dm646x_pins[] = {
  374. #ifdef CONFIG_DAVINCI_MUX
  375. MUX_CFG(DM646X, ATAEN, 0, 0, 5, 1, true)
  376. MUX_CFG(DM646X, AUDCK1, 0, 29, 1, 0, false)
  377. MUX_CFG(DM646X, AUDCK0, 0, 28, 1, 0, false)
  378. MUX_CFG(DM646X, CRGMUX, 0, 24, 7, 5, true)
  379. MUX_CFG(DM646X, STSOMUX_DISABLE, 0, 22, 3, 0, true)
  380. MUX_CFG(DM646X, STSIMUX_DISABLE, 0, 20, 3, 0, true)
  381. MUX_CFG(DM646X, PTSOMUX_DISABLE, 0, 18, 3, 0, true)
  382. MUX_CFG(DM646X, PTSIMUX_DISABLE, 0, 16, 3, 0, true)
  383. MUX_CFG(DM646X, STSOMUX, 0, 22, 3, 2, true)
  384. MUX_CFG(DM646X, STSIMUX, 0, 20, 3, 2, true)
  385. MUX_CFG(DM646X, PTSOMUX_PARALLEL, 0, 18, 3, 2, true)
  386. MUX_CFG(DM646X, PTSIMUX_PARALLEL, 0, 16, 3, 2, true)
  387. MUX_CFG(DM646X, PTSOMUX_SERIAL, 0, 18, 3, 3, true)
  388. MUX_CFG(DM646X, PTSIMUX_SERIAL, 0, 16, 3, 3, true)
  389. #endif
  390. };
  391. static u8 dm646x_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  392. [IRQ_DM646X_VP_VERTINT0] = 7,
  393. [IRQ_DM646X_VP_VERTINT1] = 7,
  394. [IRQ_DM646X_VP_VERTINT2] = 7,
  395. [IRQ_DM646X_VP_VERTINT3] = 7,
  396. [IRQ_DM646X_VP_ERRINT] = 7,
  397. [IRQ_DM646X_RESERVED_1] = 7,
  398. [IRQ_DM646X_RESERVED_2] = 7,
  399. [IRQ_DM646X_WDINT] = 7,
  400. [IRQ_DM646X_CRGENINT0] = 7,
  401. [IRQ_DM646X_CRGENINT1] = 7,
  402. [IRQ_DM646X_TSIFINT0] = 7,
  403. [IRQ_DM646X_TSIFINT1] = 7,
  404. [IRQ_DM646X_VDCEINT] = 7,
  405. [IRQ_DM646X_USBINT] = 7,
  406. [IRQ_DM646X_USBDMAINT] = 7,
  407. [IRQ_DM646X_PCIINT] = 7,
  408. [IRQ_CCINT0] = 7, /* dma */
  409. [IRQ_CCERRINT] = 7, /* dma */
  410. [IRQ_TCERRINT0] = 7, /* dma */
  411. [IRQ_TCERRINT] = 7, /* dma */
  412. [IRQ_DM646X_TCERRINT2] = 7,
  413. [IRQ_DM646X_TCERRINT3] = 7,
  414. [IRQ_DM646X_IDE] = 7,
  415. [IRQ_DM646X_HPIINT] = 7,
  416. [IRQ_DM646X_EMACRXTHINT] = 7,
  417. [IRQ_DM646X_EMACRXINT] = 7,
  418. [IRQ_DM646X_EMACTXINT] = 7,
  419. [IRQ_DM646X_EMACMISCINT] = 7,
  420. [IRQ_DM646X_MCASP0TXINT] = 7,
  421. [IRQ_DM646X_MCASP0RXINT] = 7,
  422. [IRQ_AEMIFINT] = 7,
  423. [IRQ_DM646X_RESERVED_3] = 7,
  424. [IRQ_DM646X_MCASP1TXINT] = 7, /* clockevent */
  425. [IRQ_TINT0_TINT34] = 7, /* clocksource */
  426. [IRQ_TINT1_TINT12] = 7, /* DSP timer */
  427. [IRQ_TINT1_TINT34] = 7, /* system tick */
  428. [IRQ_PWMINT0] = 7,
  429. [IRQ_PWMINT1] = 7,
  430. [IRQ_DM646X_VLQINT] = 7,
  431. [IRQ_I2C] = 7,
  432. [IRQ_UARTINT0] = 7,
  433. [IRQ_UARTINT1] = 7,
  434. [IRQ_DM646X_UARTINT2] = 7,
  435. [IRQ_DM646X_SPINT0] = 7,
  436. [IRQ_DM646X_SPINT1] = 7,
  437. [IRQ_DM646X_DSP2ARMINT] = 7,
  438. [IRQ_DM646X_RESERVED_4] = 7,
  439. [IRQ_DM646X_PSCINT] = 7,
  440. [IRQ_DM646X_GPIO0] = 7,
  441. [IRQ_DM646X_GPIO1] = 7,
  442. [IRQ_DM646X_GPIO2] = 7,
  443. [IRQ_DM646X_GPIO3] = 7,
  444. [IRQ_DM646X_GPIO4] = 7,
  445. [IRQ_DM646X_GPIO5] = 7,
  446. [IRQ_DM646X_GPIO6] = 7,
  447. [IRQ_DM646X_GPIO7] = 7,
  448. [IRQ_DM646X_GPIOBNK0] = 7,
  449. [IRQ_DM646X_GPIOBNK1] = 7,
  450. [IRQ_DM646X_GPIOBNK2] = 7,
  451. [IRQ_DM646X_DDRINT] = 7,
  452. [IRQ_DM646X_AEMIFINT] = 7,
  453. [IRQ_COMMTX] = 7,
  454. [IRQ_COMMRX] = 7,
  455. [IRQ_EMUINT] = 7,
  456. };
  457. /*----------------------------------------------------------------------*/
  458. /* Four Transfer Controllers on DM646x */
  459. static const s8
  460. dm646x_queue_tc_mapping[][2] = {
  461. /* {event queue no, TC no} */
  462. {0, 0},
  463. {1, 1},
  464. {2, 2},
  465. {3, 3},
  466. {-1, -1},
  467. };
  468. static const s8
  469. dm646x_queue_priority_mapping[][2] = {
  470. /* {event queue no, Priority} */
  471. {0, 4},
  472. {1, 0},
  473. {2, 5},
  474. {3, 1},
  475. {-1, -1},
  476. };
  477. static struct edma_soc_info edma_cc0_info = {
  478. .n_channel = 64,
  479. .n_region = 6, /* 0-1, 4-7 */
  480. .n_slot = 512,
  481. .n_tc = 4,
  482. .n_cc = 1,
  483. .queue_tc_mapping = dm646x_queue_tc_mapping,
  484. .queue_priority_mapping = dm646x_queue_priority_mapping,
  485. };
  486. static struct edma_soc_info *dm646x_edma_info[EDMA_MAX_CC] = {
  487. &edma_cc0_info,
  488. };
  489. static struct resource edma_resources[] = {
  490. {
  491. .name = "edma_cc0",
  492. .start = 0x01c00000,
  493. .end = 0x01c00000 + SZ_64K - 1,
  494. .flags = IORESOURCE_MEM,
  495. },
  496. {
  497. .name = "edma_tc0",
  498. .start = 0x01c10000,
  499. .end = 0x01c10000 + SZ_1K - 1,
  500. .flags = IORESOURCE_MEM,
  501. },
  502. {
  503. .name = "edma_tc1",
  504. .start = 0x01c10400,
  505. .end = 0x01c10400 + SZ_1K - 1,
  506. .flags = IORESOURCE_MEM,
  507. },
  508. {
  509. .name = "edma_tc2",
  510. .start = 0x01c10800,
  511. .end = 0x01c10800 + SZ_1K - 1,
  512. .flags = IORESOURCE_MEM,
  513. },
  514. {
  515. .name = "edma_tc3",
  516. .start = 0x01c10c00,
  517. .end = 0x01c10c00 + SZ_1K - 1,
  518. .flags = IORESOURCE_MEM,
  519. },
  520. {
  521. .name = "edma0",
  522. .start = IRQ_CCINT0,
  523. .flags = IORESOURCE_IRQ,
  524. },
  525. {
  526. .name = "edma0_err",
  527. .start = IRQ_CCERRINT,
  528. .flags = IORESOURCE_IRQ,
  529. },
  530. /* not using TC*_ERR */
  531. };
  532. static struct platform_device dm646x_edma_device = {
  533. .name = "edma",
  534. .id = 0,
  535. .dev.platform_data = dm646x_edma_info,
  536. .num_resources = ARRAY_SIZE(edma_resources),
  537. .resource = edma_resources,
  538. };
  539. static struct resource dm646x_mcasp0_resources[] = {
  540. {
  541. .name = "mcasp0",
  542. .start = DAVINCI_DM646X_MCASP0_REG_BASE,
  543. .end = DAVINCI_DM646X_MCASP0_REG_BASE + (SZ_1K << 1) - 1,
  544. .flags = IORESOURCE_MEM,
  545. },
  546. /* first TX, then RX */
  547. {
  548. .start = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  549. .end = DAVINCI_DM646X_DMA_MCASP0_AXEVT0,
  550. .flags = IORESOURCE_DMA,
  551. },
  552. {
  553. .start = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  554. .end = DAVINCI_DM646X_DMA_MCASP0_AREVT0,
  555. .flags = IORESOURCE_DMA,
  556. },
  557. };
  558. static struct resource dm646x_mcasp1_resources[] = {
  559. {
  560. .name = "mcasp1",
  561. .start = DAVINCI_DM646X_MCASP1_REG_BASE,
  562. .end = DAVINCI_DM646X_MCASP1_REG_BASE + (SZ_1K << 1) - 1,
  563. .flags = IORESOURCE_MEM,
  564. },
  565. /* DIT mode, only TX event */
  566. {
  567. .start = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  568. .end = DAVINCI_DM646X_DMA_MCASP1_AXEVT1,
  569. .flags = IORESOURCE_DMA,
  570. },
  571. /* DIT mode, dummy entry */
  572. {
  573. .start = -1,
  574. .end = -1,
  575. .flags = IORESOURCE_DMA,
  576. },
  577. };
  578. static struct platform_device dm646x_mcasp0_device = {
  579. .name = "davinci-mcasp",
  580. .id = 0,
  581. .num_resources = ARRAY_SIZE(dm646x_mcasp0_resources),
  582. .resource = dm646x_mcasp0_resources,
  583. };
  584. static struct platform_device dm646x_mcasp1_device = {
  585. .name = "davinci-mcasp",
  586. .id = 1,
  587. .num_resources = ARRAY_SIZE(dm646x_mcasp1_resources),
  588. .resource = dm646x_mcasp1_resources,
  589. };
  590. static struct platform_device dm646x_dit_device = {
  591. .name = "spdif-dit",
  592. .id = -1,
  593. };
  594. static u64 vpif_dma_mask = DMA_BIT_MASK(32);
  595. static struct resource vpif_resource[] = {
  596. {
  597. .start = DAVINCI_VPIF_BASE,
  598. .end = DAVINCI_VPIF_BASE + 0x03ff,
  599. .flags = IORESOURCE_MEM,
  600. }
  601. };
  602. static struct platform_device vpif_dev = {
  603. .name = "vpif",
  604. .id = -1,
  605. .dev = {
  606. .dma_mask = &vpif_dma_mask,
  607. .coherent_dma_mask = DMA_BIT_MASK(32),
  608. },
  609. .resource = vpif_resource,
  610. .num_resources = ARRAY_SIZE(vpif_resource),
  611. };
  612. static struct resource vpif_display_resource[] = {
  613. {
  614. .start = IRQ_DM646X_VP_VERTINT2,
  615. .end = IRQ_DM646X_VP_VERTINT2,
  616. .flags = IORESOURCE_IRQ,
  617. },
  618. {
  619. .start = IRQ_DM646X_VP_VERTINT3,
  620. .end = IRQ_DM646X_VP_VERTINT3,
  621. .flags = IORESOURCE_IRQ,
  622. },
  623. };
  624. static struct platform_device vpif_display_dev = {
  625. .name = "vpif_display",
  626. .id = -1,
  627. .dev = {
  628. .dma_mask = &vpif_dma_mask,
  629. .coherent_dma_mask = DMA_BIT_MASK(32),
  630. },
  631. .resource = vpif_display_resource,
  632. .num_resources = ARRAY_SIZE(vpif_display_resource),
  633. };
  634. static struct resource vpif_capture_resource[] = {
  635. {
  636. .start = IRQ_DM646X_VP_VERTINT0,
  637. .end = IRQ_DM646X_VP_VERTINT0,
  638. .flags = IORESOURCE_IRQ,
  639. },
  640. {
  641. .start = IRQ_DM646X_VP_VERTINT1,
  642. .end = IRQ_DM646X_VP_VERTINT1,
  643. .flags = IORESOURCE_IRQ,
  644. },
  645. };
  646. static struct platform_device vpif_capture_dev = {
  647. .name = "vpif_capture",
  648. .id = -1,
  649. .dev = {
  650. .dma_mask = &vpif_dma_mask,
  651. .coherent_dma_mask = DMA_BIT_MASK(32),
  652. },
  653. .resource = vpif_capture_resource,
  654. .num_resources = ARRAY_SIZE(vpif_capture_resource),
  655. };
  656. /*----------------------------------------------------------------------*/
  657. static struct map_desc dm646x_io_desc[] = {
  658. {
  659. .virtual = IO_VIRT,
  660. .pfn = __phys_to_pfn(IO_PHYS),
  661. .length = IO_SIZE,
  662. .type = MT_DEVICE
  663. },
  664. {
  665. .virtual = SRAM_VIRT,
  666. .pfn = __phys_to_pfn(0x00010000),
  667. .length = SZ_32K,
  668. .type = MT_MEMORY_NONCACHED,
  669. },
  670. };
  671. /* Contents of JTAG ID register used to identify exact cpu type */
  672. static struct davinci_id dm646x_ids[] = {
  673. {
  674. .variant = 0x0,
  675. .part_no = 0xb770,
  676. .manufacturer = 0x017,
  677. .cpu_id = DAVINCI_CPU_ID_DM6467,
  678. .name = "dm6467_rev1.x",
  679. },
  680. {
  681. .variant = 0x1,
  682. .part_no = 0xb770,
  683. .manufacturer = 0x017,
  684. .cpu_id = DAVINCI_CPU_ID_DM6467,
  685. .name = "dm6467_rev3.x",
  686. },
  687. };
  688. static u32 dm646x_psc_bases[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE };
  689. /*
  690. * T0_BOT: Timer 0, bottom: clockevent source for hrtimers
  691. * T0_TOP: Timer 0, top : clocksource for generic timekeeping
  692. * T1_BOT: Timer 1, bottom: (used by DSP in TI DSPLink code)
  693. * T1_TOP: Timer 1, top : <unused>
  694. */
  695. static struct davinci_timer_info dm646x_timer_info = {
  696. .timers = davinci_timer_instance,
  697. .clockevent_id = T0_BOT,
  698. .clocksource_id = T0_TOP,
  699. };
  700. static struct plat_serial8250_port dm646x_serial_platform_data[] = {
  701. {
  702. .mapbase = DAVINCI_UART0_BASE,
  703. .irq = IRQ_UARTINT0,
  704. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  705. UPF_IOREMAP,
  706. .iotype = UPIO_MEM32,
  707. .regshift = 2,
  708. },
  709. {
  710. .mapbase = DAVINCI_UART1_BASE,
  711. .irq = IRQ_UARTINT1,
  712. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  713. UPF_IOREMAP,
  714. .iotype = UPIO_MEM32,
  715. .regshift = 2,
  716. },
  717. {
  718. .mapbase = DAVINCI_UART2_BASE,
  719. .irq = IRQ_DM646X_UARTINT2,
  720. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  721. UPF_IOREMAP,
  722. .iotype = UPIO_MEM32,
  723. .regshift = 2,
  724. },
  725. {
  726. .flags = 0
  727. },
  728. };
  729. static struct platform_device dm646x_serial_device = {
  730. .name = "serial8250",
  731. .id = PLAT8250_DEV_PLATFORM,
  732. .dev = {
  733. .platform_data = dm646x_serial_platform_data,
  734. },
  735. };
  736. static struct davinci_soc_info davinci_soc_info_dm646x = {
  737. .io_desc = dm646x_io_desc,
  738. .io_desc_num = ARRAY_SIZE(dm646x_io_desc),
  739. .jtag_id_reg = 0x01c40028,
  740. .ids = dm646x_ids,
  741. .ids_num = ARRAY_SIZE(dm646x_ids),
  742. .cpu_clks = dm646x_clks,
  743. .psc_bases = dm646x_psc_bases,
  744. .psc_bases_num = ARRAY_SIZE(dm646x_psc_bases),
  745. .pinmux_base = DAVINCI_SYSTEM_MODULE_BASE,
  746. .pinmux_pins = dm646x_pins,
  747. .pinmux_pins_num = ARRAY_SIZE(dm646x_pins),
  748. .intc_base = DAVINCI_ARM_INTC_BASE,
  749. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  750. .intc_irq_prios = dm646x_default_priorities,
  751. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  752. .timer_info = &dm646x_timer_info,
  753. .gpio_type = GPIO_TYPE_DAVINCI,
  754. .gpio_base = DAVINCI_GPIO_BASE,
  755. .gpio_num = 43, /* Only 33 usable */
  756. .gpio_irq = IRQ_DM646X_GPIOBNK0,
  757. .serial_dev = &dm646x_serial_device,
  758. .emac_pdata = &dm646x_emac_pdata,
  759. .sram_dma = 0x10010000,
  760. .sram_len = SZ_32K,
  761. .reset_device = &davinci_wdt_device,
  762. };
  763. void __init dm646x_init_mcasp0(struct snd_platform_data *pdata)
  764. {
  765. dm646x_mcasp0_device.dev.platform_data = pdata;
  766. platform_device_register(&dm646x_mcasp0_device);
  767. }
  768. void __init dm646x_init_mcasp1(struct snd_platform_data *pdata)
  769. {
  770. dm646x_mcasp1_device.dev.platform_data = pdata;
  771. platform_device_register(&dm646x_mcasp1_device);
  772. platform_device_register(&dm646x_dit_device);
  773. }
  774. void dm646x_setup_vpif(struct vpif_display_config *display_config,
  775. struct vpif_capture_config *capture_config)
  776. {
  777. unsigned int value;
  778. void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE);
  779. value = __raw_readl(base + VSCLKDIS_OFFSET);
  780. value &= ~VSCLKDIS_MASK;
  781. __raw_writel(value, base + VSCLKDIS_OFFSET);
  782. value = __raw_readl(base + VDD3P3V_PWDN_OFFSET);
  783. value &= ~VDD3P3V_VID_MASK;
  784. __raw_writel(value, base + VDD3P3V_PWDN_OFFSET);
  785. davinci_cfg_reg(DM646X_STSOMUX_DISABLE);
  786. davinci_cfg_reg(DM646X_STSIMUX_DISABLE);
  787. davinci_cfg_reg(DM646X_PTSOMUX_DISABLE);
  788. davinci_cfg_reg(DM646X_PTSIMUX_DISABLE);
  789. vpif_display_dev.dev.platform_data = display_config;
  790. vpif_capture_dev.dev.platform_data = capture_config;
  791. platform_device_register(&vpif_dev);
  792. platform_device_register(&vpif_display_dev);
  793. platform_device_register(&vpif_capture_dev);
  794. }
  795. int __init dm646x_init_edma(struct edma_rsv_info *rsv)
  796. {
  797. edma_cc0_info.rsv = rsv;
  798. return platform_device_register(&dm646x_edma_device);
  799. }
  800. void __init dm646x_init(void)
  801. {
  802. davinci_common_init(&davinci_soc_info_dm646x);
  803. }
  804. static int __init dm646x_init_devices(void)
  805. {
  806. if (!cpu_is_davinci_dm646x())
  807. return 0;
  808. platform_device_register(&dm646x_mdio_device);
  809. platform_device_register(&dm646x_emac_device);
  810. clk_add_alias(NULL, dev_name(&dm646x_mdio_device.dev),
  811. NULL, &dm646x_emac_device.dev);
  812. return 0;
  813. }
  814. postcore_initcall(dm646x_init_devices);