at91sam9260.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * arch/arm/mach-at91/at91sam9260.c
  3. *
  4. * Copyright (C) 2006 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/cpu.h>
  18. #include <mach/at91_dbgu.h>
  19. #include <mach/at91sam9260.h>
  20. #include <mach/at91_pmc.h>
  21. #include <mach/at91_rstc.h>
  22. #include <mach/at91_shdwc.h>
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk pioA_clk = {
  33. .name = "pioA_clk",
  34. .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk pioB_clk = {
  38. .name = "pioB_clk",
  39. .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioC_clk = {
  43. .name = "pioC_clk",
  44. .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk adc_clk = {
  48. .name = "adc_clk",
  49. .pmc_mask = 1 << AT91SAM9260_ID_ADC,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk usart0_clk = {
  53. .name = "usart0_clk",
  54. .pmc_mask = 1 << AT91SAM9260_ID_US0,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart1_clk = {
  58. .name = "usart1_clk",
  59. .pmc_mask = 1 << AT91SAM9260_ID_US1,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart2_clk = {
  63. .name = "usart2_clk",
  64. .pmc_mask = 1 << AT91SAM9260_ID_US2,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk mmc_clk = {
  68. .name = "mci_clk",
  69. .pmc_mask = 1 << AT91SAM9260_ID_MCI,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk udc_clk = {
  73. .name = "udc_clk",
  74. .pmc_mask = 1 << AT91SAM9260_ID_UDP,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk twi_clk = {
  78. .name = "twi_clk",
  79. .pmc_mask = 1 << AT91SAM9260_ID_TWI,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk spi0_clk = {
  83. .name = "spi0_clk",
  84. .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk spi1_clk = {
  88. .name = "spi1_clk",
  89. .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk ssc_clk = {
  93. .name = "ssc_clk",
  94. .pmc_mask = 1 << AT91SAM9260_ID_SSC,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk tc0_clk = {
  98. .name = "tc0_clk",
  99. .pmc_mask = 1 << AT91SAM9260_ID_TC0,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk tc1_clk = {
  103. .name = "tc1_clk",
  104. .pmc_mask = 1 << AT91SAM9260_ID_TC1,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk tc2_clk = {
  108. .name = "tc2_clk",
  109. .pmc_mask = 1 << AT91SAM9260_ID_TC2,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk ohci_clk = {
  113. .name = "ohci_clk",
  114. .pmc_mask = 1 << AT91SAM9260_ID_UHP,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk macb_clk = {
  118. .name = "macb_clk",
  119. .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk isi_clk = {
  123. .name = "isi_clk",
  124. .pmc_mask = 1 << AT91SAM9260_ID_ISI,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk usart3_clk = {
  128. .name = "usart3_clk",
  129. .pmc_mask = 1 << AT91SAM9260_ID_US3,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk usart4_clk = {
  133. .name = "usart4_clk",
  134. .pmc_mask = 1 << AT91SAM9260_ID_US4,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk usart5_clk = {
  138. .name = "usart5_clk",
  139. .pmc_mask = 1 << AT91SAM9260_ID_US5,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk tc3_clk = {
  143. .name = "tc3_clk",
  144. .pmc_mask = 1 << AT91SAM9260_ID_TC3,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk tc4_clk = {
  148. .name = "tc4_clk",
  149. .pmc_mask = 1 << AT91SAM9260_ID_TC4,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk tc5_clk = {
  153. .name = "tc5_clk",
  154. .pmc_mask = 1 << AT91SAM9260_ID_TC5,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk *periph_clocks[] __initdata = {
  158. &pioA_clk,
  159. &pioB_clk,
  160. &pioC_clk,
  161. &adc_clk,
  162. &usart0_clk,
  163. &usart1_clk,
  164. &usart2_clk,
  165. &mmc_clk,
  166. &udc_clk,
  167. &twi_clk,
  168. &spi0_clk,
  169. &spi1_clk,
  170. &ssc_clk,
  171. &tc0_clk,
  172. &tc1_clk,
  173. &tc2_clk,
  174. &ohci_clk,
  175. &macb_clk,
  176. &isi_clk,
  177. &usart3_clk,
  178. &usart4_clk,
  179. &usart5_clk,
  180. &tc3_clk,
  181. &tc4_clk,
  182. &tc5_clk,
  183. // irq0 .. irq2
  184. };
  185. static struct clk_lookup periph_clocks_lookups[] = {
  186. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  187. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  188. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  189. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  190. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  191. CLKDEV_CON_DEV_ID("t3_clk", "atmel_tcb.1", &tc3_clk),
  192. CLKDEV_CON_DEV_ID("t4_clk", "atmel_tcb.1", &tc4_clk),
  193. CLKDEV_CON_DEV_ID("t5_clk", "atmel_tcb.1", &tc5_clk),
  194. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
  195. };
  196. static struct clk_lookup usart_clocks_lookups[] = {
  197. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  198. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  199. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  200. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  201. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  202. CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
  203. CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
  204. };
  205. /*
  206. * The two programmable clocks.
  207. * You must configure pin multiplexing to bring these signals out.
  208. */
  209. static struct clk pck0 = {
  210. .name = "pck0",
  211. .pmc_mask = AT91_PMC_PCK0,
  212. .type = CLK_TYPE_PROGRAMMABLE,
  213. .id = 0,
  214. };
  215. static struct clk pck1 = {
  216. .name = "pck1",
  217. .pmc_mask = AT91_PMC_PCK1,
  218. .type = CLK_TYPE_PROGRAMMABLE,
  219. .id = 1,
  220. };
  221. static void __init at91sam9260_register_clocks(void)
  222. {
  223. int i;
  224. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  225. clk_register(periph_clocks[i]);
  226. clkdev_add_table(periph_clocks_lookups,
  227. ARRAY_SIZE(periph_clocks_lookups));
  228. clkdev_add_table(usart_clocks_lookups,
  229. ARRAY_SIZE(usart_clocks_lookups));
  230. clk_register(&pck0);
  231. clk_register(&pck1);
  232. }
  233. static struct clk_lookup console_clock_lookup;
  234. void __init at91sam9260_set_console_clock(int id)
  235. {
  236. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  237. return;
  238. console_clock_lookup.con_id = "usart";
  239. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  240. clkdev_add(&console_clock_lookup);
  241. }
  242. /* --------------------------------------------------------------------
  243. * GPIO
  244. * -------------------------------------------------------------------- */
  245. static struct at91_gpio_bank at91sam9260_gpio[] = {
  246. {
  247. .id = AT91SAM9260_ID_PIOA,
  248. .offset = AT91_PIOA,
  249. .clock = &pioA_clk,
  250. }, {
  251. .id = AT91SAM9260_ID_PIOB,
  252. .offset = AT91_PIOB,
  253. .clock = &pioB_clk,
  254. }, {
  255. .id = AT91SAM9260_ID_PIOC,
  256. .offset = AT91_PIOC,
  257. .clock = &pioC_clk,
  258. }
  259. };
  260. static void at91sam9260_poweroff(void)
  261. {
  262. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  263. }
  264. /* --------------------------------------------------------------------
  265. * AT91SAM9260 processor initialization
  266. * -------------------------------------------------------------------- */
  267. static void __init at91sam9xe_map_io(void)
  268. {
  269. unsigned long sram_size;
  270. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  271. case AT91_CIDR_SRAMSIZ_32K:
  272. sram_size = 2 * SZ_16K;
  273. break;
  274. case AT91_CIDR_SRAMSIZ_16K:
  275. default:
  276. sram_size = SZ_16K;
  277. }
  278. at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
  279. }
  280. static void __init at91sam9260_map_io(void)
  281. {
  282. if (cpu_is_at91sam9xe()) {
  283. at91sam9xe_map_io();
  284. } else if (cpu_is_at91sam9g20()) {
  285. at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE);
  286. at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE);
  287. } else {
  288. at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE);
  289. at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE);
  290. }
  291. }
  292. static void __init at91sam9260_initialize(void)
  293. {
  294. at91_arch_reset = at91sam9_alt_reset;
  295. pm_power_off = at91sam9260_poweroff;
  296. at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
  297. | (1 << AT91SAM9260_ID_IRQ2);
  298. /* Register GPIO subsystem */
  299. at91_gpio_init(at91sam9260_gpio, 3);
  300. }
  301. /* --------------------------------------------------------------------
  302. * Interrupt initialization
  303. * -------------------------------------------------------------------- */
  304. /*
  305. * The default interrupt priority levels (0 = lowest, 7 = highest).
  306. */
  307. static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
  308. 7, /* Advanced Interrupt Controller */
  309. 7, /* System Peripherals */
  310. 1, /* Parallel IO Controller A */
  311. 1, /* Parallel IO Controller B */
  312. 1, /* Parallel IO Controller C */
  313. 0, /* Analog-to-Digital Converter */
  314. 5, /* USART 0 */
  315. 5, /* USART 1 */
  316. 5, /* USART 2 */
  317. 0, /* Multimedia Card Interface */
  318. 2, /* USB Device Port */
  319. 6, /* Two-Wire Interface */
  320. 5, /* Serial Peripheral Interface 0 */
  321. 5, /* Serial Peripheral Interface 1 */
  322. 5, /* Serial Synchronous Controller */
  323. 0,
  324. 0,
  325. 0, /* Timer Counter 0 */
  326. 0, /* Timer Counter 1 */
  327. 0, /* Timer Counter 2 */
  328. 2, /* USB Host port */
  329. 3, /* Ethernet */
  330. 0, /* Image Sensor Interface */
  331. 5, /* USART 3 */
  332. 5, /* USART 4 */
  333. 5, /* USART 5 */
  334. 0, /* Timer Counter 3 */
  335. 0, /* Timer Counter 4 */
  336. 0, /* Timer Counter 5 */
  337. 0, /* Advanced Interrupt Controller */
  338. 0, /* Advanced Interrupt Controller */
  339. 0, /* Advanced Interrupt Controller */
  340. };
  341. struct at91_init_soc __initdata at91sam9260_soc = {
  342. .map_io = at91sam9260_map_io,
  343. .default_irq_priority = at91sam9260_default_irq_priority,
  344. .register_clocks = at91sam9260_register_clocks,
  345. .init = at91sam9260_initialize,
  346. };