s3c-fb.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054
  1. /* linux/drivers/video/s3c-fb.c
  2. *
  3. * Copyright 2008 Openmoko Inc.
  4. * Copyright 2008-2010 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * Samsung SoC Framebuffer driver
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software FoundatIon.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/slab.h>
  19. #include <linux/init.h>
  20. #include <linux/clk.h>
  21. #include <linux/fb.h>
  22. #include <linux/io.h>
  23. #include <linux/uaccess.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/pm_runtime.h>
  26. #include <video/samsung_fimd.h>
  27. #include <mach/map.h>
  28. #include <plat/fb.h>
  29. /* This driver will export a number of framebuffer interfaces depending
  30. * on the configuration passed in via the platform data. Each fb instance
  31. * maps to a hardware window. Currently there is no support for runtime
  32. * setting of the alpha-blending functions that each window has, so only
  33. * window 0 is actually useful.
  34. *
  35. * Window 0 is treated specially, it is used for the basis of the LCD
  36. * output timings and as the control for the output power-down state.
  37. */
  38. /* note, the previous use of <mach/regs-fb.h> to get platform specific data
  39. * has been replaced by using the platform device name to pick the correct
  40. * configuration data for the system.
  41. */
  42. #ifdef CONFIG_FB_S3C_DEBUG_REGWRITE
  43. #undef writel
  44. #define writel(v, r) do { \
  45. pr_debug("%s: %08x => %p\n", __func__, (unsigned int)v, r); \
  46. __raw_writel(v, r); \
  47. } while (0)
  48. #endif /* FB_S3C_DEBUG_REGWRITE */
  49. /* irq_flags bits */
  50. #define S3C_FB_VSYNC_IRQ_EN 0
  51. #define VSYNC_TIMEOUT_MSEC 50
  52. struct s3c_fb;
  53. #define VALID_BPP(x) (1 << ((x) - 1))
  54. #define OSD_BASE(win, variant) ((variant).osd + ((win) * (variant).osd_stride))
  55. #define VIDOSD_A(win, variant) (OSD_BASE(win, variant) + 0x00)
  56. #define VIDOSD_B(win, variant) (OSD_BASE(win, variant) + 0x04)
  57. #define VIDOSD_C(win, variant) (OSD_BASE(win, variant) + 0x08)
  58. #define VIDOSD_D(win, variant) (OSD_BASE(win, variant) + 0x0C)
  59. /**
  60. * struct s3c_fb_variant - fb variant information
  61. * @is_2443: Set if S3C2443/S3C2416 style hardware.
  62. * @nr_windows: The number of windows.
  63. * @vidtcon: The base for the VIDTCONx registers
  64. * @wincon: The base for the WINxCON registers.
  65. * @winmap: The base for the WINxMAP registers.
  66. * @keycon: The abse for the WxKEYCON registers.
  67. * @buf_start: Offset of buffer start registers.
  68. * @buf_size: Offset of buffer size registers.
  69. * @buf_end: Offset of buffer end registers.
  70. * @osd: The base for the OSD registers.
  71. * @palette: Address of palette memory, or 0 if none.
  72. * @has_prtcon: Set if has PRTCON register.
  73. * @has_shadowcon: Set if has SHADOWCON register.
  74. * @has_blendcon: Set if has BLENDCON register.
  75. * @has_clksel: Set if VIDCON0 register has CLKSEL bit.
  76. * @has_fixvclk: Set if VIDCON1 register has FIXVCLK bits.
  77. */
  78. struct s3c_fb_variant {
  79. unsigned int is_2443:1;
  80. unsigned short nr_windows;
  81. unsigned int vidtcon;
  82. unsigned short wincon;
  83. unsigned short winmap;
  84. unsigned short keycon;
  85. unsigned short buf_start;
  86. unsigned short buf_end;
  87. unsigned short buf_size;
  88. unsigned short osd;
  89. unsigned short osd_stride;
  90. unsigned short palette[S3C_FB_MAX_WIN];
  91. unsigned int has_prtcon:1;
  92. unsigned int has_shadowcon:1;
  93. unsigned int has_blendcon:1;
  94. unsigned int has_clksel:1;
  95. unsigned int has_fixvclk:1;
  96. };
  97. /**
  98. * struct s3c_fb_win_variant
  99. * @has_osd_c: Set if has OSD C register.
  100. * @has_osd_d: Set if has OSD D register.
  101. * @has_osd_alpha: Set if can change alpha transparency for a window.
  102. * @palette_sz: Size of palette in entries.
  103. * @palette_16bpp: Set if palette is 16bits wide.
  104. * @osd_size_off: If != 0, supports setting up OSD for a window; the appropriate
  105. * register is located at the given offset from OSD_BASE.
  106. * @valid_bpp: 1 bit per BPP setting to show valid bits-per-pixel.
  107. *
  108. * valid_bpp bit x is set if (x+1)BPP is supported.
  109. */
  110. struct s3c_fb_win_variant {
  111. unsigned int has_osd_c:1;
  112. unsigned int has_osd_d:1;
  113. unsigned int has_osd_alpha:1;
  114. unsigned int palette_16bpp:1;
  115. unsigned short osd_size_off;
  116. unsigned short palette_sz;
  117. u32 valid_bpp;
  118. };
  119. /**
  120. * struct s3c_fb_driverdata - per-device type driver data for init time.
  121. * @variant: The variant information for this driver.
  122. * @win: The window information for each window.
  123. */
  124. struct s3c_fb_driverdata {
  125. struct s3c_fb_variant variant;
  126. struct s3c_fb_win_variant *win[S3C_FB_MAX_WIN];
  127. };
  128. /**
  129. * struct s3c_fb_palette - palette information
  130. * @r: Red bitfield.
  131. * @g: Green bitfield.
  132. * @b: Blue bitfield.
  133. * @a: Alpha bitfield.
  134. */
  135. struct s3c_fb_palette {
  136. struct fb_bitfield r;
  137. struct fb_bitfield g;
  138. struct fb_bitfield b;
  139. struct fb_bitfield a;
  140. };
  141. /**
  142. * struct s3c_fb_win - per window private data for each framebuffer.
  143. * @windata: The platform data supplied for the window configuration.
  144. * @parent: The hardware that this window is part of.
  145. * @fbinfo: Pointer pack to the framebuffer info for this window.
  146. * @varint: The variant information for this window.
  147. * @palette_buffer: Buffer/cache to hold palette entries.
  148. * @pseudo_palette: For use in TRUECOLOUR modes for entries 0..15/
  149. * @index: The window number of this window.
  150. * @palette: The bitfields for changing r/g/b into a hardware palette entry.
  151. */
  152. struct s3c_fb_win {
  153. struct s3c_fb_pd_win *windata;
  154. struct s3c_fb *parent;
  155. struct fb_info *fbinfo;
  156. struct s3c_fb_palette palette;
  157. struct s3c_fb_win_variant variant;
  158. u32 *palette_buffer;
  159. u32 pseudo_palette[16];
  160. unsigned int index;
  161. };
  162. /**
  163. * struct s3c_fb_vsync - vsync information
  164. * @wait: a queue for processes waiting for vsync
  165. * @count: vsync interrupt count
  166. */
  167. struct s3c_fb_vsync {
  168. wait_queue_head_t wait;
  169. unsigned int count;
  170. };
  171. /**
  172. * struct s3c_fb - overall hardware state of the hardware
  173. * @slock: The spinlock protection for this data sturucture.
  174. * @dev: The device that we bound to, for printing, etc.
  175. * @bus_clk: The clk (hclk) feeding our interface and possibly pixclk.
  176. * @lcd_clk: The clk (sclk) feeding pixclk.
  177. * @regs: The mapped hardware registers.
  178. * @variant: Variant information for this hardware.
  179. * @enabled: A bitmask of enabled hardware windows.
  180. * @output_on: Flag if the physical output is enabled.
  181. * @pdata: The platform configuration data passed with the device.
  182. * @windows: The hardware windows that have been claimed.
  183. * @irq_no: IRQ line number
  184. * @irq_flags: irq flags
  185. * @vsync_info: VSYNC-related information (count, queues...)
  186. */
  187. struct s3c_fb {
  188. spinlock_t slock;
  189. struct device *dev;
  190. struct clk *bus_clk;
  191. struct clk *lcd_clk;
  192. void __iomem *regs;
  193. struct s3c_fb_variant variant;
  194. unsigned char enabled;
  195. bool output_on;
  196. struct s3c_fb_platdata *pdata;
  197. struct s3c_fb_win *windows[S3C_FB_MAX_WIN];
  198. int irq_no;
  199. unsigned long irq_flags;
  200. struct s3c_fb_vsync vsync_info;
  201. };
  202. /**
  203. * s3c_fb_validate_win_bpp - validate the bits-per-pixel for this mode.
  204. * @win: The device window.
  205. * @bpp: The bit depth.
  206. */
  207. static bool s3c_fb_validate_win_bpp(struct s3c_fb_win *win, unsigned int bpp)
  208. {
  209. return win->variant.valid_bpp & VALID_BPP(bpp);
  210. }
  211. /**
  212. * s3c_fb_check_var() - framebuffer layer request to verify a given mode.
  213. * @var: The screen information to verify.
  214. * @info: The framebuffer device.
  215. *
  216. * Framebuffer layer call to verify the given information and allow us to
  217. * update various information depending on the hardware capabilities.
  218. */
  219. static int s3c_fb_check_var(struct fb_var_screeninfo *var,
  220. struct fb_info *info)
  221. {
  222. struct s3c_fb_win *win = info->par;
  223. struct s3c_fb *sfb = win->parent;
  224. dev_dbg(sfb->dev, "checking parameters\n");
  225. var->xres_virtual = max(var->xres_virtual, var->xres);
  226. var->yres_virtual = max(var->yres_virtual, var->yres);
  227. if (!s3c_fb_validate_win_bpp(win, var->bits_per_pixel)) {
  228. dev_dbg(sfb->dev, "win %d: unsupported bpp %d\n",
  229. win->index, var->bits_per_pixel);
  230. return -EINVAL;
  231. }
  232. /* always ensure these are zero, for drop through cases below */
  233. var->transp.offset = 0;
  234. var->transp.length = 0;
  235. switch (var->bits_per_pixel) {
  236. case 1:
  237. case 2:
  238. case 4:
  239. case 8:
  240. if (sfb->variant.palette[win->index] != 0) {
  241. /* non palletised, A:1,R:2,G:3,B:2 mode */
  242. var->red.offset = 4;
  243. var->green.offset = 2;
  244. var->blue.offset = 0;
  245. var->red.length = 5;
  246. var->green.length = 3;
  247. var->blue.length = 2;
  248. var->transp.offset = 7;
  249. var->transp.length = 1;
  250. } else {
  251. var->red.offset = 0;
  252. var->red.length = var->bits_per_pixel;
  253. var->green = var->red;
  254. var->blue = var->red;
  255. }
  256. break;
  257. case 19:
  258. /* 666 with one bit alpha/transparency */
  259. var->transp.offset = 18;
  260. var->transp.length = 1;
  261. case 18:
  262. var->bits_per_pixel = 32;
  263. /* 666 format */
  264. var->red.offset = 12;
  265. var->green.offset = 6;
  266. var->blue.offset = 0;
  267. var->red.length = 6;
  268. var->green.length = 6;
  269. var->blue.length = 6;
  270. break;
  271. case 16:
  272. /* 16 bpp, 565 format */
  273. var->red.offset = 11;
  274. var->green.offset = 5;
  275. var->blue.offset = 0;
  276. var->red.length = 5;
  277. var->green.length = 6;
  278. var->blue.length = 5;
  279. break;
  280. case 32:
  281. case 28:
  282. case 25:
  283. var->transp.length = var->bits_per_pixel - 24;
  284. var->transp.offset = 24;
  285. /* drop through */
  286. case 24:
  287. /* our 24bpp is unpacked, so 32bpp */
  288. var->bits_per_pixel = 32;
  289. var->red.offset = 16;
  290. var->red.length = 8;
  291. var->green.offset = 8;
  292. var->green.length = 8;
  293. var->blue.offset = 0;
  294. var->blue.length = 8;
  295. break;
  296. default:
  297. dev_err(sfb->dev, "invalid bpp\n");
  298. }
  299. dev_dbg(sfb->dev, "%s: verified parameters\n", __func__);
  300. return 0;
  301. }
  302. /**
  303. * s3c_fb_calc_pixclk() - calculate the divider to create the pixel clock.
  304. * @sfb: The hardware state.
  305. * @pixclock: The pixel clock wanted, in picoseconds.
  306. *
  307. * Given the specified pixel clock, work out the necessary divider to get
  308. * close to the output frequency.
  309. */
  310. static int s3c_fb_calc_pixclk(struct s3c_fb *sfb, unsigned int pixclk)
  311. {
  312. unsigned long clk;
  313. unsigned long long tmp;
  314. unsigned int result;
  315. if (sfb->variant.has_clksel)
  316. clk = clk_get_rate(sfb->bus_clk);
  317. else
  318. clk = clk_get_rate(sfb->lcd_clk);
  319. tmp = (unsigned long long)clk;
  320. tmp *= pixclk;
  321. do_div(tmp, 1000000000UL);
  322. result = (unsigned int)tmp / 1000;
  323. dev_dbg(sfb->dev, "pixclk=%u, clk=%lu, div=%d (%lu)\n",
  324. pixclk, clk, result, result ? clk / result : clk);
  325. return result;
  326. }
  327. /**
  328. * s3c_fb_align_word() - align pixel count to word boundary
  329. * @bpp: The number of bits per pixel
  330. * @pix: The value to be aligned.
  331. *
  332. * Align the given pixel count so that it will start on an 32bit word
  333. * boundary.
  334. */
  335. static int s3c_fb_align_word(unsigned int bpp, unsigned int pix)
  336. {
  337. int pix_per_word;
  338. if (bpp > 16)
  339. return pix;
  340. pix_per_word = (8 * 32) / bpp;
  341. return ALIGN(pix, pix_per_word);
  342. }
  343. /**
  344. * vidosd_set_size() - set OSD size for a window
  345. *
  346. * @win: the window to set OSD size for
  347. * @size: OSD size register value
  348. */
  349. static void vidosd_set_size(struct s3c_fb_win *win, u32 size)
  350. {
  351. struct s3c_fb *sfb = win->parent;
  352. /* OSD can be set up if osd_size_off != 0 for this window */
  353. if (win->variant.osd_size_off)
  354. writel(size, sfb->regs + OSD_BASE(win->index, sfb->variant)
  355. + win->variant.osd_size_off);
  356. }
  357. /**
  358. * vidosd_set_alpha() - set alpha transparency for a window
  359. *
  360. * @win: the window to set OSD size for
  361. * @alpha: alpha register value
  362. */
  363. static void vidosd_set_alpha(struct s3c_fb_win *win, u32 alpha)
  364. {
  365. struct s3c_fb *sfb = win->parent;
  366. if (win->variant.has_osd_alpha)
  367. writel(alpha, sfb->regs + VIDOSD_C(win->index, sfb->variant));
  368. }
  369. /**
  370. * shadow_protect_win() - disable updating values from shadow registers at vsync
  371. *
  372. * @win: window to protect registers for
  373. * @protect: 1 to protect (disable updates)
  374. */
  375. static void shadow_protect_win(struct s3c_fb_win *win, bool protect)
  376. {
  377. struct s3c_fb *sfb = win->parent;
  378. u32 reg;
  379. if (protect) {
  380. if (sfb->variant.has_prtcon) {
  381. writel(PRTCON_PROTECT, sfb->regs + PRTCON);
  382. } else if (sfb->variant.has_shadowcon) {
  383. reg = readl(sfb->regs + SHADOWCON);
  384. writel(reg | SHADOWCON_WINx_PROTECT(win->index),
  385. sfb->regs + SHADOWCON);
  386. }
  387. } else {
  388. if (sfb->variant.has_prtcon) {
  389. writel(0, sfb->regs + PRTCON);
  390. } else if (sfb->variant.has_shadowcon) {
  391. reg = readl(sfb->regs + SHADOWCON);
  392. writel(reg & ~SHADOWCON_WINx_PROTECT(win->index),
  393. sfb->regs + SHADOWCON);
  394. }
  395. }
  396. }
  397. /**
  398. * s3c_fb_enable() - Set the state of the main LCD output
  399. * @sfb: The main framebuffer state.
  400. * @enable: The state to set.
  401. */
  402. static void s3c_fb_enable(struct s3c_fb *sfb, int enable)
  403. {
  404. u32 vidcon0 = readl(sfb->regs + VIDCON0);
  405. if (enable && !sfb->output_on)
  406. pm_runtime_get_sync(sfb->dev);
  407. if (enable) {
  408. vidcon0 |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  409. } else {
  410. /* see the note in the framebuffer datasheet about
  411. * why you cannot take both of these bits down at the
  412. * same time. */
  413. if (vidcon0 & VIDCON0_ENVID) {
  414. vidcon0 |= VIDCON0_ENVID;
  415. vidcon0 &= ~VIDCON0_ENVID_F;
  416. }
  417. }
  418. writel(vidcon0, sfb->regs + VIDCON0);
  419. if (!enable && sfb->output_on)
  420. pm_runtime_put_sync(sfb->dev);
  421. sfb->output_on = enable;
  422. }
  423. /**
  424. * s3c_fb_set_par() - framebuffer request to set new framebuffer state.
  425. * @info: The framebuffer to change.
  426. *
  427. * Framebuffer layer request to set a new mode for the specified framebuffer
  428. */
  429. static int s3c_fb_set_par(struct fb_info *info)
  430. {
  431. struct fb_var_screeninfo *var = &info->var;
  432. struct s3c_fb_win *win = info->par;
  433. struct s3c_fb *sfb = win->parent;
  434. void __iomem *regs = sfb->regs;
  435. void __iomem *buf = regs;
  436. int win_no = win->index;
  437. u32 alpha = 0;
  438. u32 data;
  439. u32 pagewidth;
  440. dev_dbg(sfb->dev, "setting framebuffer parameters\n");
  441. pm_runtime_get_sync(sfb->dev);
  442. shadow_protect_win(win, 1);
  443. switch (var->bits_per_pixel) {
  444. case 32:
  445. case 24:
  446. case 16:
  447. case 12:
  448. info->fix.visual = FB_VISUAL_TRUECOLOR;
  449. break;
  450. case 8:
  451. if (win->variant.palette_sz >= 256)
  452. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  453. else
  454. info->fix.visual = FB_VISUAL_TRUECOLOR;
  455. break;
  456. case 1:
  457. info->fix.visual = FB_VISUAL_MONO01;
  458. break;
  459. default:
  460. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  461. break;
  462. }
  463. info->fix.line_length = (var->xres_virtual * var->bits_per_pixel) / 8;
  464. info->fix.xpanstep = info->var.xres_virtual > info->var.xres ? 1 : 0;
  465. info->fix.ypanstep = info->var.yres_virtual > info->var.yres ? 1 : 0;
  466. /* disable the window whilst we update it */
  467. writel(0, regs + WINCON(win_no));
  468. if (!sfb->output_on)
  469. s3c_fb_enable(sfb, 1);
  470. /* write the buffer address */
  471. /* start and end registers stride is 8 */
  472. buf = regs + win_no * 8;
  473. writel(info->fix.smem_start, buf + sfb->variant.buf_start);
  474. data = info->fix.smem_start + info->fix.line_length * var->yres;
  475. writel(data, buf + sfb->variant.buf_end);
  476. pagewidth = (var->xres * var->bits_per_pixel) >> 3;
  477. data = VIDW_BUF_SIZE_OFFSET(info->fix.line_length - pagewidth) |
  478. VIDW_BUF_SIZE_PAGEWIDTH(pagewidth) |
  479. VIDW_BUF_SIZE_OFFSET_E(info->fix.line_length - pagewidth) |
  480. VIDW_BUF_SIZE_PAGEWIDTH_E(pagewidth);
  481. writel(data, regs + sfb->variant.buf_size + (win_no * 4));
  482. /* write 'OSD' registers to control position of framebuffer */
  483. data = VIDOSDxA_TOPLEFT_X(0) | VIDOSDxA_TOPLEFT_Y(0) |
  484. VIDOSDxA_TOPLEFT_X_E(0) | VIDOSDxA_TOPLEFT_Y_E(0);
  485. writel(data, regs + VIDOSD_A(win_no, sfb->variant));
  486. data = VIDOSDxB_BOTRIGHT_X(s3c_fb_align_word(var->bits_per_pixel,
  487. var->xres - 1)) |
  488. VIDOSDxB_BOTRIGHT_Y(var->yres - 1) |
  489. VIDOSDxB_BOTRIGHT_X_E(s3c_fb_align_word(var->bits_per_pixel,
  490. var->xres - 1)) |
  491. VIDOSDxB_BOTRIGHT_Y_E(var->yres - 1);
  492. writel(data, regs + VIDOSD_B(win_no, sfb->variant));
  493. data = var->xres * var->yres;
  494. alpha = VIDISD14C_ALPHA1_R(0xf) |
  495. VIDISD14C_ALPHA1_G(0xf) |
  496. VIDISD14C_ALPHA1_B(0xf);
  497. vidosd_set_alpha(win, alpha);
  498. vidosd_set_size(win, data);
  499. /* Enable DMA channel for this window */
  500. if (sfb->variant.has_shadowcon) {
  501. data = readl(sfb->regs + SHADOWCON);
  502. data |= SHADOWCON_CHx_ENABLE(win_no);
  503. writel(data, sfb->regs + SHADOWCON);
  504. }
  505. data = WINCONx_ENWIN;
  506. sfb->enabled |= (1 << win->index);
  507. /* note, since we have to round up the bits-per-pixel, we end up
  508. * relying on the bitfield information for r/g/b/a to work out
  509. * exactly which mode of operation is intended. */
  510. switch (var->bits_per_pixel) {
  511. case 1:
  512. data |= WINCON0_BPPMODE_1BPP;
  513. data |= WINCONx_BITSWP;
  514. data |= WINCONx_BURSTLEN_4WORD;
  515. break;
  516. case 2:
  517. data |= WINCON0_BPPMODE_2BPP;
  518. data |= WINCONx_BITSWP;
  519. data |= WINCONx_BURSTLEN_8WORD;
  520. break;
  521. case 4:
  522. data |= WINCON0_BPPMODE_4BPP;
  523. data |= WINCONx_BITSWP;
  524. data |= WINCONx_BURSTLEN_8WORD;
  525. break;
  526. case 8:
  527. if (var->transp.length != 0)
  528. data |= WINCON1_BPPMODE_8BPP_1232;
  529. else
  530. data |= WINCON0_BPPMODE_8BPP_PALETTE;
  531. data |= WINCONx_BURSTLEN_8WORD;
  532. data |= WINCONx_BYTSWP;
  533. break;
  534. case 16:
  535. if (var->transp.length != 0)
  536. data |= WINCON1_BPPMODE_16BPP_A1555;
  537. else
  538. data |= WINCON0_BPPMODE_16BPP_565;
  539. data |= WINCONx_HAWSWP;
  540. data |= WINCONx_BURSTLEN_16WORD;
  541. break;
  542. case 24:
  543. case 32:
  544. if (var->red.length == 6) {
  545. if (var->transp.length != 0)
  546. data |= WINCON1_BPPMODE_19BPP_A1666;
  547. else
  548. data |= WINCON1_BPPMODE_18BPP_666;
  549. } else if (var->transp.length == 1)
  550. data |= WINCON1_BPPMODE_25BPP_A1888
  551. | WINCON1_BLD_PIX;
  552. else if ((var->transp.length == 4) ||
  553. (var->transp.length == 8))
  554. data |= WINCON1_BPPMODE_28BPP_A4888
  555. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  556. else
  557. data |= WINCON0_BPPMODE_24BPP_888;
  558. data |= WINCONx_WSWP;
  559. data |= WINCONx_BURSTLEN_16WORD;
  560. break;
  561. }
  562. /* Enable the colour keying for the window below this one */
  563. if (win_no > 0) {
  564. u32 keycon0_data = 0, keycon1_data = 0;
  565. void __iomem *keycon = regs + sfb->variant.keycon;
  566. keycon0_data = ~(WxKEYCON0_KEYBL_EN |
  567. WxKEYCON0_KEYEN_F |
  568. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  569. keycon1_data = WxKEYCON1_COLVAL(0xffffff);
  570. keycon += (win_no - 1) * 8;
  571. writel(keycon0_data, keycon + WKEYCON0);
  572. writel(keycon1_data, keycon + WKEYCON1);
  573. }
  574. writel(data, regs + sfb->variant.wincon + (win_no * 4));
  575. writel(0x0, regs + sfb->variant.winmap + (win_no * 4));
  576. /* Set alpha value width */
  577. if (sfb->variant.has_blendcon) {
  578. data = readl(sfb->regs + BLENDCON);
  579. data &= ~BLENDCON_NEW_MASK;
  580. if (var->transp.length > 4)
  581. data |= BLENDCON_NEW_8BIT_ALPHA_VALUE;
  582. else
  583. data |= BLENDCON_NEW_4BIT_ALPHA_VALUE;
  584. writel(data, sfb->regs + BLENDCON);
  585. }
  586. shadow_protect_win(win, 0);
  587. pm_runtime_put_sync(sfb->dev);
  588. return 0;
  589. }
  590. /**
  591. * s3c_fb_update_palette() - set or schedule a palette update.
  592. * @sfb: The hardware information.
  593. * @win: The window being updated.
  594. * @reg: The palette index being changed.
  595. * @value: The computed palette value.
  596. *
  597. * Change the value of a palette register, either by directly writing to
  598. * the palette (this requires the palette RAM to be disconnected from the
  599. * hardware whilst this is in progress) or schedule the update for later.
  600. *
  601. * At the moment, since we have no VSYNC interrupt support, we simply set
  602. * the palette entry directly.
  603. */
  604. static void s3c_fb_update_palette(struct s3c_fb *sfb,
  605. struct s3c_fb_win *win,
  606. unsigned int reg,
  607. u32 value)
  608. {
  609. void __iomem *palreg;
  610. u32 palcon;
  611. palreg = sfb->regs + sfb->variant.palette[win->index];
  612. dev_dbg(sfb->dev, "%s: win %d, reg %d (%p): %08x\n",
  613. __func__, win->index, reg, palreg, value);
  614. win->palette_buffer[reg] = value;
  615. palcon = readl(sfb->regs + WPALCON);
  616. writel(palcon | WPALCON_PAL_UPDATE, sfb->regs + WPALCON);
  617. if (win->variant.palette_16bpp)
  618. writew(value, palreg + (reg * 2));
  619. else
  620. writel(value, palreg + (reg * 4));
  621. writel(palcon, sfb->regs + WPALCON);
  622. }
  623. static inline unsigned int chan_to_field(unsigned int chan,
  624. struct fb_bitfield *bf)
  625. {
  626. chan &= 0xffff;
  627. chan >>= 16 - bf->length;
  628. return chan << bf->offset;
  629. }
  630. /**
  631. * s3c_fb_setcolreg() - framebuffer layer request to change palette.
  632. * @regno: The palette index to change.
  633. * @red: The red field for the palette data.
  634. * @green: The green field for the palette data.
  635. * @blue: The blue field for the palette data.
  636. * @trans: The transparency (alpha) field for the palette data.
  637. * @info: The framebuffer being changed.
  638. */
  639. static int s3c_fb_setcolreg(unsigned regno,
  640. unsigned red, unsigned green, unsigned blue,
  641. unsigned transp, struct fb_info *info)
  642. {
  643. struct s3c_fb_win *win = info->par;
  644. struct s3c_fb *sfb = win->parent;
  645. unsigned int val;
  646. dev_dbg(sfb->dev, "%s: win %d: %d => rgb=%d/%d/%d\n",
  647. __func__, win->index, regno, red, green, blue);
  648. pm_runtime_get_sync(sfb->dev);
  649. switch (info->fix.visual) {
  650. case FB_VISUAL_TRUECOLOR:
  651. /* true-colour, use pseudo-palette */
  652. if (regno < 16) {
  653. u32 *pal = info->pseudo_palette;
  654. val = chan_to_field(red, &info->var.red);
  655. val |= chan_to_field(green, &info->var.green);
  656. val |= chan_to_field(blue, &info->var.blue);
  657. pal[regno] = val;
  658. }
  659. break;
  660. case FB_VISUAL_PSEUDOCOLOR:
  661. if (regno < win->variant.palette_sz) {
  662. val = chan_to_field(red, &win->palette.r);
  663. val |= chan_to_field(green, &win->palette.g);
  664. val |= chan_to_field(blue, &win->palette.b);
  665. s3c_fb_update_palette(sfb, win, regno, val);
  666. }
  667. break;
  668. default:
  669. pm_runtime_put_sync(sfb->dev);
  670. return 1; /* unknown type */
  671. }
  672. pm_runtime_put_sync(sfb->dev);
  673. return 0;
  674. }
  675. /**
  676. * s3c_fb_blank() - blank or unblank the given window
  677. * @blank_mode: The blank state from FB_BLANK_*
  678. * @info: The framebuffer to blank.
  679. *
  680. * Framebuffer layer request to change the power state.
  681. */
  682. static int s3c_fb_blank(int blank_mode, struct fb_info *info)
  683. {
  684. struct s3c_fb_win *win = info->par;
  685. struct s3c_fb *sfb = win->parent;
  686. unsigned int index = win->index;
  687. u32 wincon;
  688. u32 output_on = sfb->output_on;
  689. dev_dbg(sfb->dev, "blank mode %d\n", blank_mode);
  690. pm_runtime_get_sync(sfb->dev);
  691. wincon = readl(sfb->regs + sfb->variant.wincon + (index * 4));
  692. switch (blank_mode) {
  693. case FB_BLANK_POWERDOWN:
  694. wincon &= ~WINCONx_ENWIN;
  695. sfb->enabled &= ~(1 << index);
  696. /* fall through to FB_BLANK_NORMAL */
  697. case FB_BLANK_NORMAL:
  698. /* disable the DMA and display 0x0 (black) */
  699. shadow_protect_win(win, 1);
  700. writel(WINxMAP_MAP | WINxMAP_MAP_COLOUR(0x0),
  701. sfb->regs + sfb->variant.winmap + (index * 4));
  702. shadow_protect_win(win, 0);
  703. break;
  704. case FB_BLANK_UNBLANK:
  705. shadow_protect_win(win, 1);
  706. writel(0x0, sfb->regs + sfb->variant.winmap + (index * 4));
  707. shadow_protect_win(win, 0);
  708. wincon |= WINCONx_ENWIN;
  709. sfb->enabled |= (1 << index);
  710. break;
  711. case FB_BLANK_VSYNC_SUSPEND:
  712. case FB_BLANK_HSYNC_SUSPEND:
  713. default:
  714. pm_runtime_put_sync(sfb->dev);
  715. return 1;
  716. }
  717. shadow_protect_win(win, 1);
  718. writel(wincon, sfb->regs + sfb->variant.wincon + (index * 4));
  719. /* Check the enabled state to see if we need to be running the
  720. * main LCD interface, as if there are no active windows then
  721. * it is highly likely that we also do not need to output
  722. * anything.
  723. */
  724. s3c_fb_enable(sfb, sfb->enabled ? 1 : 0);
  725. shadow_protect_win(win, 0);
  726. pm_runtime_put_sync(sfb->dev);
  727. return output_on == sfb->output_on;
  728. }
  729. /**
  730. * s3c_fb_pan_display() - Pan the display.
  731. *
  732. * Note that the offsets can be written to the device at any time, as their
  733. * values are latched at each vsync automatically. This also means that only
  734. * the last call to this function will have any effect on next vsync, but
  735. * there is no need to sleep waiting for it to prevent tearing.
  736. *
  737. * @var: The screen information to verify.
  738. * @info: The framebuffer device.
  739. */
  740. static int s3c_fb_pan_display(struct fb_var_screeninfo *var,
  741. struct fb_info *info)
  742. {
  743. struct s3c_fb_win *win = info->par;
  744. struct s3c_fb *sfb = win->parent;
  745. void __iomem *buf = sfb->regs + win->index * 8;
  746. unsigned int start_boff, end_boff;
  747. pm_runtime_get_sync(sfb->dev);
  748. /* Offset in bytes to the start of the displayed area */
  749. start_boff = var->yoffset * info->fix.line_length;
  750. /* X offset depends on the current bpp */
  751. if (info->var.bits_per_pixel >= 8) {
  752. start_boff += var->xoffset * (info->var.bits_per_pixel >> 3);
  753. } else {
  754. switch (info->var.bits_per_pixel) {
  755. case 4:
  756. start_boff += var->xoffset >> 1;
  757. break;
  758. case 2:
  759. start_boff += var->xoffset >> 2;
  760. break;
  761. case 1:
  762. start_boff += var->xoffset >> 3;
  763. break;
  764. default:
  765. dev_err(sfb->dev, "invalid bpp\n");
  766. pm_runtime_put_sync(sfb->dev);
  767. return -EINVAL;
  768. }
  769. }
  770. /* Offset in bytes to the end of the displayed area */
  771. end_boff = start_boff + info->var.yres * info->fix.line_length;
  772. /* Temporarily turn off per-vsync update from shadow registers until
  773. * both start and end addresses are updated to prevent corruption */
  774. shadow_protect_win(win, 1);
  775. writel(info->fix.smem_start + start_boff, buf + sfb->variant.buf_start);
  776. writel(info->fix.smem_start + end_boff, buf + sfb->variant.buf_end);
  777. shadow_protect_win(win, 0);
  778. pm_runtime_put_sync(sfb->dev);
  779. return 0;
  780. }
  781. /**
  782. * s3c_fb_enable_irq() - enable framebuffer interrupts
  783. * @sfb: main hardware state
  784. */
  785. static void s3c_fb_enable_irq(struct s3c_fb *sfb)
  786. {
  787. void __iomem *regs = sfb->regs;
  788. u32 irq_ctrl_reg;
  789. if (!test_and_set_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
  790. /* IRQ disabled, enable it */
  791. irq_ctrl_reg = readl(regs + VIDINTCON0);
  792. irq_ctrl_reg |= VIDINTCON0_INT_ENABLE;
  793. irq_ctrl_reg |= VIDINTCON0_INT_FRAME;
  794. irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL0_MASK;
  795. irq_ctrl_reg |= VIDINTCON0_FRAMESEL0_VSYNC;
  796. irq_ctrl_reg &= ~VIDINTCON0_FRAMESEL1_MASK;
  797. irq_ctrl_reg |= VIDINTCON0_FRAMESEL1_NONE;
  798. writel(irq_ctrl_reg, regs + VIDINTCON0);
  799. }
  800. }
  801. /**
  802. * s3c_fb_disable_irq() - disable framebuffer interrupts
  803. * @sfb: main hardware state
  804. */
  805. static void s3c_fb_disable_irq(struct s3c_fb *sfb)
  806. {
  807. void __iomem *regs = sfb->regs;
  808. u32 irq_ctrl_reg;
  809. if (test_and_clear_bit(S3C_FB_VSYNC_IRQ_EN, &sfb->irq_flags)) {
  810. /* IRQ enabled, disable it */
  811. irq_ctrl_reg = readl(regs + VIDINTCON0);
  812. irq_ctrl_reg &= ~VIDINTCON0_INT_FRAME;
  813. irq_ctrl_reg &= ~VIDINTCON0_INT_ENABLE;
  814. writel(irq_ctrl_reg, regs + VIDINTCON0);
  815. }
  816. }
  817. static irqreturn_t s3c_fb_irq(int irq, void *dev_id)
  818. {
  819. struct s3c_fb *sfb = dev_id;
  820. void __iomem *regs = sfb->regs;
  821. u32 irq_sts_reg;
  822. spin_lock(&sfb->slock);
  823. irq_sts_reg = readl(regs + VIDINTCON1);
  824. if (irq_sts_reg & VIDINTCON1_INT_FRAME) {
  825. /* VSYNC interrupt, accept it */
  826. writel(VIDINTCON1_INT_FRAME, regs + VIDINTCON1);
  827. sfb->vsync_info.count++;
  828. wake_up_interruptible(&sfb->vsync_info.wait);
  829. }
  830. /* We only support waiting for VSYNC for now, so it's safe
  831. * to always disable irqs here.
  832. */
  833. s3c_fb_disable_irq(sfb);
  834. spin_unlock(&sfb->slock);
  835. return IRQ_HANDLED;
  836. }
  837. /**
  838. * s3c_fb_wait_for_vsync() - sleep until next VSYNC interrupt or timeout
  839. * @sfb: main hardware state
  840. * @crtc: head index.
  841. */
  842. static int s3c_fb_wait_for_vsync(struct s3c_fb *sfb, u32 crtc)
  843. {
  844. unsigned long count;
  845. int ret;
  846. if (crtc != 0)
  847. return -ENODEV;
  848. pm_runtime_get_sync(sfb->dev);
  849. count = sfb->vsync_info.count;
  850. s3c_fb_enable_irq(sfb);
  851. ret = wait_event_interruptible_timeout(sfb->vsync_info.wait,
  852. count != sfb->vsync_info.count,
  853. msecs_to_jiffies(VSYNC_TIMEOUT_MSEC));
  854. pm_runtime_put_sync(sfb->dev);
  855. if (ret == 0)
  856. return -ETIMEDOUT;
  857. return 0;
  858. }
  859. static int s3c_fb_ioctl(struct fb_info *info, unsigned int cmd,
  860. unsigned long arg)
  861. {
  862. struct s3c_fb_win *win = info->par;
  863. struct s3c_fb *sfb = win->parent;
  864. int ret;
  865. u32 crtc;
  866. switch (cmd) {
  867. case FBIO_WAITFORVSYNC:
  868. if (get_user(crtc, (u32 __user *)arg)) {
  869. ret = -EFAULT;
  870. break;
  871. }
  872. ret = s3c_fb_wait_for_vsync(sfb, crtc);
  873. break;
  874. default:
  875. ret = -ENOTTY;
  876. }
  877. return ret;
  878. }
  879. static struct fb_ops s3c_fb_ops = {
  880. .owner = THIS_MODULE,
  881. .fb_check_var = s3c_fb_check_var,
  882. .fb_set_par = s3c_fb_set_par,
  883. .fb_blank = s3c_fb_blank,
  884. .fb_setcolreg = s3c_fb_setcolreg,
  885. .fb_fillrect = cfb_fillrect,
  886. .fb_copyarea = cfb_copyarea,
  887. .fb_imageblit = cfb_imageblit,
  888. .fb_pan_display = s3c_fb_pan_display,
  889. .fb_ioctl = s3c_fb_ioctl,
  890. };
  891. /**
  892. * s3c_fb_missing_pixclock() - calculates pixel clock
  893. * @mode: The video mode to change.
  894. *
  895. * Calculate the pixel clock when none has been given through platform data.
  896. */
  897. static void s3c_fb_missing_pixclock(struct fb_videomode *mode)
  898. {
  899. u64 pixclk = 1000000000000ULL;
  900. u32 div;
  901. div = mode->left_margin + mode->hsync_len + mode->right_margin +
  902. mode->xres;
  903. div *= mode->upper_margin + mode->vsync_len + mode->lower_margin +
  904. mode->yres;
  905. div *= mode->refresh ? : 60;
  906. do_div(pixclk, div);
  907. mode->pixclock = pixclk;
  908. }
  909. /**
  910. * s3c_fb_alloc_memory() - allocate display memory for framebuffer window
  911. * @sfb: The base resources for the hardware.
  912. * @win: The window to initialise memory for.
  913. *
  914. * Allocate memory for the given framebuffer.
  915. */
  916. static int __devinit s3c_fb_alloc_memory(struct s3c_fb *sfb,
  917. struct s3c_fb_win *win)
  918. {
  919. struct s3c_fb_pd_win *windata = win->windata;
  920. unsigned int real_size, virt_size, size;
  921. struct fb_info *fbi = win->fbinfo;
  922. dma_addr_t map_dma;
  923. dev_dbg(sfb->dev, "allocating memory for display\n");
  924. real_size = windata->xres * windata->yres;
  925. virt_size = windata->virtual_x * windata->virtual_y;
  926. dev_dbg(sfb->dev, "real_size=%u (%u.%u), virt_size=%u (%u.%u)\n",
  927. real_size, windata->xres, windata->yres,
  928. virt_size, windata->virtual_x, windata->virtual_y);
  929. size = (real_size > virt_size) ? real_size : virt_size;
  930. size *= (windata->max_bpp > 16) ? 32 : windata->max_bpp;
  931. size /= 8;
  932. fbi->fix.smem_len = size;
  933. size = PAGE_ALIGN(size);
  934. dev_dbg(sfb->dev, "want %u bytes for window\n", size);
  935. fbi->screen_base = dma_alloc_writecombine(sfb->dev, size,
  936. &map_dma, GFP_KERNEL);
  937. if (!fbi->screen_base)
  938. return -ENOMEM;
  939. dev_dbg(sfb->dev, "mapped %x to %p\n",
  940. (unsigned int)map_dma, fbi->screen_base);
  941. memset(fbi->screen_base, 0x0, size);
  942. fbi->fix.smem_start = map_dma;
  943. return 0;
  944. }
  945. /**
  946. * s3c_fb_free_memory() - free the display memory for the given window
  947. * @sfb: The base resources for the hardware.
  948. * @win: The window to free the display memory for.
  949. *
  950. * Free the display memory allocated by s3c_fb_alloc_memory().
  951. */
  952. static void s3c_fb_free_memory(struct s3c_fb *sfb, struct s3c_fb_win *win)
  953. {
  954. struct fb_info *fbi = win->fbinfo;
  955. if (fbi->screen_base)
  956. dma_free_writecombine(sfb->dev, PAGE_ALIGN(fbi->fix.smem_len),
  957. fbi->screen_base, fbi->fix.smem_start);
  958. }
  959. /**
  960. * s3c_fb_release_win() - release resources for a framebuffer window.
  961. * @win: The window to cleanup the resources for.
  962. *
  963. * Release the resources that where claimed for the hardware window,
  964. * such as the framebuffer instance and any memory claimed for it.
  965. */
  966. static void s3c_fb_release_win(struct s3c_fb *sfb, struct s3c_fb_win *win)
  967. {
  968. u32 data;
  969. if (win->fbinfo) {
  970. if (sfb->variant.has_shadowcon) {
  971. data = readl(sfb->regs + SHADOWCON);
  972. data &= ~SHADOWCON_CHx_ENABLE(win->index);
  973. data &= ~SHADOWCON_CHx_LOCAL_ENABLE(win->index);
  974. writel(data, sfb->regs + SHADOWCON);
  975. }
  976. unregister_framebuffer(win->fbinfo);
  977. if (win->fbinfo->cmap.len)
  978. fb_dealloc_cmap(&win->fbinfo->cmap);
  979. s3c_fb_free_memory(sfb, win);
  980. framebuffer_release(win->fbinfo);
  981. }
  982. }
  983. /**
  984. * s3c_fb_probe_win() - register an hardware window
  985. * @sfb: The base resources for the hardware
  986. * @variant: The variant information for this window.
  987. * @res: Pointer to where to place the resultant window.
  988. *
  989. * Allocate and do the basic initialisation for one of the hardware's graphics
  990. * windows.
  991. */
  992. static int __devinit s3c_fb_probe_win(struct s3c_fb *sfb, unsigned int win_no,
  993. struct s3c_fb_win_variant *variant,
  994. struct s3c_fb_win **res)
  995. {
  996. struct fb_var_screeninfo *var;
  997. struct fb_videomode initmode;
  998. struct s3c_fb_pd_win *windata;
  999. struct s3c_fb_win *win;
  1000. struct fb_info *fbinfo;
  1001. int palette_size;
  1002. int ret;
  1003. dev_dbg(sfb->dev, "probing window %d, variant %p\n", win_no, variant);
  1004. init_waitqueue_head(&sfb->vsync_info.wait);
  1005. palette_size = variant->palette_sz * 4;
  1006. fbinfo = framebuffer_alloc(sizeof(struct s3c_fb_win) +
  1007. palette_size * sizeof(u32), sfb->dev);
  1008. if (!fbinfo) {
  1009. dev_err(sfb->dev, "failed to allocate framebuffer\n");
  1010. return -ENOENT;
  1011. }
  1012. windata = sfb->pdata->win[win_no];
  1013. initmode = *sfb->pdata->vtiming;
  1014. WARN_ON(windata->max_bpp == 0);
  1015. WARN_ON(windata->xres == 0);
  1016. WARN_ON(windata->yres == 0);
  1017. win = fbinfo->par;
  1018. *res = win;
  1019. var = &fbinfo->var;
  1020. win->variant = *variant;
  1021. win->fbinfo = fbinfo;
  1022. win->parent = sfb;
  1023. win->windata = windata;
  1024. win->index = win_no;
  1025. win->palette_buffer = (u32 *)(win + 1);
  1026. ret = s3c_fb_alloc_memory(sfb, win);
  1027. if (ret) {
  1028. dev_err(sfb->dev, "failed to allocate display memory\n");
  1029. return ret;
  1030. }
  1031. /* setup the r/b/g positions for the window's palette */
  1032. if (win->variant.palette_16bpp) {
  1033. /* Set RGB 5:6:5 as default */
  1034. win->palette.r.offset = 11;
  1035. win->palette.r.length = 5;
  1036. win->palette.g.offset = 5;
  1037. win->palette.g.length = 6;
  1038. win->palette.b.offset = 0;
  1039. win->palette.b.length = 5;
  1040. } else {
  1041. /* Set 8bpp or 8bpp and 1bit alpha */
  1042. win->palette.r.offset = 16;
  1043. win->palette.r.length = 8;
  1044. win->palette.g.offset = 8;
  1045. win->palette.g.length = 8;
  1046. win->palette.b.offset = 0;
  1047. win->palette.b.length = 8;
  1048. }
  1049. /* setup the initial video mode from the window */
  1050. initmode.xres = windata->xres;
  1051. initmode.yres = windata->yres;
  1052. fb_videomode_to_var(&fbinfo->var, &initmode);
  1053. fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
  1054. fbinfo->fix.accel = FB_ACCEL_NONE;
  1055. fbinfo->var.activate = FB_ACTIVATE_NOW;
  1056. fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
  1057. fbinfo->var.bits_per_pixel = windata->default_bpp;
  1058. fbinfo->fbops = &s3c_fb_ops;
  1059. fbinfo->flags = FBINFO_FLAG_DEFAULT;
  1060. fbinfo->pseudo_palette = &win->pseudo_palette;
  1061. /* prepare to actually start the framebuffer */
  1062. ret = s3c_fb_check_var(&fbinfo->var, fbinfo);
  1063. if (ret < 0) {
  1064. dev_err(sfb->dev, "check_var failed on initial video params\n");
  1065. return ret;
  1066. }
  1067. /* create initial colour map */
  1068. ret = fb_alloc_cmap(&fbinfo->cmap, win->variant.palette_sz, 1);
  1069. if (ret == 0)
  1070. fb_set_cmap(&fbinfo->cmap, fbinfo);
  1071. else
  1072. dev_err(sfb->dev, "failed to allocate fb cmap\n");
  1073. s3c_fb_set_par(fbinfo);
  1074. dev_dbg(sfb->dev, "about to register framebuffer\n");
  1075. /* run the check_var and set_par on our configuration. */
  1076. ret = register_framebuffer(fbinfo);
  1077. if (ret < 0) {
  1078. dev_err(sfb->dev, "failed to register framebuffer\n");
  1079. return ret;
  1080. }
  1081. dev_info(sfb->dev, "window %d: fb %s\n", win_no, fbinfo->fix.id);
  1082. return 0;
  1083. }
  1084. /**
  1085. * s3c_fb_set_rgb_timing() - set video timing for rgb interface.
  1086. * @sfb: The base resources for the hardware.
  1087. *
  1088. * Set horizontal and vertical lcd rgb interface timing.
  1089. */
  1090. static void s3c_fb_set_rgb_timing(struct s3c_fb *sfb)
  1091. {
  1092. struct fb_videomode *vmode = sfb->pdata->vtiming;
  1093. void __iomem *regs = sfb->regs;
  1094. int clkdiv;
  1095. u32 data;
  1096. if (!vmode->pixclock)
  1097. s3c_fb_missing_pixclock(vmode);
  1098. clkdiv = s3c_fb_calc_pixclk(sfb, vmode->pixclock);
  1099. data = sfb->pdata->vidcon0;
  1100. data &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  1101. if (clkdiv > 1)
  1102. data |= VIDCON0_CLKVAL_F(clkdiv-1) | VIDCON0_CLKDIR;
  1103. else
  1104. data &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  1105. if (sfb->variant.is_2443)
  1106. data |= (1 << 5);
  1107. writel(data, regs + VIDCON0);
  1108. data = VIDTCON0_VBPD(vmode->upper_margin - 1) |
  1109. VIDTCON0_VFPD(vmode->lower_margin - 1) |
  1110. VIDTCON0_VSPW(vmode->vsync_len - 1);
  1111. writel(data, regs + sfb->variant.vidtcon);
  1112. data = VIDTCON1_HBPD(vmode->left_margin - 1) |
  1113. VIDTCON1_HFPD(vmode->right_margin - 1) |
  1114. VIDTCON1_HSPW(vmode->hsync_len - 1);
  1115. writel(data, regs + sfb->variant.vidtcon + 4);
  1116. data = VIDTCON2_LINEVAL(vmode->yres - 1) |
  1117. VIDTCON2_HOZVAL(vmode->xres - 1) |
  1118. VIDTCON2_LINEVAL_E(vmode->yres - 1) |
  1119. VIDTCON2_HOZVAL_E(vmode->xres - 1);
  1120. writel(data, regs + sfb->variant.vidtcon + 8);
  1121. }
  1122. /**
  1123. * s3c_fb_clear_win() - clear hardware window registers.
  1124. * @sfb: The base resources for the hardware.
  1125. * @win: The window to process.
  1126. *
  1127. * Reset the specific window registers to a known state.
  1128. */
  1129. static void s3c_fb_clear_win(struct s3c_fb *sfb, int win)
  1130. {
  1131. void __iomem *regs = sfb->regs;
  1132. u32 reg;
  1133. writel(0, regs + sfb->variant.wincon + (win * 4));
  1134. writel(0, regs + VIDOSD_A(win, sfb->variant));
  1135. writel(0, regs + VIDOSD_B(win, sfb->variant));
  1136. writel(0, regs + VIDOSD_C(win, sfb->variant));
  1137. if (sfb->variant.has_shadowcon) {
  1138. reg = readl(sfb->regs + SHADOWCON);
  1139. reg &= ~(SHADOWCON_WINx_PROTECT(win) |
  1140. SHADOWCON_CHx_ENABLE(win) |
  1141. SHADOWCON_CHx_LOCAL_ENABLE(win));
  1142. writel(reg, sfb->regs + SHADOWCON);
  1143. }
  1144. }
  1145. static int __devinit s3c_fb_probe(struct platform_device *pdev)
  1146. {
  1147. const struct platform_device_id *platid;
  1148. struct s3c_fb_driverdata *fbdrv;
  1149. struct device *dev = &pdev->dev;
  1150. struct s3c_fb_platdata *pd;
  1151. struct s3c_fb *sfb;
  1152. struct resource *res;
  1153. int win;
  1154. int ret = 0;
  1155. u32 reg;
  1156. platid = platform_get_device_id(pdev);
  1157. fbdrv = (struct s3c_fb_driverdata *)platid->driver_data;
  1158. if (fbdrv->variant.nr_windows > S3C_FB_MAX_WIN) {
  1159. dev_err(dev, "too many windows, cannot attach\n");
  1160. return -EINVAL;
  1161. }
  1162. pd = pdev->dev.platform_data;
  1163. if (!pd) {
  1164. dev_err(dev, "no platform data specified\n");
  1165. return -EINVAL;
  1166. }
  1167. sfb = devm_kzalloc(dev, sizeof(struct s3c_fb), GFP_KERNEL);
  1168. if (!sfb) {
  1169. dev_err(dev, "no memory for framebuffers\n");
  1170. return -ENOMEM;
  1171. }
  1172. dev_dbg(dev, "allocate new framebuffer %p\n", sfb);
  1173. sfb->dev = dev;
  1174. sfb->pdata = pd;
  1175. sfb->variant = fbdrv->variant;
  1176. spin_lock_init(&sfb->slock);
  1177. sfb->bus_clk = devm_clk_get(dev, "lcd");
  1178. if (IS_ERR(sfb->bus_clk)) {
  1179. dev_err(dev, "failed to get bus clock\n");
  1180. return PTR_ERR(sfb->bus_clk);
  1181. }
  1182. clk_prepare_enable(sfb->bus_clk);
  1183. if (!sfb->variant.has_clksel) {
  1184. sfb->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  1185. if (IS_ERR(sfb->lcd_clk)) {
  1186. dev_err(dev, "failed to get lcd clock\n");
  1187. ret = PTR_ERR(sfb->lcd_clk);
  1188. goto err_bus_clk;
  1189. }
  1190. clk_prepare_enable(sfb->lcd_clk);
  1191. }
  1192. pm_runtime_enable(sfb->dev);
  1193. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1194. sfb->regs = devm_request_and_ioremap(dev, res);
  1195. if (!sfb->regs) {
  1196. dev_err(dev, "failed to map registers\n");
  1197. ret = -ENXIO;
  1198. goto err_lcd_clk;
  1199. }
  1200. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1201. if (!res) {
  1202. dev_err(dev, "failed to acquire irq resource\n");
  1203. ret = -ENOENT;
  1204. goto err_lcd_clk;
  1205. }
  1206. sfb->irq_no = res->start;
  1207. ret = devm_request_irq(dev, sfb->irq_no, s3c_fb_irq,
  1208. 0, "s3c_fb", sfb);
  1209. if (ret) {
  1210. dev_err(dev, "irq request failed\n");
  1211. goto err_lcd_clk;
  1212. }
  1213. dev_dbg(dev, "got resources (regs %p), probing windows\n", sfb->regs);
  1214. platform_set_drvdata(pdev, sfb);
  1215. pm_runtime_get_sync(sfb->dev);
  1216. /* setup gpio and output polarity controls */
  1217. pd->setup_gpio();
  1218. writel(pd->vidcon1, sfb->regs + VIDCON1);
  1219. /* set video clock running at under-run */
  1220. if (sfb->variant.has_fixvclk) {
  1221. reg = readl(sfb->regs + VIDCON1);
  1222. reg &= ~VIDCON1_VCLK_MASK;
  1223. reg |= VIDCON1_VCLK_RUN;
  1224. writel(reg, sfb->regs + VIDCON1);
  1225. }
  1226. /* zero all windows before we do anything */
  1227. for (win = 0; win < fbdrv->variant.nr_windows; win++)
  1228. s3c_fb_clear_win(sfb, win);
  1229. /* initialise colour key controls */
  1230. for (win = 0; win < (fbdrv->variant.nr_windows - 1); win++) {
  1231. void __iomem *regs = sfb->regs + sfb->variant.keycon;
  1232. regs += (win * 8);
  1233. writel(0xffffff, regs + WKEYCON0);
  1234. writel(0xffffff, regs + WKEYCON1);
  1235. }
  1236. s3c_fb_set_rgb_timing(sfb);
  1237. /* we have the register setup, start allocating framebuffers */
  1238. for (win = 0; win < fbdrv->variant.nr_windows; win++) {
  1239. if (!pd->win[win])
  1240. continue;
  1241. ret = s3c_fb_probe_win(sfb, win, fbdrv->win[win],
  1242. &sfb->windows[win]);
  1243. if (ret < 0) {
  1244. dev_err(dev, "failed to create window %d\n", win);
  1245. for (; win >= 0; win--)
  1246. s3c_fb_release_win(sfb, sfb->windows[win]);
  1247. goto err_pm_runtime;
  1248. }
  1249. }
  1250. platform_set_drvdata(pdev, sfb);
  1251. pm_runtime_put_sync(sfb->dev);
  1252. return 0;
  1253. err_pm_runtime:
  1254. pm_runtime_put_sync(sfb->dev);
  1255. err_lcd_clk:
  1256. pm_runtime_disable(sfb->dev);
  1257. if (!sfb->variant.has_clksel)
  1258. clk_disable_unprepare(sfb->lcd_clk);
  1259. err_bus_clk:
  1260. clk_disable_unprepare(sfb->bus_clk);
  1261. return ret;
  1262. }
  1263. /**
  1264. * s3c_fb_remove() - Cleanup on module finalisation
  1265. * @pdev: The platform device we are bound to.
  1266. *
  1267. * Shutdown and then release all the resources that the driver allocated
  1268. * on initialisation.
  1269. */
  1270. static int __devexit s3c_fb_remove(struct platform_device *pdev)
  1271. {
  1272. struct s3c_fb *sfb = platform_get_drvdata(pdev);
  1273. int win;
  1274. pm_runtime_get_sync(sfb->dev);
  1275. for (win = 0; win < S3C_FB_MAX_WIN; win++)
  1276. if (sfb->windows[win])
  1277. s3c_fb_release_win(sfb, sfb->windows[win]);
  1278. if (!sfb->variant.has_clksel)
  1279. clk_disable_unprepare(sfb->lcd_clk);
  1280. clk_disable_unprepare(sfb->bus_clk);
  1281. pm_runtime_put_sync(sfb->dev);
  1282. pm_runtime_disable(sfb->dev);
  1283. return 0;
  1284. }
  1285. #ifdef CONFIG_PM_SLEEP
  1286. static int s3c_fb_suspend(struct device *dev)
  1287. {
  1288. struct platform_device *pdev = to_platform_device(dev);
  1289. struct s3c_fb *sfb = platform_get_drvdata(pdev);
  1290. struct s3c_fb_win *win;
  1291. int win_no;
  1292. pm_runtime_get_sync(sfb->dev);
  1293. for (win_no = S3C_FB_MAX_WIN - 1; win_no >= 0; win_no--) {
  1294. win = sfb->windows[win_no];
  1295. if (!win)
  1296. continue;
  1297. /* use the blank function to push into power-down */
  1298. s3c_fb_blank(FB_BLANK_POWERDOWN, win->fbinfo);
  1299. }
  1300. if (!sfb->variant.has_clksel)
  1301. clk_disable_unprepare(sfb->lcd_clk);
  1302. clk_disable_unprepare(sfb->bus_clk);
  1303. pm_runtime_put_sync(sfb->dev);
  1304. return 0;
  1305. }
  1306. static int s3c_fb_resume(struct device *dev)
  1307. {
  1308. struct platform_device *pdev = to_platform_device(dev);
  1309. struct s3c_fb *sfb = platform_get_drvdata(pdev);
  1310. struct s3c_fb_platdata *pd = sfb->pdata;
  1311. struct s3c_fb_win *win;
  1312. int win_no;
  1313. u32 reg;
  1314. pm_runtime_get_sync(sfb->dev);
  1315. clk_prepare_enable(sfb->bus_clk);
  1316. if (!sfb->variant.has_clksel)
  1317. clk_prepare_enable(sfb->lcd_clk);
  1318. /* setup gpio and output polarity controls */
  1319. pd->setup_gpio();
  1320. writel(pd->vidcon1, sfb->regs + VIDCON1);
  1321. /* set video clock running at under-run */
  1322. if (sfb->variant.has_fixvclk) {
  1323. reg = readl(sfb->regs + VIDCON1);
  1324. reg &= ~VIDCON1_VCLK_MASK;
  1325. reg |= VIDCON1_VCLK_RUN;
  1326. writel(reg, sfb->regs + VIDCON1);
  1327. }
  1328. /* zero all windows before we do anything */
  1329. for (win_no = 0; win_no < sfb->variant.nr_windows; win_no++)
  1330. s3c_fb_clear_win(sfb, win_no);
  1331. for (win_no = 0; win_no < sfb->variant.nr_windows - 1; win_no++) {
  1332. void __iomem *regs = sfb->regs + sfb->variant.keycon;
  1333. win = sfb->windows[win_no];
  1334. if (!win)
  1335. continue;
  1336. shadow_protect_win(win, 1);
  1337. regs += (win_no * 8);
  1338. writel(0xffffff, regs + WKEYCON0);
  1339. writel(0xffffff, regs + WKEYCON1);
  1340. shadow_protect_win(win, 0);
  1341. }
  1342. s3c_fb_set_rgb_timing(sfb);
  1343. /* restore framebuffers */
  1344. for (win_no = 0; win_no < S3C_FB_MAX_WIN; win_no++) {
  1345. win = sfb->windows[win_no];
  1346. if (!win)
  1347. continue;
  1348. dev_dbg(&pdev->dev, "resuming window %d\n", win_no);
  1349. s3c_fb_set_par(win->fbinfo);
  1350. }
  1351. pm_runtime_put_sync(sfb->dev);
  1352. return 0;
  1353. }
  1354. #endif
  1355. #ifdef CONFIG_PM_RUNTIME
  1356. static int s3c_fb_runtime_suspend(struct device *dev)
  1357. {
  1358. struct platform_device *pdev = to_platform_device(dev);
  1359. struct s3c_fb *sfb = platform_get_drvdata(pdev);
  1360. if (!sfb->variant.has_clksel)
  1361. clk_disable_unprepare(sfb->lcd_clk);
  1362. clk_disable_unprepare(sfb->bus_clk);
  1363. return 0;
  1364. }
  1365. static int s3c_fb_runtime_resume(struct device *dev)
  1366. {
  1367. struct platform_device *pdev = to_platform_device(dev);
  1368. struct s3c_fb *sfb = platform_get_drvdata(pdev);
  1369. struct s3c_fb_platdata *pd = sfb->pdata;
  1370. clk_prepare_enable(sfb->bus_clk);
  1371. if (!sfb->variant.has_clksel)
  1372. clk_prepare_enable(sfb->lcd_clk);
  1373. /* setup gpio and output polarity controls */
  1374. pd->setup_gpio();
  1375. writel(pd->vidcon1, sfb->regs + VIDCON1);
  1376. return 0;
  1377. }
  1378. #endif
  1379. #define VALID_BPP124 (VALID_BPP(1) | VALID_BPP(2) | VALID_BPP(4))
  1380. #define VALID_BPP1248 (VALID_BPP124 | VALID_BPP(8))
  1381. static struct s3c_fb_win_variant s3c_fb_data_64xx_wins[] = {
  1382. [0] = {
  1383. .has_osd_c = 1,
  1384. .osd_size_off = 0x8,
  1385. .palette_sz = 256,
  1386. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1387. VALID_BPP(18) | VALID_BPP(24)),
  1388. },
  1389. [1] = {
  1390. .has_osd_c = 1,
  1391. .has_osd_d = 1,
  1392. .osd_size_off = 0xc,
  1393. .has_osd_alpha = 1,
  1394. .palette_sz = 256,
  1395. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1396. VALID_BPP(18) | VALID_BPP(19) |
  1397. VALID_BPP(24) | VALID_BPP(25) |
  1398. VALID_BPP(28)),
  1399. },
  1400. [2] = {
  1401. .has_osd_c = 1,
  1402. .has_osd_d = 1,
  1403. .osd_size_off = 0xc,
  1404. .has_osd_alpha = 1,
  1405. .palette_sz = 16,
  1406. .palette_16bpp = 1,
  1407. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1408. VALID_BPP(18) | VALID_BPP(19) |
  1409. VALID_BPP(24) | VALID_BPP(25) |
  1410. VALID_BPP(28)),
  1411. },
  1412. [3] = {
  1413. .has_osd_c = 1,
  1414. .has_osd_alpha = 1,
  1415. .palette_sz = 16,
  1416. .palette_16bpp = 1,
  1417. .valid_bpp = (VALID_BPP124 | VALID_BPP(16) |
  1418. VALID_BPP(18) | VALID_BPP(19) |
  1419. VALID_BPP(24) | VALID_BPP(25) |
  1420. VALID_BPP(28)),
  1421. },
  1422. [4] = {
  1423. .has_osd_c = 1,
  1424. .has_osd_alpha = 1,
  1425. .palette_sz = 4,
  1426. .palette_16bpp = 1,
  1427. .valid_bpp = (VALID_BPP(1) | VALID_BPP(2) |
  1428. VALID_BPP(16) | VALID_BPP(18) |
  1429. VALID_BPP(19) | VALID_BPP(24) |
  1430. VALID_BPP(25) | VALID_BPP(28)),
  1431. },
  1432. };
  1433. static struct s3c_fb_win_variant s3c_fb_data_s5p_wins[] = {
  1434. [0] = {
  1435. .has_osd_c = 1,
  1436. .osd_size_off = 0x8,
  1437. .palette_sz = 256,
  1438. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1439. VALID_BPP(15) | VALID_BPP(16) |
  1440. VALID_BPP(18) | VALID_BPP(19) |
  1441. VALID_BPP(24) | VALID_BPP(25) |
  1442. VALID_BPP(32)),
  1443. },
  1444. [1] = {
  1445. .has_osd_c = 1,
  1446. .has_osd_d = 1,
  1447. .osd_size_off = 0xc,
  1448. .has_osd_alpha = 1,
  1449. .palette_sz = 256,
  1450. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1451. VALID_BPP(15) | VALID_BPP(16) |
  1452. VALID_BPP(18) | VALID_BPP(19) |
  1453. VALID_BPP(24) | VALID_BPP(25) |
  1454. VALID_BPP(32)),
  1455. },
  1456. [2] = {
  1457. .has_osd_c = 1,
  1458. .has_osd_d = 1,
  1459. .osd_size_off = 0xc,
  1460. .has_osd_alpha = 1,
  1461. .palette_sz = 256,
  1462. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1463. VALID_BPP(15) | VALID_BPP(16) |
  1464. VALID_BPP(18) | VALID_BPP(19) |
  1465. VALID_BPP(24) | VALID_BPP(25) |
  1466. VALID_BPP(32)),
  1467. },
  1468. [3] = {
  1469. .has_osd_c = 1,
  1470. .has_osd_alpha = 1,
  1471. .palette_sz = 256,
  1472. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1473. VALID_BPP(15) | VALID_BPP(16) |
  1474. VALID_BPP(18) | VALID_BPP(19) |
  1475. VALID_BPP(24) | VALID_BPP(25) |
  1476. VALID_BPP(32)),
  1477. },
  1478. [4] = {
  1479. .has_osd_c = 1,
  1480. .has_osd_alpha = 1,
  1481. .palette_sz = 256,
  1482. .valid_bpp = (VALID_BPP1248 | VALID_BPP(13) |
  1483. VALID_BPP(15) | VALID_BPP(16) |
  1484. VALID_BPP(18) | VALID_BPP(19) |
  1485. VALID_BPP(24) | VALID_BPP(25) |
  1486. VALID_BPP(32)),
  1487. },
  1488. };
  1489. static struct s3c_fb_driverdata s3c_fb_data_64xx = {
  1490. .variant = {
  1491. .nr_windows = 5,
  1492. .vidtcon = VIDTCON0,
  1493. .wincon = WINCON(0),
  1494. .winmap = WINxMAP(0),
  1495. .keycon = WKEYCON,
  1496. .osd = VIDOSD_BASE,
  1497. .osd_stride = 16,
  1498. .buf_start = VIDW_BUF_START(0),
  1499. .buf_size = VIDW_BUF_SIZE(0),
  1500. .buf_end = VIDW_BUF_END(0),
  1501. .palette = {
  1502. [0] = 0x400,
  1503. [1] = 0x800,
  1504. [2] = 0x300,
  1505. [3] = 0x320,
  1506. [4] = 0x340,
  1507. },
  1508. .has_prtcon = 1,
  1509. .has_clksel = 1,
  1510. },
  1511. .win[0] = &s3c_fb_data_64xx_wins[0],
  1512. .win[1] = &s3c_fb_data_64xx_wins[1],
  1513. .win[2] = &s3c_fb_data_64xx_wins[2],
  1514. .win[3] = &s3c_fb_data_64xx_wins[3],
  1515. .win[4] = &s3c_fb_data_64xx_wins[4],
  1516. };
  1517. static struct s3c_fb_driverdata s3c_fb_data_s5pc100 = {
  1518. .variant = {
  1519. .nr_windows = 5,
  1520. .vidtcon = VIDTCON0,
  1521. .wincon = WINCON(0),
  1522. .winmap = WINxMAP(0),
  1523. .keycon = WKEYCON,
  1524. .osd = VIDOSD_BASE,
  1525. .osd_stride = 16,
  1526. .buf_start = VIDW_BUF_START(0),
  1527. .buf_size = VIDW_BUF_SIZE(0),
  1528. .buf_end = VIDW_BUF_END(0),
  1529. .palette = {
  1530. [0] = 0x2400,
  1531. [1] = 0x2800,
  1532. [2] = 0x2c00,
  1533. [3] = 0x3000,
  1534. [4] = 0x3400,
  1535. },
  1536. .has_prtcon = 1,
  1537. .has_blendcon = 1,
  1538. .has_clksel = 1,
  1539. },
  1540. .win[0] = &s3c_fb_data_s5p_wins[0],
  1541. .win[1] = &s3c_fb_data_s5p_wins[1],
  1542. .win[2] = &s3c_fb_data_s5p_wins[2],
  1543. .win[3] = &s3c_fb_data_s5p_wins[3],
  1544. .win[4] = &s3c_fb_data_s5p_wins[4],
  1545. };
  1546. static struct s3c_fb_driverdata s3c_fb_data_s5pv210 = {
  1547. .variant = {
  1548. .nr_windows = 5,
  1549. .vidtcon = VIDTCON0,
  1550. .wincon = WINCON(0),
  1551. .winmap = WINxMAP(0),
  1552. .keycon = WKEYCON,
  1553. .osd = VIDOSD_BASE,
  1554. .osd_stride = 16,
  1555. .buf_start = VIDW_BUF_START(0),
  1556. .buf_size = VIDW_BUF_SIZE(0),
  1557. .buf_end = VIDW_BUF_END(0),
  1558. .palette = {
  1559. [0] = 0x2400,
  1560. [1] = 0x2800,
  1561. [2] = 0x2c00,
  1562. [3] = 0x3000,
  1563. [4] = 0x3400,
  1564. },
  1565. .has_shadowcon = 1,
  1566. .has_blendcon = 1,
  1567. .has_clksel = 1,
  1568. .has_fixvclk = 1,
  1569. },
  1570. .win[0] = &s3c_fb_data_s5p_wins[0],
  1571. .win[1] = &s3c_fb_data_s5p_wins[1],
  1572. .win[2] = &s3c_fb_data_s5p_wins[2],
  1573. .win[3] = &s3c_fb_data_s5p_wins[3],
  1574. .win[4] = &s3c_fb_data_s5p_wins[4],
  1575. };
  1576. static struct s3c_fb_driverdata s3c_fb_data_exynos4 = {
  1577. .variant = {
  1578. .nr_windows = 5,
  1579. .vidtcon = VIDTCON0,
  1580. .wincon = WINCON(0),
  1581. .winmap = WINxMAP(0),
  1582. .keycon = WKEYCON,
  1583. .osd = VIDOSD_BASE,
  1584. .osd_stride = 16,
  1585. .buf_start = VIDW_BUF_START(0),
  1586. .buf_size = VIDW_BUF_SIZE(0),
  1587. .buf_end = VIDW_BUF_END(0),
  1588. .palette = {
  1589. [0] = 0x2400,
  1590. [1] = 0x2800,
  1591. [2] = 0x2c00,
  1592. [3] = 0x3000,
  1593. [4] = 0x3400,
  1594. },
  1595. .has_shadowcon = 1,
  1596. .has_blendcon = 1,
  1597. .has_fixvclk = 1,
  1598. },
  1599. .win[0] = &s3c_fb_data_s5p_wins[0],
  1600. .win[1] = &s3c_fb_data_s5p_wins[1],
  1601. .win[2] = &s3c_fb_data_s5p_wins[2],
  1602. .win[3] = &s3c_fb_data_s5p_wins[3],
  1603. .win[4] = &s3c_fb_data_s5p_wins[4],
  1604. };
  1605. static struct s3c_fb_driverdata s3c_fb_data_exynos5 = {
  1606. .variant = {
  1607. .nr_windows = 5,
  1608. .vidtcon = VIDTCON0,
  1609. .wincon = WINCON(0),
  1610. .winmap = WINxMAP(0),
  1611. .keycon = WKEYCON,
  1612. .osd = VIDOSD_BASE,
  1613. .osd_stride = 16,
  1614. .buf_start = VIDW_BUF_START(0),
  1615. .buf_size = VIDW_BUF_SIZE(0),
  1616. .buf_end = VIDW_BUF_END(0),
  1617. .palette = {
  1618. [0] = 0x2400,
  1619. [1] = 0x2800,
  1620. [2] = 0x2c00,
  1621. [3] = 0x3000,
  1622. [4] = 0x3400,
  1623. },
  1624. .has_shadowcon = 1,
  1625. .has_blendcon = 1,
  1626. .has_fixvclk = 1,
  1627. },
  1628. .win[0] = &s3c_fb_data_s5p_wins[0],
  1629. .win[1] = &s3c_fb_data_s5p_wins[1],
  1630. .win[2] = &s3c_fb_data_s5p_wins[2],
  1631. .win[3] = &s3c_fb_data_s5p_wins[3],
  1632. .win[4] = &s3c_fb_data_s5p_wins[4],
  1633. };
  1634. /* S3C2443/S3C2416 style hardware */
  1635. static struct s3c_fb_driverdata s3c_fb_data_s3c2443 = {
  1636. .variant = {
  1637. .nr_windows = 2,
  1638. .is_2443 = 1,
  1639. .vidtcon = 0x08,
  1640. .wincon = 0x14,
  1641. .winmap = 0xd0,
  1642. .keycon = 0xb0,
  1643. .osd = 0x28,
  1644. .osd_stride = 12,
  1645. .buf_start = 0x64,
  1646. .buf_size = 0x94,
  1647. .buf_end = 0x7c,
  1648. .palette = {
  1649. [0] = 0x400,
  1650. [1] = 0x800,
  1651. },
  1652. .has_clksel = 1,
  1653. },
  1654. .win[0] = &(struct s3c_fb_win_variant) {
  1655. .palette_sz = 256,
  1656. .valid_bpp = VALID_BPP1248 | VALID_BPP(16) | VALID_BPP(24),
  1657. },
  1658. .win[1] = &(struct s3c_fb_win_variant) {
  1659. .has_osd_c = 1,
  1660. .has_osd_alpha = 1,
  1661. .palette_sz = 256,
  1662. .valid_bpp = (VALID_BPP1248 | VALID_BPP(16) |
  1663. VALID_BPP(18) | VALID_BPP(19) |
  1664. VALID_BPP(24) | VALID_BPP(25) |
  1665. VALID_BPP(28)),
  1666. },
  1667. };
  1668. static struct s3c_fb_driverdata s3c_fb_data_s5p64x0 = {
  1669. .variant = {
  1670. .nr_windows = 3,
  1671. .vidtcon = VIDTCON0,
  1672. .wincon = WINCON(0),
  1673. .winmap = WINxMAP(0),
  1674. .keycon = WKEYCON,
  1675. .osd = VIDOSD_BASE,
  1676. .osd_stride = 16,
  1677. .buf_start = VIDW_BUF_START(0),
  1678. .buf_size = VIDW_BUF_SIZE(0),
  1679. .buf_end = VIDW_BUF_END(0),
  1680. .palette = {
  1681. [0] = 0x2400,
  1682. [1] = 0x2800,
  1683. [2] = 0x2c00,
  1684. },
  1685. .has_blendcon = 1,
  1686. .has_fixvclk = 1,
  1687. },
  1688. .win[0] = &s3c_fb_data_s5p_wins[0],
  1689. .win[1] = &s3c_fb_data_s5p_wins[1],
  1690. .win[2] = &s3c_fb_data_s5p_wins[2],
  1691. };
  1692. static struct platform_device_id s3c_fb_driver_ids[] = {
  1693. {
  1694. .name = "s3c-fb",
  1695. .driver_data = (unsigned long)&s3c_fb_data_64xx,
  1696. }, {
  1697. .name = "s5pc100-fb",
  1698. .driver_data = (unsigned long)&s3c_fb_data_s5pc100,
  1699. }, {
  1700. .name = "s5pv210-fb",
  1701. .driver_data = (unsigned long)&s3c_fb_data_s5pv210,
  1702. }, {
  1703. .name = "exynos4-fb",
  1704. .driver_data = (unsigned long)&s3c_fb_data_exynos4,
  1705. }, {
  1706. .name = "exynos5-fb",
  1707. .driver_data = (unsigned long)&s3c_fb_data_exynos5,
  1708. }, {
  1709. .name = "s3c2443-fb",
  1710. .driver_data = (unsigned long)&s3c_fb_data_s3c2443,
  1711. }, {
  1712. .name = "s5p64x0-fb",
  1713. .driver_data = (unsigned long)&s3c_fb_data_s5p64x0,
  1714. },
  1715. {},
  1716. };
  1717. MODULE_DEVICE_TABLE(platform, s3c_fb_driver_ids);
  1718. static const struct dev_pm_ops s3cfb_pm_ops = {
  1719. SET_SYSTEM_SLEEP_PM_OPS(s3c_fb_suspend, s3c_fb_resume)
  1720. SET_RUNTIME_PM_OPS(s3c_fb_runtime_suspend, s3c_fb_runtime_resume,
  1721. NULL)
  1722. };
  1723. static struct platform_driver s3c_fb_driver = {
  1724. .probe = s3c_fb_probe,
  1725. .remove = __devexit_p(s3c_fb_remove),
  1726. .id_table = s3c_fb_driver_ids,
  1727. .driver = {
  1728. .name = "s3c-fb",
  1729. .owner = THIS_MODULE,
  1730. .pm = &s3cfb_pm_ops,
  1731. },
  1732. };
  1733. module_platform_driver(s3c_fb_driver);
  1734. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
  1735. MODULE_DESCRIPTION("Samsung S3C SoC Framebuffer driver");
  1736. MODULE_LICENSE("GPL");
  1737. MODULE_ALIAS("platform:s3c-fb");