dss.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
  25. #define DEBUG
  26. #endif
  27. #ifdef DEBUG
  28. extern bool dss_debug;
  29. #ifdef DSS_SUBSYS_NAME
  30. #define DSSDBG(format, ...) \
  31. if (dss_debug) \
  32. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
  33. ## __VA_ARGS__)
  34. #else
  35. #define DSSDBG(format, ...) \
  36. if (dss_debug) \
  37. printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
  38. #endif
  39. #ifdef DSS_SUBSYS_NAME
  40. #define DSSDBGF(format, ...) \
  41. if (dss_debug) \
  42. printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
  43. ": %s(" format ")\n", \
  44. __func__, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSDBGF(format, ...) \
  48. if (dss_debug) \
  49. printk(KERN_DEBUG "omapdss: " \
  50. ": %s(" format ")\n", \
  51. __func__, \
  52. ## __VA_ARGS__)
  53. #endif
  54. #else /* DEBUG */
  55. #define DSSDBG(format, ...)
  56. #define DSSDBGF(format, ...)
  57. #endif
  58. #ifdef DSS_SUBSYS_NAME
  59. #define DSSERR(format, ...) \
  60. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  61. ## __VA_ARGS__)
  62. #else
  63. #define DSSERR(format, ...) \
  64. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  65. #endif
  66. #ifdef DSS_SUBSYS_NAME
  67. #define DSSINFO(format, ...) \
  68. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  69. ## __VA_ARGS__)
  70. #else
  71. #define DSSINFO(format, ...) \
  72. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  73. #endif
  74. #ifdef DSS_SUBSYS_NAME
  75. #define DSSWARN(format, ...) \
  76. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  77. ## __VA_ARGS__)
  78. #else
  79. #define DSSWARN(format, ...) \
  80. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  81. #endif
  82. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  83. number. For example 7:0 */
  84. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  85. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  86. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  87. #define FLD_MOD(orig, val, start, end) \
  88. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  89. enum dss_io_pad_mode {
  90. DSS_IO_PAD_MODE_RESET,
  91. DSS_IO_PAD_MODE_RFBI,
  92. DSS_IO_PAD_MODE_BYPASS,
  93. };
  94. enum dss_hdmi_venc_clk_source_select {
  95. DSS_VENC_TV_CLK = 0,
  96. DSS_HDMI_M_PCLK = 1,
  97. };
  98. enum dss_dsi_content_type {
  99. DSS_DSI_CONTENT_DCS,
  100. DSS_DSI_CONTENT_GENERIC,
  101. };
  102. enum dss_writeback_channel {
  103. DSS_WB_LCD1_MGR = 0,
  104. DSS_WB_LCD2_MGR = 1,
  105. DSS_WB_TV_MGR = 2,
  106. DSS_WB_OVL0 = 3,
  107. DSS_WB_OVL1 = 4,
  108. DSS_WB_OVL2 = 5,
  109. DSS_WB_OVL3 = 6,
  110. DSS_WB_LCD3_MGR = 7,
  111. };
  112. struct dss_clock_info {
  113. /* rates that we get with dividers below */
  114. unsigned long fck;
  115. /* dividers */
  116. u16 fck_div;
  117. };
  118. struct dispc_clock_info {
  119. /* rates that we get with dividers below */
  120. unsigned long lck;
  121. unsigned long pck;
  122. /* dividers */
  123. u16 lck_div;
  124. u16 pck_div;
  125. };
  126. struct dsi_clock_info {
  127. /* rates that we get with dividers below */
  128. unsigned long fint;
  129. unsigned long clkin4ddr;
  130. unsigned long clkin;
  131. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  132. * OMAP4: PLLx_CLK1 */
  133. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  134. * OMAP4: PLLx_CLK2 */
  135. unsigned long lp_clk;
  136. /* dividers */
  137. u16 regn;
  138. u16 regm;
  139. u16 regm_dispc; /* OMAP3: REGM3
  140. * OMAP4: REGM4 */
  141. u16 regm_dsi; /* OMAP3: REGM4
  142. * OMAP4: REGM5 */
  143. u16 lp_clk_div;
  144. };
  145. struct reg_field {
  146. u16 reg;
  147. u8 high;
  148. u8 low;
  149. };
  150. struct dss_lcd_mgr_config {
  151. enum dss_io_pad_mode io_pad_mode;
  152. bool stallmode;
  153. bool fifohandcheck;
  154. struct dispc_clock_info clock_info;
  155. int video_port_width;
  156. int lcden_sig_polarity;
  157. };
  158. struct seq_file;
  159. struct platform_device;
  160. /* core */
  161. const char *dss_get_default_display_name(void);
  162. struct bus_type *dss_get_bus(void);
  163. struct regulator *dss_get_vdds_dsi(void);
  164. struct regulator *dss_get_vdds_sdi(void);
  165. int dss_get_ctx_loss_count(struct device *dev);
  166. int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
  167. void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
  168. int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
  169. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
  170. struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
  171. int dss_add_device(struct omap_dss_device *dssdev);
  172. void dss_unregister_device(struct omap_dss_device *dssdev);
  173. void dss_unregister_child_devices(struct device *parent);
  174. void dss_put_device(struct omap_dss_device *dssdev);
  175. void dss_copy_device_pdata(struct omap_dss_device *dst,
  176. const struct omap_dss_device *src);
  177. /* apply */
  178. void dss_apply_init(void);
  179. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
  180. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  181. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  182. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
  183. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  184. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  185. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  186. struct omap_overlay_manager_info *info);
  187. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  188. struct omap_overlay_manager_info *info);
  189. int dss_mgr_set_device(struct omap_overlay_manager *mgr,
  190. struct omap_dss_device *dssdev);
  191. int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
  192. int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  193. struct omap_dss_output *output);
  194. int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
  195. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  196. const struct omap_video_timings *timings);
  197. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  198. const struct dss_lcd_mgr_config *config);
  199. const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
  200. bool dss_ovl_is_enabled(struct omap_overlay *ovl);
  201. int dss_ovl_enable(struct omap_overlay *ovl);
  202. int dss_ovl_disable(struct omap_overlay *ovl);
  203. int dss_ovl_set_info(struct omap_overlay *ovl,
  204. struct omap_overlay_info *info);
  205. void dss_ovl_get_info(struct omap_overlay *ovl,
  206. struct omap_overlay_info *info);
  207. int dss_ovl_set_manager(struct omap_overlay *ovl,
  208. struct omap_overlay_manager *mgr);
  209. int dss_ovl_unset_manager(struct omap_overlay *ovl);
  210. /* output */
  211. void dss_register_output(struct omap_dss_output *out);
  212. void dss_unregister_output(struct omap_dss_output *out);
  213. struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
  214. /* display */
  215. int dss_suspend_all_devices(void);
  216. int dss_resume_all_devices(void);
  217. void dss_disable_all_devices(void);
  218. int dss_init_device(struct platform_device *pdev,
  219. struct omap_dss_device *dssdev);
  220. void dss_uninit_device(struct platform_device *pdev,
  221. struct omap_dss_device *dssdev);
  222. /* manager */
  223. int dss_init_overlay_managers(struct platform_device *pdev);
  224. void dss_uninit_overlay_managers(struct platform_device *pdev);
  225. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  226. const struct omap_overlay_manager_info *info);
  227. int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
  228. const struct omap_video_timings *timings);
  229. int dss_mgr_check(struct omap_overlay_manager *mgr,
  230. struct omap_overlay_manager_info *info,
  231. const struct omap_video_timings *mgr_timings,
  232. const struct dss_lcd_mgr_config *config,
  233. struct omap_overlay_info **overlay_infos);
  234. static inline bool dss_mgr_is_lcd(enum omap_channel id)
  235. {
  236. if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
  237. id == OMAP_DSS_CHANNEL_LCD3)
  238. return true;
  239. else
  240. return false;
  241. }
  242. int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
  243. struct platform_device *pdev);
  244. void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
  245. /* overlay */
  246. void dss_init_overlays(struct platform_device *pdev);
  247. void dss_uninit_overlays(struct platform_device *pdev);
  248. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  249. int dss_ovl_simple_check(struct omap_overlay *ovl,
  250. const struct omap_overlay_info *info);
  251. int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
  252. const struct omap_video_timings *mgr_timings);
  253. bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
  254. enum omap_color_mode mode);
  255. int dss_overlay_kobj_init(struct omap_overlay *ovl,
  256. struct platform_device *pdev);
  257. void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
  258. /* DSS */
  259. int dss_init_platform_driver(void) __init;
  260. void dss_uninit_platform_driver(void);
  261. int dss_dpi_select_source(enum omap_channel channel);
  262. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  263. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  264. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  265. void dss_dump_clocks(struct seq_file *s);
  266. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  267. void dss_debug_dump_clocks(struct seq_file *s);
  268. #endif
  269. void dss_sdi_init(int datapairs);
  270. int dss_sdi_enable(void);
  271. void dss_sdi_disable(void);
  272. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  273. void dss_select_dsi_clk_source(int dsi_module,
  274. enum omap_dss_clk_source clk_src);
  275. void dss_select_lcd_clk_source(enum omap_channel channel,
  276. enum omap_dss_clk_source clk_src);
  277. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  278. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  279. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  280. void dss_set_venc_output(enum omap_dss_venc_type type);
  281. void dss_set_dac_pwrdn_bgz(bool enable);
  282. unsigned long dss_get_dpll4_rate(void);
  283. int dss_set_clock_div(struct dss_clock_info *cinfo);
  284. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  285. struct dispc_clock_info *dispc_cinfo);
  286. /* SDI */
  287. int sdi_init_platform_driver(void) __init;
  288. void sdi_uninit_platform_driver(void) __exit;
  289. /* DSI */
  290. #ifdef CONFIG_OMAP2_DSS_DSI
  291. struct dentry;
  292. struct file_operations;
  293. int dsi_init_platform_driver(void) __init;
  294. void dsi_uninit_platform_driver(void) __exit;
  295. int dsi_runtime_get(struct platform_device *dsidev);
  296. void dsi_runtime_put(struct platform_device *dsidev);
  297. void dsi_dump_clocks(struct seq_file *s);
  298. void dsi_irq_handler(void);
  299. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  300. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  301. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  302. struct dsi_clock_info *cinfo);
  303. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  304. unsigned long req_pck, struct dsi_clock_info *cinfo,
  305. struct dispc_clock_info *dispc_cinfo);
  306. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  307. bool enable_hsdiv);
  308. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  309. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  310. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  311. struct platform_device *dsi_get_dsidev_from_id(int module);
  312. #else
  313. static inline int dsi_runtime_get(struct platform_device *dsidev)
  314. {
  315. return 0;
  316. }
  317. static inline void dsi_runtime_put(struct platform_device *dsidev)
  318. {
  319. }
  320. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  321. {
  322. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  323. return 0;
  324. }
  325. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  326. {
  327. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  328. return 0;
  329. }
  330. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  331. struct dsi_clock_info *cinfo)
  332. {
  333. WARN("%s: DSI not compiled in\n", __func__);
  334. return -ENODEV;
  335. }
  336. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  337. unsigned long req_pck,
  338. struct dsi_clock_info *dsi_cinfo,
  339. struct dispc_clock_info *dispc_cinfo)
  340. {
  341. WARN("%s: DSI not compiled in\n", __func__);
  342. return -ENODEV;
  343. }
  344. static inline int dsi_pll_init(struct platform_device *dsidev,
  345. bool enable_hsclk, bool enable_hsdiv)
  346. {
  347. WARN("%s: DSI not compiled in\n", __func__);
  348. return -ENODEV;
  349. }
  350. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  351. bool disconnect_lanes)
  352. {
  353. }
  354. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  355. {
  356. }
  357. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  358. {
  359. }
  360. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  361. {
  362. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  363. __func__);
  364. return NULL;
  365. }
  366. #endif
  367. /* DPI */
  368. int dpi_init_platform_driver(void) __init;
  369. void dpi_uninit_platform_driver(void) __exit;
  370. /* DISPC */
  371. int dispc_init_platform_driver(void) __init;
  372. void dispc_uninit_platform_driver(void) __exit;
  373. void dispc_dump_clocks(struct seq_file *s);
  374. void dispc_irq_handler(void);
  375. int dispc_runtime_get(void);
  376. void dispc_runtime_put(void);
  377. void dispc_enable_sidle(void);
  378. void dispc_disable_sidle(void);
  379. void dispc_lcd_enable_signal_polarity(bool act_high);
  380. void dispc_lcd_enable_signal(bool enable);
  381. void dispc_pck_free_enable(bool enable);
  382. void dispc_enable_fifomerge(bool enable);
  383. void dispc_enable_gamma_table(bool enable);
  384. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  385. bool dispc_mgr_timings_ok(enum omap_channel channel,
  386. const struct omap_video_timings *timings);
  387. unsigned long dispc_fclk_rate(void);
  388. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  389. struct dispc_clock_info *cinfo);
  390. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  391. struct dispc_clock_info *cinfo);
  392. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  393. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  394. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  395. bool manual_update);
  396. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  397. bool replication, const struct omap_video_timings *mgr_timings,
  398. bool mem_to_mem);
  399. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  400. void dispc_ovl_set_channel_out(enum omap_plane plane,
  401. enum omap_channel channel);
  402. void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
  403. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  404. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  405. bool dispc_mgr_go_busy(enum omap_channel channel);
  406. void dispc_mgr_go(enum omap_channel channel);
  407. bool dispc_mgr_is_enabled(enum omap_channel channel);
  408. void dispc_mgr_enable(enum omap_channel channel, bool enable);
  409. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  410. void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
  411. void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
  412. void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
  413. void dispc_mgr_set_lcd_type_tft(enum omap_channel channel);
  414. void dispc_mgr_set_timings(enum omap_channel channel,
  415. struct omap_video_timings *timings);
  416. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  417. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  418. unsigned long dispc_core_clk_rate(void);
  419. void dispc_mgr_set_clock_div(enum omap_channel channel,
  420. struct dispc_clock_info *cinfo);
  421. int dispc_mgr_get_clock_div(enum omap_channel channel,
  422. struct dispc_clock_info *cinfo);
  423. void dispc_mgr_setup(enum omap_channel channel,
  424. struct omap_overlay_manager_info *info);
  425. u32 dispc_wb_get_framedone_irq(void);
  426. bool dispc_wb_go_busy(void);
  427. void dispc_wb_go(void);
  428. void dispc_wb_enable(bool enable);
  429. bool dispc_wb_is_enabled(void);
  430. void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
  431. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  432. bool mem_to_mem, const struct omap_video_timings *timings);
  433. /* VENC */
  434. #ifdef CONFIG_OMAP2_DSS_VENC
  435. int venc_init_platform_driver(void) __init;
  436. void venc_uninit_platform_driver(void) __exit;
  437. unsigned long venc_get_pixel_clock(void);
  438. #else
  439. static inline unsigned long venc_get_pixel_clock(void)
  440. {
  441. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  442. return 0;
  443. }
  444. #endif
  445. int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
  446. void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
  447. void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
  448. struct omap_video_timings *timings);
  449. int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
  450. struct omap_video_timings *timings);
  451. u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
  452. int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
  453. void omapdss_venc_set_type(struct omap_dss_device *dssdev,
  454. enum omap_dss_venc_type type);
  455. void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
  456. bool invert_polarity);
  457. int venc_panel_init(void);
  458. void venc_panel_exit(void);
  459. /* HDMI */
  460. #ifdef CONFIG_OMAP4_DSS_HDMI
  461. int hdmi_init_platform_driver(void) __init;
  462. void hdmi_uninit_platform_driver(void) __exit;
  463. unsigned long hdmi_get_pixel_clock(void);
  464. #else
  465. static inline unsigned long hdmi_get_pixel_clock(void)
  466. {
  467. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  468. return 0;
  469. }
  470. #endif
  471. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  472. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  473. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  474. struct omap_video_timings *timings);
  475. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  476. struct omap_video_timings *timings);
  477. int omapdss_hdmi_read_edid(u8 *buf, int len);
  478. bool omapdss_hdmi_detect(void);
  479. int hdmi_panel_init(void);
  480. void hdmi_panel_exit(void);
  481. #ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
  482. int hdmi_audio_enable(void);
  483. void hdmi_audio_disable(void);
  484. int hdmi_audio_start(void);
  485. void hdmi_audio_stop(void);
  486. bool hdmi_mode_has_audio(void);
  487. int hdmi_audio_config(struct omap_dss_audio *audio);
  488. #endif
  489. /* RFBI */
  490. int rfbi_init_platform_driver(void) __init;
  491. void rfbi_uninit_platform_driver(void) __exit;
  492. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  493. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  494. {
  495. int b;
  496. for (b = 0; b < 32; ++b) {
  497. if (irqstatus & (1 << b))
  498. irq_arr[b]++;
  499. }
  500. }
  501. #endif
  502. #endif