apply.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474
  1. /*
  2. * Copyright (C) 2011 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #define DSS_SUBSYS_NAME "APPLY"
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/jiffies.h>
  22. #include <video/omapdss.h>
  23. #include "dss.h"
  24. #include "dss_features.h"
  25. /*
  26. * We have 4 levels of cache for the dispc settings. First two are in SW and
  27. * the latter two in HW.
  28. *
  29. * set_info()
  30. * v
  31. * +--------------------+
  32. * | user_info |
  33. * +--------------------+
  34. * v
  35. * apply()
  36. * v
  37. * +--------------------+
  38. * | info |
  39. * +--------------------+
  40. * v
  41. * write_regs()
  42. * v
  43. * +--------------------+
  44. * | shadow registers |
  45. * +--------------------+
  46. * v
  47. * VFP or lcd/digit_enable
  48. * v
  49. * +--------------------+
  50. * | registers |
  51. * +--------------------+
  52. */
  53. struct ovl_priv_data {
  54. bool user_info_dirty;
  55. struct omap_overlay_info user_info;
  56. bool info_dirty;
  57. struct omap_overlay_info info;
  58. bool shadow_info_dirty;
  59. bool extra_info_dirty;
  60. bool shadow_extra_info_dirty;
  61. bool enabled;
  62. enum omap_channel channel;
  63. u32 fifo_low, fifo_high;
  64. /*
  65. * True if overlay is to be enabled. Used to check and calculate configs
  66. * for the overlay before it is enabled in the HW.
  67. */
  68. bool enabling;
  69. };
  70. struct mgr_priv_data {
  71. bool user_info_dirty;
  72. struct omap_overlay_manager_info user_info;
  73. bool info_dirty;
  74. struct omap_overlay_manager_info info;
  75. bool shadow_info_dirty;
  76. /* If true, GO bit is up and shadow registers cannot be written.
  77. * Never true for manual update displays */
  78. bool busy;
  79. /* If true, dispc output is enabled */
  80. bool updating;
  81. /* If true, a display is enabled using this manager */
  82. bool enabled;
  83. bool extra_info_dirty;
  84. bool shadow_extra_info_dirty;
  85. struct omap_video_timings timings;
  86. struct dss_lcd_mgr_config lcd_config;
  87. };
  88. static struct {
  89. struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
  90. struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
  91. bool irq_enabled;
  92. } dss_data;
  93. /* protects dss_data */
  94. static spinlock_t data_lock;
  95. /* lock for blocking functions */
  96. static DEFINE_MUTEX(apply_lock);
  97. static DECLARE_COMPLETION(extra_updated_completion);
  98. static void dss_register_vsync_isr(void);
  99. static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
  100. {
  101. return &dss_data.ovl_priv_data_array[ovl->id];
  102. }
  103. static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
  104. {
  105. return &dss_data.mgr_priv_data_array[mgr->id];
  106. }
  107. void dss_apply_init(void)
  108. {
  109. const int num_ovls = dss_feat_get_num_ovls();
  110. struct mgr_priv_data *mp;
  111. int i;
  112. spin_lock_init(&data_lock);
  113. for (i = 0; i < num_ovls; ++i) {
  114. struct ovl_priv_data *op;
  115. op = &dss_data.ovl_priv_data_array[i];
  116. op->info.global_alpha = 255;
  117. switch (i) {
  118. case 0:
  119. op->info.zorder = 0;
  120. break;
  121. case 1:
  122. op->info.zorder =
  123. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
  124. break;
  125. case 2:
  126. op->info.zorder =
  127. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
  128. break;
  129. case 3:
  130. op->info.zorder =
  131. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
  132. break;
  133. }
  134. op->user_info = op->info;
  135. }
  136. /*
  137. * Initialize some of the lcd_config fields for TV manager, this lets
  138. * us prevent checking if the manager is LCD or TV at some places
  139. */
  140. mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
  141. mp->lcd_config.video_port_width = 24;
  142. mp->lcd_config.clock_info.lck_div = 1;
  143. mp->lcd_config.clock_info.pck_div = 1;
  144. }
  145. /*
  146. * A LCD manager's stallmode decides whether it is in manual or auto update. TV
  147. * manager is always auto update, stallmode field for TV manager is false by
  148. * default
  149. */
  150. static bool ovl_manual_update(struct omap_overlay *ovl)
  151. {
  152. struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
  153. return mp->lcd_config.stallmode;
  154. }
  155. static bool mgr_manual_update(struct omap_overlay_manager *mgr)
  156. {
  157. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  158. return mp->lcd_config.stallmode;
  159. }
  160. static int dss_check_settings_low(struct omap_overlay_manager *mgr,
  161. bool applying)
  162. {
  163. struct omap_overlay_info *oi;
  164. struct omap_overlay_manager_info *mi;
  165. struct omap_overlay *ovl;
  166. struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
  167. struct ovl_priv_data *op;
  168. struct mgr_priv_data *mp;
  169. mp = get_mgr_priv(mgr);
  170. if (!mp->enabled)
  171. return 0;
  172. if (applying && mp->user_info_dirty)
  173. mi = &mp->user_info;
  174. else
  175. mi = &mp->info;
  176. /* collect the infos to be tested into the array */
  177. list_for_each_entry(ovl, &mgr->overlays, list) {
  178. op = get_ovl_priv(ovl);
  179. if (!op->enabled && !op->enabling)
  180. oi = NULL;
  181. else if (applying && op->user_info_dirty)
  182. oi = &op->user_info;
  183. else
  184. oi = &op->info;
  185. ois[ovl->id] = oi;
  186. }
  187. return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
  188. }
  189. /*
  190. * check manager and overlay settings using overlay_info from data->info
  191. */
  192. static int dss_check_settings(struct omap_overlay_manager *mgr)
  193. {
  194. return dss_check_settings_low(mgr, false);
  195. }
  196. /*
  197. * check manager and overlay settings using overlay_info from ovl->info if
  198. * dirty and from data->info otherwise
  199. */
  200. static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
  201. {
  202. return dss_check_settings_low(mgr, true);
  203. }
  204. static bool need_isr(void)
  205. {
  206. const int num_mgrs = dss_feat_get_num_mgrs();
  207. int i;
  208. for (i = 0; i < num_mgrs; ++i) {
  209. struct omap_overlay_manager *mgr;
  210. struct mgr_priv_data *mp;
  211. struct omap_overlay *ovl;
  212. mgr = omap_dss_get_overlay_manager(i);
  213. mp = get_mgr_priv(mgr);
  214. if (!mp->enabled)
  215. continue;
  216. if (mgr_manual_update(mgr)) {
  217. /* to catch FRAMEDONE */
  218. if (mp->updating)
  219. return true;
  220. } else {
  221. /* to catch GO bit going down */
  222. if (mp->busy)
  223. return true;
  224. /* to write new values to registers */
  225. if (mp->info_dirty)
  226. return true;
  227. /* to set GO bit */
  228. if (mp->shadow_info_dirty)
  229. return true;
  230. /*
  231. * NOTE: we don't check extra_info flags for disabled
  232. * managers, once the manager is enabled, the extra_info
  233. * related manager changes will be taken in by HW.
  234. */
  235. /* to write new values to registers */
  236. if (mp->extra_info_dirty)
  237. return true;
  238. /* to set GO bit */
  239. if (mp->shadow_extra_info_dirty)
  240. return true;
  241. list_for_each_entry(ovl, &mgr->overlays, list) {
  242. struct ovl_priv_data *op;
  243. op = get_ovl_priv(ovl);
  244. /*
  245. * NOTE: we check extra_info flags even for
  246. * disabled overlays, as extra_infos need to be
  247. * always written.
  248. */
  249. /* to write new values to registers */
  250. if (op->extra_info_dirty)
  251. return true;
  252. /* to set GO bit */
  253. if (op->shadow_extra_info_dirty)
  254. return true;
  255. if (!op->enabled)
  256. continue;
  257. /* to write new values to registers */
  258. if (op->info_dirty)
  259. return true;
  260. /* to set GO bit */
  261. if (op->shadow_info_dirty)
  262. return true;
  263. }
  264. }
  265. }
  266. return false;
  267. }
  268. static bool need_go(struct omap_overlay_manager *mgr)
  269. {
  270. struct omap_overlay *ovl;
  271. struct mgr_priv_data *mp;
  272. struct ovl_priv_data *op;
  273. mp = get_mgr_priv(mgr);
  274. if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
  275. return true;
  276. list_for_each_entry(ovl, &mgr->overlays, list) {
  277. op = get_ovl_priv(ovl);
  278. if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
  279. return true;
  280. }
  281. return false;
  282. }
  283. /* returns true if an extra_info field is currently being updated */
  284. static bool extra_info_update_ongoing(void)
  285. {
  286. const int num_mgrs = dss_feat_get_num_mgrs();
  287. int i;
  288. for (i = 0; i < num_mgrs; ++i) {
  289. struct omap_overlay_manager *mgr;
  290. struct omap_overlay *ovl;
  291. struct mgr_priv_data *mp;
  292. mgr = omap_dss_get_overlay_manager(i);
  293. mp = get_mgr_priv(mgr);
  294. if (!mp->enabled)
  295. continue;
  296. if (!mp->updating)
  297. continue;
  298. if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
  299. return true;
  300. list_for_each_entry(ovl, &mgr->overlays, list) {
  301. struct ovl_priv_data *op = get_ovl_priv(ovl);
  302. if (op->extra_info_dirty || op->shadow_extra_info_dirty)
  303. return true;
  304. }
  305. }
  306. return false;
  307. }
  308. /* wait until no extra_info updates are pending */
  309. static void wait_pending_extra_info_updates(void)
  310. {
  311. bool updating;
  312. unsigned long flags;
  313. unsigned long t;
  314. int r;
  315. spin_lock_irqsave(&data_lock, flags);
  316. updating = extra_info_update_ongoing();
  317. if (!updating) {
  318. spin_unlock_irqrestore(&data_lock, flags);
  319. return;
  320. }
  321. init_completion(&extra_updated_completion);
  322. spin_unlock_irqrestore(&data_lock, flags);
  323. t = msecs_to_jiffies(500);
  324. r = wait_for_completion_timeout(&extra_updated_completion, t);
  325. if (r == 0)
  326. DSSWARN("timeout in wait_pending_extra_info_updates\n");
  327. else if (r < 0)
  328. DSSERR("wait_pending_extra_info_updates failed: %d\n", r);
  329. }
  330. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
  331. {
  332. unsigned long timeout = msecs_to_jiffies(500);
  333. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  334. u32 irq;
  335. unsigned long flags;
  336. int r;
  337. int i;
  338. spin_lock_irqsave(&data_lock, flags);
  339. if (mgr_manual_update(mgr)) {
  340. spin_unlock_irqrestore(&data_lock, flags);
  341. return 0;
  342. }
  343. if (!mp->enabled) {
  344. spin_unlock_irqrestore(&data_lock, flags);
  345. return 0;
  346. }
  347. spin_unlock_irqrestore(&data_lock, flags);
  348. r = dispc_runtime_get();
  349. if (r)
  350. return r;
  351. irq = dispc_mgr_get_vsync_irq(mgr->id);
  352. i = 0;
  353. while (1) {
  354. bool shadow_dirty, dirty;
  355. spin_lock_irqsave(&data_lock, flags);
  356. dirty = mp->info_dirty;
  357. shadow_dirty = mp->shadow_info_dirty;
  358. spin_unlock_irqrestore(&data_lock, flags);
  359. if (!dirty && !shadow_dirty) {
  360. r = 0;
  361. break;
  362. }
  363. /* 4 iterations is the worst case:
  364. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  365. * 2 - first VSYNC, dirty = true
  366. * 3 - dirty = false, shadow_dirty = true
  367. * 4 - shadow_dirty = false */
  368. if (i++ == 3) {
  369. DSSERR("mgr(%d)->wait_for_go() not finishing\n",
  370. mgr->id);
  371. r = 0;
  372. break;
  373. }
  374. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  375. if (r == -ERESTARTSYS)
  376. break;
  377. if (r) {
  378. DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
  379. break;
  380. }
  381. }
  382. dispc_runtime_put();
  383. return r;
  384. }
  385. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
  386. {
  387. unsigned long timeout = msecs_to_jiffies(500);
  388. struct ovl_priv_data *op;
  389. struct mgr_priv_data *mp;
  390. u32 irq;
  391. unsigned long flags;
  392. int r;
  393. int i;
  394. if (!ovl->manager)
  395. return 0;
  396. mp = get_mgr_priv(ovl->manager);
  397. spin_lock_irqsave(&data_lock, flags);
  398. if (ovl_manual_update(ovl)) {
  399. spin_unlock_irqrestore(&data_lock, flags);
  400. return 0;
  401. }
  402. if (!mp->enabled) {
  403. spin_unlock_irqrestore(&data_lock, flags);
  404. return 0;
  405. }
  406. spin_unlock_irqrestore(&data_lock, flags);
  407. r = dispc_runtime_get();
  408. if (r)
  409. return r;
  410. irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
  411. op = get_ovl_priv(ovl);
  412. i = 0;
  413. while (1) {
  414. bool shadow_dirty, dirty;
  415. spin_lock_irqsave(&data_lock, flags);
  416. dirty = op->info_dirty;
  417. shadow_dirty = op->shadow_info_dirty;
  418. spin_unlock_irqrestore(&data_lock, flags);
  419. if (!dirty && !shadow_dirty) {
  420. r = 0;
  421. break;
  422. }
  423. /* 4 iterations is the worst case:
  424. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  425. * 2 - first VSYNC, dirty = true
  426. * 3 - dirty = false, shadow_dirty = true
  427. * 4 - shadow_dirty = false */
  428. if (i++ == 3) {
  429. DSSERR("ovl(%d)->wait_for_go() not finishing\n",
  430. ovl->id);
  431. r = 0;
  432. break;
  433. }
  434. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  435. if (r == -ERESTARTSYS)
  436. break;
  437. if (r) {
  438. DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
  439. break;
  440. }
  441. }
  442. dispc_runtime_put();
  443. return r;
  444. }
  445. static void dss_ovl_write_regs(struct omap_overlay *ovl)
  446. {
  447. struct ovl_priv_data *op = get_ovl_priv(ovl);
  448. struct omap_overlay_info *oi;
  449. bool replication;
  450. struct mgr_priv_data *mp;
  451. int r;
  452. DSSDBGF("%d", ovl->id);
  453. if (!op->enabled || !op->info_dirty)
  454. return;
  455. oi = &op->info;
  456. mp = get_mgr_priv(ovl->manager);
  457. replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
  458. r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
  459. if (r) {
  460. /*
  461. * We can't do much here, as this function can be called from
  462. * vsync interrupt.
  463. */
  464. DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
  465. /* This will leave fifo configurations in a nonoptimal state */
  466. op->enabled = false;
  467. dispc_ovl_enable(ovl->id, false);
  468. return;
  469. }
  470. op->info_dirty = false;
  471. if (mp->updating)
  472. op->shadow_info_dirty = true;
  473. }
  474. static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
  475. {
  476. struct ovl_priv_data *op = get_ovl_priv(ovl);
  477. struct mgr_priv_data *mp;
  478. DSSDBGF("%d", ovl->id);
  479. if (!op->extra_info_dirty)
  480. return;
  481. /* note: write also when op->enabled == false, so that the ovl gets
  482. * disabled */
  483. dispc_ovl_enable(ovl->id, op->enabled);
  484. dispc_ovl_set_channel_out(ovl->id, op->channel);
  485. dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
  486. mp = get_mgr_priv(ovl->manager);
  487. op->extra_info_dirty = false;
  488. if (mp->updating)
  489. op->shadow_extra_info_dirty = true;
  490. }
  491. static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
  492. {
  493. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  494. struct omap_overlay *ovl;
  495. DSSDBGF("%d", mgr->id);
  496. if (!mp->enabled)
  497. return;
  498. WARN_ON(mp->busy);
  499. /* Commit overlay settings */
  500. list_for_each_entry(ovl, &mgr->overlays, list) {
  501. dss_ovl_write_regs(ovl);
  502. dss_ovl_write_regs_extra(ovl);
  503. }
  504. if (mp->info_dirty) {
  505. dispc_mgr_setup(mgr->id, &mp->info);
  506. mp->info_dirty = false;
  507. if (mp->updating)
  508. mp->shadow_info_dirty = true;
  509. }
  510. }
  511. static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
  512. {
  513. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  514. DSSDBGF("%d", mgr->id);
  515. if (!mp->extra_info_dirty)
  516. return;
  517. dispc_mgr_set_timings(mgr->id, &mp->timings);
  518. /* lcd_config parameters */
  519. if (dss_mgr_is_lcd(mgr->id)) {
  520. dispc_mgr_set_io_pad_mode(mp->lcd_config.io_pad_mode);
  521. dispc_mgr_enable_stallmode(mgr->id, mp->lcd_config.stallmode);
  522. dispc_mgr_enable_fifohandcheck(mgr->id,
  523. mp->lcd_config.fifohandcheck);
  524. dispc_mgr_set_clock_div(mgr->id, &mp->lcd_config.clock_info);
  525. dispc_mgr_set_tft_data_lines(mgr->id,
  526. mp->lcd_config.video_port_width);
  527. dispc_lcd_enable_signal_polarity(mp->lcd_config.lcden_sig_polarity);
  528. dispc_mgr_set_lcd_type_tft(mgr->id);
  529. }
  530. mp->extra_info_dirty = false;
  531. if (mp->updating)
  532. mp->shadow_extra_info_dirty = true;
  533. }
  534. static void dss_write_regs(void)
  535. {
  536. const int num_mgrs = omap_dss_get_num_overlay_managers();
  537. int i;
  538. for (i = 0; i < num_mgrs; ++i) {
  539. struct omap_overlay_manager *mgr;
  540. struct mgr_priv_data *mp;
  541. int r;
  542. mgr = omap_dss_get_overlay_manager(i);
  543. mp = get_mgr_priv(mgr);
  544. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  545. continue;
  546. r = dss_check_settings(mgr);
  547. if (r) {
  548. DSSERR("cannot write registers for manager %s: "
  549. "illegal configuration\n", mgr->name);
  550. continue;
  551. }
  552. dss_mgr_write_regs(mgr);
  553. dss_mgr_write_regs_extra(mgr);
  554. }
  555. }
  556. static void dss_set_go_bits(void)
  557. {
  558. const int num_mgrs = omap_dss_get_num_overlay_managers();
  559. int i;
  560. for (i = 0; i < num_mgrs; ++i) {
  561. struct omap_overlay_manager *mgr;
  562. struct mgr_priv_data *mp;
  563. mgr = omap_dss_get_overlay_manager(i);
  564. mp = get_mgr_priv(mgr);
  565. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  566. continue;
  567. if (!need_go(mgr))
  568. continue;
  569. mp->busy = true;
  570. if (!dss_data.irq_enabled && need_isr())
  571. dss_register_vsync_isr();
  572. dispc_mgr_go(mgr->id);
  573. }
  574. }
  575. static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
  576. {
  577. struct omap_overlay *ovl;
  578. struct mgr_priv_data *mp;
  579. struct ovl_priv_data *op;
  580. mp = get_mgr_priv(mgr);
  581. mp->shadow_info_dirty = false;
  582. mp->shadow_extra_info_dirty = false;
  583. list_for_each_entry(ovl, &mgr->overlays, list) {
  584. op = get_ovl_priv(ovl);
  585. op->shadow_info_dirty = false;
  586. op->shadow_extra_info_dirty = false;
  587. }
  588. }
  589. void dss_mgr_start_update(struct omap_overlay_manager *mgr)
  590. {
  591. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  592. unsigned long flags;
  593. int r;
  594. spin_lock_irqsave(&data_lock, flags);
  595. WARN_ON(mp->updating);
  596. r = dss_check_settings(mgr);
  597. if (r) {
  598. DSSERR("cannot start manual update: illegal configuration\n");
  599. spin_unlock_irqrestore(&data_lock, flags);
  600. return;
  601. }
  602. dss_mgr_write_regs(mgr);
  603. dss_mgr_write_regs_extra(mgr);
  604. mp->updating = true;
  605. if (!dss_data.irq_enabled && need_isr())
  606. dss_register_vsync_isr();
  607. dispc_mgr_enable(mgr->id, true);
  608. mgr_clear_shadow_dirty(mgr);
  609. spin_unlock_irqrestore(&data_lock, flags);
  610. }
  611. static void dss_apply_irq_handler(void *data, u32 mask);
  612. static void dss_register_vsync_isr(void)
  613. {
  614. const int num_mgrs = dss_feat_get_num_mgrs();
  615. u32 mask;
  616. int r, i;
  617. mask = 0;
  618. for (i = 0; i < num_mgrs; ++i)
  619. mask |= dispc_mgr_get_vsync_irq(i);
  620. for (i = 0; i < num_mgrs; ++i)
  621. mask |= dispc_mgr_get_framedone_irq(i);
  622. r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
  623. WARN_ON(r);
  624. dss_data.irq_enabled = true;
  625. }
  626. static void dss_unregister_vsync_isr(void)
  627. {
  628. const int num_mgrs = dss_feat_get_num_mgrs();
  629. u32 mask;
  630. int r, i;
  631. mask = 0;
  632. for (i = 0; i < num_mgrs; ++i)
  633. mask |= dispc_mgr_get_vsync_irq(i);
  634. for (i = 0; i < num_mgrs; ++i)
  635. mask |= dispc_mgr_get_framedone_irq(i);
  636. r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
  637. WARN_ON(r);
  638. dss_data.irq_enabled = false;
  639. }
  640. static void dss_apply_irq_handler(void *data, u32 mask)
  641. {
  642. const int num_mgrs = dss_feat_get_num_mgrs();
  643. int i;
  644. bool extra_updating;
  645. spin_lock(&data_lock);
  646. /* clear busy, updating flags, shadow_dirty flags */
  647. for (i = 0; i < num_mgrs; i++) {
  648. struct omap_overlay_manager *mgr;
  649. struct mgr_priv_data *mp;
  650. bool was_updating;
  651. mgr = omap_dss_get_overlay_manager(i);
  652. mp = get_mgr_priv(mgr);
  653. if (!mp->enabled)
  654. continue;
  655. was_updating = mp->updating;
  656. mp->updating = dispc_mgr_is_enabled(i);
  657. if (!mgr_manual_update(mgr)) {
  658. bool was_busy = mp->busy;
  659. mp->busy = dispc_mgr_go_busy(i);
  660. if (was_busy && !mp->busy)
  661. mgr_clear_shadow_dirty(mgr);
  662. }
  663. }
  664. dss_write_regs();
  665. dss_set_go_bits();
  666. extra_updating = extra_info_update_ongoing();
  667. if (!extra_updating)
  668. complete_all(&extra_updated_completion);
  669. if (!need_isr())
  670. dss_unregister_vsync_isr();
  671. spin_unlock(&data_lock);
  672. }
  673. static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
  674. {
  675. struct ovl_priv_data *op;
  676. op = get_ovl_priv(ovl);
  677. if (!op->user_info_dirty)
  678. return;
  679. op->user_info_dirty = false;
  680. op->info_dirty = true;
  681. op->info = op->user_info;
  682. }
  683. static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
  684. {
  685. struct mgr_priv_data *mp;
  686. mp = get_mgr_priv(mgr);
  687. if (!mp->user_info_dirty)
  688. return;
  689. mp->user_info_dirty = false;
  690. mp->info_dirty = true;
  691. mp->info = mp->user_info;
  692. }
  693. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
  694. {
  695. unsigned long flags;
  696. struct omap_overlay *ovl;
  697. int r;
  698. DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
  699. spin_lock_irqsave(&data_lock, flags);
  700. r = dss_check_settings_apply(mgr);
  701. if (r) {
  702. spin_unlock_irqrestore(&data_lock, flags);
  703. DSSERR("failed to apply settings: illegal configuration.\n");
  704. return r;
  705. }
  706. /* Configure overlays */
  707. list_for_each_entry(ovl, &mgr->overlays, list)
  708. omap_dss_mgr_apply_ovl(ovl);
  709. /* Configure manager */
  710. omap_dss_mgr_apply_mgr(mgr);
  711. dss_write_regs();
  712. dss_set_go_bits();
  713. spin_unlock_irqrestore(&data_lock, flags);
  714. return 0;
  715. }
  716. static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
  717. {
  718. struct ovl_priv_data *op;
  719. op = get_ovl_priv(ovl);
  720. if (op->enabled == enable)
  721. return;
  722. op->enabled = enable;
  723. op->extra_info_dirty = true;
  724. }
  725. static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
  726. u32 fifo_low, u32 fifo_high)
  727. {
  728. struct ovl_priv_data *op = get_ovl_priv(ovl);
  729. if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
  730. return;
  731. op->fifo_low = fifo_low;
  732. op->fifo_high = fifo_high;
  733. op->extra_info_dirty = true;
  734. }
  735. static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
  736. {
  737. struct ovl_priv_data *op = get_ovl_priv(ovl);
  738. u32 fifo_low, fifo_high;
  739. bool use_fifo_merge = false;
  740. if (!op->enabled && !op->enabling)
  741. return;
  742. dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
  743. use_fifo_merge, ovl_manual_update(ovl));
  744. dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
  745. }
  746. static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
  747. {
  748. struct omap_overlay *ovl;
  749. struct mgr_priv_data *mp;
  750. mp = get_mgr_priv(mgr);
  751. if (!mp->enabled)
  752. return;
  753. list_for_each_entry(ovl, &mgr->overlays, list)
  754. dss_ovl_setup_fifo(ovl);
  755. }
  756. static void dss_setup_fifos(void)
  757. {
  758. const int num_mgrs = omap_dss_get_num_overlay_managers();
  759. struct omap_overlay_manager *mgr;
  760. int i;
  761. for (i = 0; i < num_mgrs; ++i) {
  762. mgr = omap_dss_get_overlay_manager(i);
  763. dss_mgr_setup_fifos(mgr);
  764. }
  765. }
  766. int dss_mgr_enable(struct omap_overlay_manager *mgr)
  767. {
  768. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  769. unsigned long flags;
  770. int r;
  771. mutex_lock(&apply_lock);
  772. if (mp->enabled)
  773. goto out;
  774. spin_lock_irqsave(&data_lock, flags);
  775. mp->enabled = true;
  776. r = dss_check_settings(mgr);
  777. if (r) {
  778. DSSERR("failed to enable manager %d: check_settings failed\n",
  779. mgr->id);
  780. goto err;
  781. }
  782. dss_setup_fifos();
  783. dss_write_regs();
  784. dss_set_go_bits();
  785. if (!mgr_manual_update(mgr))
  786. mp->updating = true;
  787. spin_unlock_irqrestore(&data_lock, flags);
  788. if (!mgr_manual_update(mgr))
  789. dispc_mgr_enable(mgr->id, true);
  790. out:
  791. mutex_unlock(&apply_lock);
  792. return 0;
  793. err:
  794. mp->enabled = false;
  795. spin_unlock_irqrestore(&data_lock, flags);
  796. mutex_unlock(&apply_lock);
  797. return r;
  798. }
  799. void dss_mgr_disable(struct omap_overlay_manager *mgr)
  800. {
  801. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  802. unsigned long flags;
  803. mutex_lock(&apply_lock);
  804. if (!mp->enabled)
  805. goto out;
  806. if (!mgr_manual_update(mgr))
  807. dispc_mgr_enable(mgr->id, false);
  808. spin_lock_irqsave(&data_lock, flags);
  809. mp->updating = false;
  810. mp->enabled = false;
  811. spin_unlock_irqrestore(&data_lock, flags);
  812. out:
  813. mutex_unlock(&apply_lock);
  814. }
  815. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  816. struct omap_overlay_manager_info *info)
  817. {
  818. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  819. unsigned long flags;
  820. int r;
  821. r = dss_mgr_simple_check(mgr, info);
  822. if (r)
  823. return r;
  824. spin_lock_irqsave(&data_lock, flags);
  825. mp->user_info = *info;
  826. mp->user_info_dirty = true;
  827. spin_unlock_irqrestore(&data_lock, flags);
  828. return 0;
  829. }
  830. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  831. struct omap_overlay_manager_info *info)
  832. {
  833. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  834. unsigned long flags;
  835. spin_lock_irqsave(&data_lock, flags);
  836. *info = mp->user_info;
  837. spin_unlock_irqrestore(&data_lock, flags);
  838. }
  839. int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  840. struct omap_dss_output *output)
  841. {
  842. int r;
  843. mutex_lock(&apply_lock);
  844. if (mgr->output) {
  845. DSSERR("manager %s is already connected to an output\n",
  846. mgr->name);
  847. r = -EINVAL;
  848. goto err;
  849. }
  850. if ((mgr->supported_outputs & output->id) == 0) {
  851. DSSERR("output does not support manager %s\n",
  852. mgr->name);
  853. r = -EINVAL;
  854. goto err;
  855. }
  856. output->manager = mgr;
  857. mgr->output = output;
  858. mutex_unlock(&apply_lock);
  859. return 0;
  860. err:
  861. mutex_unlock(&apply_lock);
  862. return r;
  863. }
  864. int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
  865. {
  866. int r;
  867. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  868. unsigned long flags;
  869. mutex_lock(&apply_lock);
  870. if (!mgr->output) {
  871. DSSERR("failed to unset output, output not set\n");
  872. r = -EINVAL;
  873. goto err;
  874. }
  875. spin_lock_irqsave(&data_lock, flags);
  876. if (mp->enabled) {
  877. DSSERR("output can't be unset when manager is enabled\n");
  878. r = -EINVAL;
  879. goto err1;
  880. }
  881. spin_unlock_irqrestore(&data_lock, flags);
  882. mgr->output->manager = NULL;
  883. mgr->output = NULL;
  884. mutex_unlock(&apply_lock);
  885. return 0;
  886. err1:
  887. spin_unlock_irqrestore(&data_lock, flags);
  888. err:
  889. mutex_unlock(&apply_lock);
  890. return r;
  891. }
  892. static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
  893. const struct omap_video_timings *timings)
  894. {
  895. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  896. mp->timings = *timings;
  897. mp->extra_info_dirty = true;
  898. }
  899. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  900. const struct omap_video_timings *timings)
  901. {
  902. unsigned long flags;
  903. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  904. spin_lock_irqsave(&data_lock, flags);
  905. if (mp->updating) {
  906. DSSERR("cannot set timings for %s: manager needs to be disabled\n",
  907. mgr->name);
  908. goto out;
  909. }
  910. dss_apply_mgr_timings(mgr, timings);
  911. out:
  912. spin_unlock_irqrestore(&data_lock, flags);
  913. }
  914. static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
  915. const struct dss_lcd_mgr_config *config)
  916. {
  917. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  918. mp->lcd_config = *config;
  919. mp->extra_info_dirty = true;
  920. }
  921. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  922. const struct dss_lcd_mgr_config *config)
  923. {
  924. unsigned long flags;
  925. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  926. spin_lock_irqsave(&data_lock, flags);
  927. if (mp->enabled) {
  928. DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
  929. mgr->name);
  930. goto out;
  931. }
  932. dss_apply_mgr_lcd_config(mgr, config);
  933. out:
  934. spin_unlock_irqrestore(&data_lock, flags);
  935. }
  936. int dss_ovl_set_info(struct omap_overlay *ovl,
  937. struct omap_overlay_info *info)
  938. {
  939. struct ovl_priv_data *op = get_ovl_priv(ovl);
  940. unsigned long flags;
  941. int r;
  942. r = dss_ovl_simple_check(ovl, info);
  943. if (r)
  944. return r;
  945. spin_lock_irqsave(&data_lock, flags);
  946. op->user_info = *info;
  947. op->user_info_dirty = true;
  948. spin_unlock_irqrestore(&data_lock, flags);
  949. return 0;
  950. }
  951. void dss_ovl_get_info(struct omap_overlay *ovl,
  952. struct omap_overlay_info *info)
  953. {
  954. struct ovl_priv_data *op = get_ovl_priv(ovl);
  955. unsigned long flags;
  956. spin_lock_irqsave(&data_lock, flags);
  957. *info = op->user_info;
  958. spin_unlock_irqrestore(&data_lock, flags);
  959. }
  960. int dss_ovl_set_manager(struct omap_overlay *ovl,
  961. struct omap_overlay_manager *mgr)
  962. {
  963. struct ovl_priv_data *op = get_ovl_priv(ovl);
  964. unsigned long flags;
  965. int r;
  966. if (!mgr)
  967. return -EINVAL;
  968. mutex_lock(&apply_lock);
  969. if (ovl->manager) {
  970. DSSERR("overlay '%s' already has a manager '%s'\n",
  971. ovl->name, ovl->manager->name);
  972. r = -EINVAL;
  973. goto err;
  974. }
  975. spin_lock_irqsave(&data_lock, flags);
  976. if (op->enabled) {
  977. spin_unlock_irqrestore(&data_lock, flags);
  978. DSSERR("overlay has to be disabled to change the manager\n");
  979. r = -EINVAL;
  980. goto err;
  981. }
  982. op->channel = mgr->id;
  983. op->extra_info_dirty = true;
  984. ovl->manager = mgr;
  985. list_add_tail(&ovl->list, &mgr->overlays);
  986. spin_unlock_irqrestore(&data_lock, flags);
  987. /* XXX: When there is an overlay on a DSI manual update display, and
  988. * the overlay is first disabled, then moved to tv, and enabled, we
  989. * seem to get SYNC_LOST_DIGIT error.
  990. *
  991. * Waiting doesn't seem to help, but updating the manual update display
  992. * after disabling the overlay seems to fix this. This hints that the
  993. * overlay is perhaps somehow tied to the LCD output until the output
  994. * is updated.
  995. *
  996. * Userspace workaround for this is to update the LCD after disabling
  997. * the overlay, but before moving the overlay to TV.
  998. */
  999. mutex_unlock(&apply_lock);
  1000. return 0;
  1001. err:
  1002. mutex_unlock(&apply_lock);
  1003. return r;
  1004. }
  1005. int dss_ovl_unset_manager(struct omap_overlay *ovl)
  1006. {
  1007. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1008. unsigned long flags;
  1009. int r;
  1010. mutex_lock(&apply_lock);
  1011. if (!ovl->manager) {
  1012. DSSERR("failed to detach overlay: manager not set\n");
  1013. r = -EINVAL;
  1014. goto err;
  1015. }
  1016. spin_lock_irqsave(&data_lock, flags);
  1017. if (op->enabled) {
  1018. spin_unlock_irqrestore(&data_lock, flags);
  1019. DSSERR("overlay has to be disabled to unset the manager\n");
  1020. r = -EINVAL;
  1021. goto err;
  1022. }
  1023. spin_unlock_irqrestore(&data_lock, flags);
  1024. /* wait for pending extra_info updates to ensure the ovl is disabled */
  1025. wait_pending_extra_info_updates();
  1026. spin_lock_irqsave(&data_lock, flags);
  1027. op->channel = -1;
  1028. ovl->manager = NULL;
  1029. list_del(&ovl->list);
  1030. spin_unlock_irqrestore(&data_lock, flags);
  1031. mutex_unlock(&apply_lock);
  1032. return 0;
  1033. err:
  1034. mutex_unlock(&apply_lock);
  1035. return r;
  1036. }
  1037. bool dss_ovl_is_enabled(struct omap_overlay *ovl)
  1038. {
  1039. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1040. unsigned long flags;
  1041. bool e;
  1042. spin_lock_irqsave(&data_lock, flags);
  1043. e = op->enabled;
  1044. spin_unlock_irqrestore(&data_lock, flags);
  1045. return e;
  1046. }
  1047. int dss_ovl_enable(struct omap_overlay *ovl)
  1048. {
  1049. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1050. unsigned long flags;
  1051. int r;
  1052. mutex_lock(&apply_lock);
  1053. if (op->enabled) {
  1054. r = 0;
  1055. goto err1;
  1056. }
  1057. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1058. r = -EINVAL;
  1059. goto err1;
  1060. }
  1061. spin_lock_irqsave(&data_lock, flags);
  1062. op->enabling = true;
  1063. r = dss_check_settings(ovl->manager);
  1064. if (r) {
  1065. DSSERR("failed to enable overlay %d: check_settings failed\n",
  1066. ovl->id);
  1067. goto err2;
  1068. }
  1069. dss_setup_fifos();
  1070. op->enabling = false;
  1071. dss_apply_ovl_enable(ovl, true);
  1072. dss_write_regs();
  1073. dss_set_go_bits();
  1074. spin_unlock_irqrestore(&data_lock, flags);
  1075. mutex_unlock(&apply_lock);
  1076. return 0;
  1077. err2:
  1078. op->enabling = false;
  1079. spin_unlock_irqrestore(&data_lock, flags);
  1080. err1:
  1081. mutex_unlock(&apply_lock);
  1082. return r;
  1083. }
  1084. int dss_ovl_disable(struct omap_overlay *ovl)
  1085. {
  1086. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1087. unsigned long flags;
  1088. int r;
  1089. mutex_lock(&apply_lock);
  1090. if (!op->enabled) {
  1091. r = 0;
  1092. goto err;
  1093. }
  1094. if (ovl->manager == NULL || ovl->manager->output == NULL) {
  1095. r = -EINVAL;
  1096. goto err;
  1097. }
  1098. spin_lock_irqsave(&data_lock, flags);
  1099. dss_apply_ovl_enable(ovl, false);
  1100. dss_write_regs();
  1101. dss_set_go_bits();
  1102. spin_unlock_irqrestore(&data_lock, flags);
  1103. mutex_unlock(&apply_lock);
  1104. return 0;
  1105. err:
  1106. mutex_unlock(&apply_lock);
  1107. return r;
  1108. }