musb_gadget.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. #define is_buffer_mapped(req) (is_dma_capable() && \
  88. (req->map_state != UN_MAPPED))
  89. /* Maps the buffer to dma */
  90. static inline void map_dma_buffer(struct musb_request *request,
  91. struct musb *musb, struct musb_ep *musb_ep)
  92. {
  93. int compatible = true;
  94. struct dma_controller *dma = musb->dma_controller;
  95. request->map_state = UN_MAPPED;
  96. if (!is_dma_capable() || !musb_ep->dma)
  97. return;
  98. /* Check if DMA engine can handle this request.
  99. * DMA code must reject the USB request explicitly.
  100. * Default behaviour is to map the request.
  101. */
  102. if (dma->is_compatible)
  103. compatible = dma->is_compatible(musb_ep->dma,
  104. musb_ep->packet_sz, request->request.buf,
  105. request->request.length);
  106. if (!compatible)
  107. return;
  108. if (request->request.dma == DMA_ADDR_INVALID) {
  109. request->request.dma = dma_map_single(
  110. musb->controller,
  111. request->request.buf,
  112. request->request.length,
  113. request->tx
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. request->map_state = MUSB_MAPPED;
  117. } else {
  118. dma_sync_single_for_device(musb->controller,
  119. request->request.dma,
  120. request->request.length,
  121. request->tx
  122. ? DMA_TO_DEVICE
  123. : DMA_FROM_DEVICE);
  124. request->map_state = PRE_MAPPED;
  125. }
  126. }
  127. /* Unmap the buffer from dma and maps it back to cpu */
  128. static inline void unmap_dma_buffer(struct musb_request *request,
  129. struct musb *musb)
  130. {
  131. if (!is_buffer_mapped(request))
  132. return;
  133. if (request->request.dma == DMA_ADDR_INVALID) {
  134. dev_vdbg(musb->controller,
  135. "not unmapping a never mapped buffer\n");
  136. return;
  137. }
  138. if (request->map_state == MUSB_MAPPED) {
  139. dma_unmap_single(musb->controller,
  140. request->request.dma,
  141. request->request.length,
  142. request->tx
  143. ? DMA_TO_DEVICE
  144. : DMA_FROM_DEVICE);
  145. request->request.dma = DMA_ADDR_INVALID;
  146. } else { /* PRE_MAPPED */
  147. dma_sync_single_for_cpu(musb->controller,
  148. request->request.dma,
  149. request->request.length,
  150. request->tx
  151. ? DMA_TO_DEVICE
  152. : DMA_FROM_DEVICE);
  153. }
  154. request->map_state = UN_MAPPED;
  155. }
  156. /*
  157. * Immediately complete a request.
  158. *
  159. * @param request the request to complete
  160. * @param status the status to complete the request with
  161. * Context: controller locked, IRQs blocked.
  162. */
  163. void musb_g_giveback(
  164. struct musb_ep *ep,
  165. struct usb_request *request,
  166. int status)
  167. __releases(ep->musb->lock)
  168. __acquires(ep->musb->lock)
  169. {
  170. struct musb_request *req;
  171. struct musb *musb;
  172. int busy = ep->busy;
  173. req = to_musb_request(request);
  174. list_del(&req->list);
  175. if (req->request.status == -EINPROGRESS)
  176. req->request.status = status;
  177. musb = req->musb;
  178. ep->busy = 1;
  179. spin_unlock(&musb->lock);
  180. unmap_dma_buffer(req, musb);
  181. if (request->status == 0)
  182. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  183. ep->end_point.name, request,
  184. req->request.actual, req->request.length);
  185. else
  186. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  187. ep->end_point.name, request,
  188. req->request.actual, req->request.length,
  189. request->status);
  190. req->request.complete(&req->ep->end_point, &req->request);
  191. spin_lock(&musb->lock);
  192. ep->busy = busy;
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /*
  196. * Abort requests queued to an endpoint using the status. Synchronous.
  197. * caller locked controller and blocked irqs, and selected this ep.
  198. */
  199. static void nuke(struct musb_ep *ep, const int status)
  200. {
  201. struct musb *musb = ep->musb;
  202. struct musb_request *req = NULL;
  203. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  204. ep->busy = 1;
  205. if (is_dma_capable() && ep->dma) {
  206. struct dma_controller *c = ep->musb->dma_controller;
  207. int value;
  208. if (ep->is_in) {
  209. /*
  210. * The programming guide says that we must not clear
  211. * the DMAMODE bit before DMAENAB, so we only
  212. * clear it in the second write...
  213. */
  214. musb_writew(epio, MUSB_TXCSR,
  215. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  216. musb_writew(epio, MUSB_TXCSR,
  217. 0 | MUSB_TXCSR_FLUSHFIFO);
  218. } else {
  219. musb_writew(epio, MUSB_RXCSR,
  220. 0 | MUSB_RXCSR_FLUSHFIFO);
  221. musb_writew(epio, MUSB_RXCSR,
  222. 0 | MUSB_RXCSR_FLUSHFIFO);
  223. }
  224. value = c->channel_abort(ep->dma);
  225. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  226. ep->name, value);
  227. c->channel_release(ep->dma);
  228. ep->dma = NULL;
  229. }
  230. while (!list_empty(&ep->req_list)) {
  231. req = list_first_entry(&ep->req_list, struct musb_request, list);
  232. musb_g_giveback(ep, &req->request, status);
  233. }
  234. }
  235. /* ----------------------------------------------------------------------- */
  236. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  237. /*
  238. * This assumes the separate CPPI engine is responding to DMA requests
  239. * from the usb core ... sequenced a bit differently from mentor dma.
  240. */
  241. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  242. {
  243. if (can_bulk_split(musb, ep->type))
  244. return ep->hw_ep->max_packet_sz_tx;
  245. else
  246. return ep->packet_sz;
  247. }
  248. #ifdef CONFIG_USB_INVENTRA_DMA
  249. /* Peripheral tx (IN) using Mentor DMA works as follows:
  250. Only mode 0 is used for transfers <= wPktSize,
  251. mode 1 is used for larger transfers,
  252. One of the following happens:
  253. - Host sends IN token which causes an endpoint interrupt
  254. -> TxAvail
  255. -> if DMA is currently busy, exit.
  256. -> if queue is non-empty, txstate().
  257. - Request is queued by the gadget driver.
  258. -> if queue was previously empty, txstate()
  259. txstate()
  260. -> start
  261. /\ -> setup DMA
  262. | (data is transferred to the FIFO, then sent out when
  263. | IN token(s) are recd from Host.
  264. | -> DMA interrupt on completion
  265. | calls TxAvail.
  266. | -> stop DMA, ~DMAENAB,
  267. | -> set TxPktRdy for last short pkt or zlp
  268. | -> Complete Request
  269. | -> Continue next request (call txstate)
  270. |___________________________________|
  271. * Non-Mentor DMA engines can of course work differently, such as by
  272. * upleveling from irq-per-packet to irq-per-buffer.
  273. */
  274. #endif
  275. /*
  276. * An endpoint is transmitting data. This can be called either from
  277. * the IRQ routine or from ep.queue() to kickstart a request on an
  278. * endpoint.
  279. *
  280. * Context: controller locked, IRQs blocked, endpoint selected
  281. */
  282. static void txstate(struct musb *musb, struct musb_request *req)
  283. {
  284. u8 epnum = req->epnum;
  285. struct musb_ep *musb_ep;
  286. void __iomem *epio = musb->endpoints[epnum].regs;
  287. struct usb_request *request;
  288. u16 fifo_count = 0, csr;
  289. int use_dma = 0;
  290. musb_ep = req->ep;
  291. /* Check if EP is disabled */
  292. if (!musb_ep->desc) {
  293. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  294. musb_ep->end_point.name);
  295. return;
  296. }
  297. /* we shouldn't get here while DMA is active ... but we do ... */
  298. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  299. dev_dbg(musb->controller, "dma pending...\n");
  300. return;
  301. }
  302. /* read TXCSR before */
  303. csr = musb_readw(epio, MUSB_TXCSR);
  304. request = &req->request;
  305. fifo_count = min(max_ep_writesize(musb, musb_ep),
  306. (int)(request->length - request->actual));
  307. if (csr & MUSB_TXCSR_TXPKTRDY) {
  308. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  309. musb_ep->end_point.name, csr);
  310. return;
  311. }
  312. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  313. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  314. musb_ep->end_point.name, csr);
  315. return;
  316. }
  317. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  318. epnum, musb_ep->packet_sz, fifo_count,
  319. csr);
  320. #ifndef CONFIG_MUSB_PIO_ONLY
  321. if (is_buffer_mapped(req)) {
  322. struct dma_controller *c = musb->dma_controller;
  323. size_t request_size;
  324. /* setup DMA, then program endpoint CSR */
  325. request_size = min_t(size_t, request->length - request->actual,
  326. musb_ep->dma->max_len);
  327. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  328. /* MUSB_TXCSR_P_ISO is still set correctly */
  329. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  330. {
  331. if (request_size < musb_ep->packet_sz)
  332. musb_ep->dma->desired_mode = 0;
  333. else
  334. musb_ep->dma->desired_mode = 1;
  335. use_dma = use_dma && c->channel_program(
  336. musb_ep->dma, musb_ep->packet_sz,
  337. musb_ep->dma->desired_mode,
  338. request->dma + request->actual, request_size);
  339. if (use_dma) {
  340. if (musb_ep->dma->desired_mode == 0) {
  341. /*
  342. * We must not clear the DMAMODE bit
  343. * before the DMAENAB bit -- and the
  344. * latter doesn't always get cleared
  345. * before we get here...
  346. */
  347. csr &= ~(MUSB_TXCSR_AUTOSET
  348. | MUSB_TXCSR_DMAENAB);
  349. musb_writew(epio, MUSB_TXCSR, csr
  350. | MUSB_TXCSR_P_WZC_BITS);
  351. csr &= ~MUSB_TXCSR_DMAMODE;
  352. csr |= (MUSB_TXCSR_DMAENAB |
  353. MUSB_TXCSR_MODE);
  354. /* against programming guide */
  355. } else {
  356. csr |= (MUSB_TXCSR_DMAENAB
  357. | MUSB_TXCSR_DMAMODE
  358. | MUSB_TXCSR_MODE);
  359. if (!musb_ep->hb_mult)
  360. csr |= MUSB_TXCSR_AUTOSET;
  361. }
  362. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  363. musb_writew(epio, MUSB_TXCSR, csr);
  364. }
  365. }
  366. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  367. /* program endpoint CSR first, then setup DMA */
  368. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  369. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  370. MUSB_TXCSR_MODE;
  371. musb_writew(epio, MUSB_TXCSR,
  372. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  373. | csr);
  374. /* ensure writebuffer is empty */
  375. csr = musb_readw(epio, MUSB_TXCSR);
  376. /* NOTE host side sets DMAENAB later than this; both are
  377. * OK since the transfer dma glue (between CPPI and Mentor
  378. * fifos) just tells CPPI it could start. Data only moves
  379. * to the USB TX fifo when both fifos are ready.
  380. */
  381. /* "mode" is irrelevant here; handle terminating ZLPs like
  382. * PIO does, since the hardware RNDIS mode seems unreliable
  383. * except for the last-packet-is-already-short case.
  384. */
  385. use_dma = use_dma && c->channel_program(
  386. musb_ep->dma, musb_ep->packet_sz,
  387. 0,
  388. request->dma + request->actual,
  389. request_size);
  390. if (!use_dma) {
  391. c->channel_release(musb_ep->dma);
  392. musb_ep->dma = NULL;
  393. csr &= ~MUSB_TXCSR_DMAENAB;
  394. musb_writew(epio, MUSB_TXCSR, csr);
  395. /* invariant: prequest->buf is non-null */
  396. }
  397. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  398. use_dma = use_dma && c->channel_program(
  399. musb_ep->dma, musb_ep->packet_sz,
  400. request->zero,
  401. request->dma + request->actual,
  402. request_size);
  403. #endif
  404. }
  405. #endif
  406. if (!use_dma) {
  407. /*
  408. * Unmap the dma buffer back to cpu if dma channel
  409. * programming fails
  410. */
  411. unmap_dma_buffer(req, musb);
  412. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  413. (u8 *) (request->buf + request->actual));
  414. request->actual += fifo_count;
  415. csr |= MUSB_TXCSR_TXPKTRDY;
  416. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  417. musb_writew(epio, MUSB_TXCSR, csr);
  418. }
  419. /* host may already have the data when this message shows... */
  420. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  421. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  422. request->actual, request->length,
  423. musb_readw(epio, MUSB_TXCSR),
  424. fifo_count,
  425. musb_readw(epio, MUSB_TXMAXP));
  426. }
  427. /*
  428. * FIFO state update (e.g. data ready).
  429. * Called from IRQ, with controller locked.
  430. */
  431. void musb_g_tx(struct musb *musb, u8 epnum)
  432. {
  433. u16 csr;
  434. struct musb_request *req;
  435. struct usb_request *request;
  436. u8 __iomem *mbase = musb->mregs;
  437. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  438. void __iomem *epio = musb->endpoints[epnum].regs;
  439. struct dma_channel *dma;
  440. musb_ep_select(mbase, epnum);
  441. req = next_request(musb_ep);
  442. request = &req->request;
  443. csr = musb_readw(epio, MUSB_TXCSR);
  444. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  445. dma = is_dma_capable() ? musb_ep->dma : NULL;
  446. /*
  447. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  448. * probably rates reporting as a host error.
  449. */
  450. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  451. csr |= MUSB_TXCSR_P_WZC_BITS;
  452. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  453. musb_writew(epio, MUSB_TXCSR, csr);
  454. return;
  455. }
  456. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  457. /* We NAKed, no big deal... little reason to care. */
  458. csr |= MUSB_TXCSR_P_WZC_BITS;
  459. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  460. musb_writew(epio, MUSB_TXCSR, csr);
  461. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  462. epnum, request);
  463. }
  464. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  465. /*
  466. * SHOULD NOT HAPPEN... has with CPPI though, after
  467. * changing SENDSTALL (and other cases); harmless?
  468. */
  469. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  470. return;
  471. }
  472. if (request) {
  473. u8 is_dma = 0;
  474. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  475. is_dma = 1;
  476. csr |= MUSB_TXCSR_P_WZC_BITS;
  477. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  478. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  479. musb_writew(epio, MUSB_TXCSR, csr);
  480. /* Ensure writebuffer is empty. */
  481. csr = musb_readw(epio, MUSB_TXCSR);
  482. request->actual += musb_ep->dma->actual_len;
  483. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  484. epnum, csr, musb_ep->dma->actual_len, request);
  485. }
  486. /*
  487. * First, maybe a terminating short packet. Some DMA
  488. * engines might handle this by themselves.
  489. */
  490. if ((request->zero && request->length
  491. && (request->length % musb_ep->packet_sz == 0)
  492. && (request->actual == request->length))
  493. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  494. || (is_dma && (!dma->desired_mode ||
  495. (request->actual &
  496. (musb_ep->packet_sz - 1))))
  497. #endif
  498. ) {
  499. /*
  500. * On DMA completion, FIFO may not be
  501. * available yet...
  502. */
  503. if (csr & MUSB_TXCSR_TXPKTRDY)
  504. return;
  505. dev_dbg(musb->controller, "sending zero pkt\n");
  506. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  507. | MUSB_TXCSR_TXPKTRDY);
  508. request->zero = 0;
  509. }
  510. if (request->actual == request->length) {
  511. musb_g_giveback(musb_ep, request, 0);
  512. /*
  513. * In the giveback function the MUSB lock is
  514. * released and acquired after sometime. During
  515. * this time period the INDEX register could get
  516. * changed by the gadget_queue function especially
  517. * on SMP systems. Reselect the INDEX to be sure
  518. * we are reading/modifying the right registers
  519. */
  520. musb_ep_select(mbase, epnum);
  521. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  522. if (!req) {
  523. dev_dbg(musb->controller, "%s idle now\n",
  524. musb_ep->end_point.name);
  525. return;
  526. }
  527. }
  528. txstate(musb, req);
  529. }
  530. }
  531. /* ------------------------------------------------------------ */
  532. #ifdef CONFIG_USB_INVENTRA_DMA
  533. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  534. - Only mode 0 is used.
  535. - Request is queued by the gadget class driver.
  536. -> if queue was previously empty, rxstate()
  537. - Host sends OUT token which causes an endpoint interrupt
  538. /\ -> RxReady
  539. | -> if request queued, call rxstate
  540. | /\ -> setup DMA
  541. | | -> DMA interrupt on completion
  542. | | -> RxReady
  543. | | -> stop DMA
  544. | | -> ack the read
  545. | | -> if data recd = max expected
  546. | | by the request, or host
  547. | | sent a short packet,
  548. | | complete the request,
  549. | | and start the next one.
  550. | |_____________________________________|
  551. | else just wait for the host
  552. | to send the next OUT token.
  553. |__________________________________________________|
  554. * Non-Mentor DMA engines can of course work differently.
  555. */
  556. #endif
  557. /*
  558. * Context: controller locked, IRQs blocked, endpoint selected
  559. */
  560. static void rxstate(struct musb *musb, struct musb_request *req)
  561. {
  562. const u8 epnum = req->epnum;
  563. struct usb_request *request = &req->request;
  564. struct musb_ep *musb_ep;
  565. void __iomem *epio = musb->endpoints[epnum].regs;
  566. unsigned len = 0;
  567. u16 fifo_count;
  568. u16 csr = musb_readw(epio, MUSB_RXCSR);
  569. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  570. u8 use_mode_1;
  571. if (hw_ep->is_shared_fifo)
  572. musb_ep = &hw_ep->ep_in;
  573. else
  574. musb_ep = &hw_ep->ep_out;
  575. fifo_count = musb_ep->packet_sz;
  576. /* Check if EP is disabled */
  577. if (!musb_ep->desc) {
  578. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  579. musb_ep->end_point.name);
  580. return;
  581. }
  582. /* We shouldn't get here while DMA is active, but we do... */
  583. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  584. dev_dbg(musb->controller, "DMA pending...\n");
  585. return;
  586. }
  587. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  588. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  589. musb_ep->end_point.name, csr);
  590. return;
  591. }
  592. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  593. struct dma_controller *c = musb->dma_controller;
  594. struct dma_channel *channel = musb_ep->dma;
  595. /* NOTE: CPPI won't actually stop advancing the DMA
  596. * queue after short packet transfers, so this is almost
  597. * always going to run as IRQ-per-packet DMA so that
  598. * faults will be handled correctly.
  599. */
  600. if (c->channel_program(channel,
  601. musb_ep->packet_sz,
  602. !request->short_not_ok,
  603. request->dma + request->actual,
  604. request->length - request->actual)) {
  605. /* make sure that if an rxpkt arrived after the irq,
  606. * the cppi engine will be ready to take it as soon
  607. * as DMA is enabled
  608. */
  609. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  610. | MUSB_RXCSR_DMAMODE);
  611. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  612. musb_writew(epio, MUSB_RXCSR, csr);
  613. return;
  614. }
  615. }
  616. if (csr & MUSB_RXCSR_RXPKTRDY) {
  617. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  618. /*
  619. * Enable Mode 1 on RX transfers only when short_not_ok flag
  620. * is set. Currently short_not_ok flag is set only from
  621. * file_storage and f_mass_storage drivers
  622. */
  623. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  624. use_mode_1 = 1;
  625. else
  626. use_mode_1 = 0;
  627. if (request->actual < request->length) {
  628. #ifdef CONFIG_USB_INVENTRA_DMA
  629. if (is_buffer_mapped(req)) {
  630. struct dma_controller *c;
  631. struct dma_channel *channel;
  632. int use_dma = 0;
  633. int transfer_size;
  634. c = musb->dma_controller;
  635. channel = musb_ep->dma;
  636. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  637. * mode 0 only. So we do not get endpoint interrupts due to DMA
  638. * completion. We only get interrupts from DMA controller.
  639. *
  640. * We could operate in DMA mode 1 if we knew the size of the tranfer
  641. * in advance. For mass storage class, request->length = what the host
  642. * sends, so that'd work. But for pretty much everything else,
  643. * request->length is routinely more than what the host sends. For
  644. * most these gadgets, end of is signified either by a short packet,
  645. * or filling the last byte of the buffer. (Sending extra data in
  646. * that last pckate should trigger an overflow fault.) But in mode 1,
  647. * we don't get DMA completion interrupt for short packets.
  648. *
  649. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  650. * to get endpoint interrupt on every DMA req, but that didn't seem
  651. * to work reliably.
  652. *
  653. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  654. * then becomes usable as a runtime "use mode 1" hint...
  655. */
  656. /* Experimental: Mode1 works with mass storage use cases */
  657. if (use_mode_1) {
  658. csr |= MUSB_RXCSR_AUTOCLEAR;
  659. musb_writew(epio, MUSB_RXCSR, csr);
  660. csr |= MUSB_RXCSR_DMAENAB;
  661. musb_writew(epio, MUSB_RXCSR, csr);
  662. /*
  663. * this special sequence (enabling and then
  664. * disabling MUSB_RXCSR_DMAMODE) is required
  665. * to get DMAReq to activate
  666. */
  667. musb_writew(epio, MUSB_RXCSR,
  668. csr | MUSB_RXCSR_DMAMODE);
  669. musb_writew(epio, MUSB_RXCSR, csr);
  670. transfer_size = min(request->length - request->actual,
  671. channel->max_len);
  672. musb_ep->dma->desired_mode = 1;
  673. } else {
  674. if (!musb_ep->hb_mult &&
  675. musb_ep->hw_ep->rx_double_buffered)
  676. csr |= MUSB_RXCSR_AUTOCLEAR;
  677. csr |= MUSB_RXCSR_DMAENAB;
  678. musb_writew(epio, MUSB_RXCSR, csr);
  679. transfer_size = min(request->length - request->actual,
  680. (unsigned)fifo_count);
  681. musb_ep->dma->desired_mode = 0;
  682. }
  683. use_dma = c->channel_program(
  684. channel,
  685. musb_ep->packet_sz,
  686. channel->desired_mode,
  687. request->dma
  688. + request->actual,
  689. transfer_size);
  690. if (use_dma)
  691. return;
  692. }
  693. #elif defined(CONFIG_USB_UX500_DMA)
  694. if ((is_buffer_mapped(req)) &&
  695. (request->actual < request->length)) {
  696. struct dma_controller *c;
  697. struct dma_channel *channel;
  698. int transfer_size = 0;
  699. c = musb->dma_controller;
  700. channel = musb_ep->dma;
  701. /* In case first packet is short */
  702. if (fifo_count < musb_ep->packet_sz)
  703. transfer_size = fifo_count;
  704. else if (request->short_not_ok)
  705. transfer_size = min(request->length -
  706. request->actual,
  707. channel->max_len);
  708. else
  709. transfer_size = min(request->length -
  710. request->actual,
  711. (unsigned)fifo_count);
  712. csr &= ~MUSB_RXCSR_DMAMODE;
  713. csr |= (MUSB_RXCSR_DMAENAB |
  714. MUSB_RXCSR_AUTOCLEAR);
  715. musb_writew(epio, MUSB_RXCSR, csr);
  716. if (transfer_size <= musb_ep->packet_sz) {
  717. musb_ep->dma->desired_mode = 0;
  718. } else {
  719. musb_ep->dma->desired_mode = 1;
  720. /* Mode must be set after DMAENAB */
  721. csr |= MUSB_RXCSR_DMAMODE;
  722. musb_writew(epio, MUSB_RXCSR, csr);
  723. }
  724. if (c->channel_program(channel,
  725. musb_ep->packet_sz,
  726. channel->desired_mode,
  727. request->dma
  728. + request->actual,
  729. transfer_size))
  730. return;
  731. }
  732. #endif /* Mentor's DMA */
  733. len = request->length - request->actual;
  734. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  735. musb_ep->end_point.name,
  736. fifo_count, len,
  737. musb_ep->packet_sz);
  738. fifo_count = min_t(unsigned, len, fifo_count);
  739. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  740. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  741. struct dma_controller *c = musb->dma_controller;
  742. struct dma_channel *channel = musb_ep->dma;
  743. u32 dma_addr = request->dma + request->actual;
  744. int ret;
  745. ret = c->channel_program(channel,
  746. musb_ep->packet_sz,
  747. channel->desired_mode,
  748. dma_addr,
  749. fifo_count);
  750. if (ret)
  751. return;
  752. }
  753. #endif
  754. /*
  755. * Unmap the dma buffer back to cpu if dma channel
  756. * programming fails. This buffer is mapped if the
  757. * channel allocation is successful
  758. */
  759. if (is_buffer_mapped(req)) {
  760. unmap_dma_buffer(req, musb);
  761. /*
  762. * Clear DMAENAB and AUTOCLEAR for the
  763. * PIO mode transfer
  764. */
  765. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  766. musb_writew(epio, MUSB_RXCSR, csr);
  767. }
  768. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  769. (request->buf + request->actual));
  770. request->actual += fifo_count;
  771. /* REVISIT if we left anything in the fifo, flush
  772. * it and report -EOVERFLOW
  773. */
  774. /* ack the read! */
  775. csr |= MUSB_RXCSR_P_WZC_BITS;
  776. csr &= ~MUSB_RXCSR_RXPKTRDY;
  777. musb_writew(epio, MUSB_RXCSR, csr);
  778. }
  779. }
  780. /* reach the end or short packet detected */
  781. if (request->actual == request->length ||
  782. fifo_count < musb_ep->packet_sz)
  783. musb_g_giveback(musb_ep, request, 0);
  784. }
  785. /*
  786. * Data ready for a request; called from IRQ
  787. */
  788. void musb_g_rx(struct musb *musb, u8 epnum)
  789. {
  790. u16 csr;
  791. struct musb_request *req;
  792. struct usb_request *request;
  793. void __iomem *mbase = musb->mregs;
  794. struct musb_ep *musb_ep;
  795. void __iomem *epio = musb->endpoints[epnum].regs;
  796. struct dma_channel *dma;
  797. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  798. if (hw_ep->is_shared_fifo)
  799. musb_ep = &hw_ep->ep_in;
  800. else
  801. musb_ep = &hw_ep->ep_out;
  802. musb_ep_select(mbase, epnum);
  803. req = next_request(musb_ep);
  804. if (!req)
  805. return;
  806. request = &req->request;
  807. csr = musb_readw(epio, MUSB_RXCSR);
  808. dma = is_dma_capable() ? musb_ep->dma : NULL;
  809. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  810. csr, dma ? " (dma)" : "", request);
  811. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  812. csr |= MUSB_RXCSR_P_WZC_BITS;
  813. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  814. musb_writew(epio, MUSB_RXCSR, csr);
  815. return;
  816. }
  817. if (csr & MUSB_RXCSR_P_OVERRUN) {
  818. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  819. csr &= ~MUSB_RXCSR_P_OVERRUN;
  820. musb_writew(epio, MUSB_RXCSR, csr);
  821. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  822. if (request->status == -EINPROGRESS)
  823. request->status = -EOVERFLOW;
  824. }
  825. if (csr & MUSB_RXCSR_INCOMPRX) {
  826. /* REVISIT not necessarily an error */
  827. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  828. }
  829. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  830. /* "should not happen"; likely RXPKTRDY pending for DMA */
  831. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  832. musb_ep->end_point.name, csr);
  833. return;
  834. }
  835. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  836. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  837. | MUSB_RXCSR_DMAENAB
  838. | MUSB_RXCSR_DMAMODE);
  839. musb_writew(epio, MUSB_RXCSR,
  840. MUSB_RXCSR_P_WZC_BITS | csr);
  841. request->actual += musb_ep->dma->actual_len;
  842. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  843. epnum, csr,
  844. musb_readw(epio, MUSB_RXCSR),
  845. musb_ep->dma->actual_len, request);
  846. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  847. defined(CONFIG_USB_UX500_DMA)
  848. /* Autoclear doesn't clear RxPktRdy for short packets */
  849. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  850. || (dma->actual_len
  851. & (musb_ep->packet_sz - 1))) {
  852. /* ack the read! */
  853. csr &= ~MUSB_RXCSR_RXPKTRDY;
  854. musb_writew(epio, MUSB_RXCSR, csr);
  855. }
  856. /* incomplete, and not short? wait for next IN packet */
  857. if ((request->actual < request->length)
  858. && (musb_ep->dma->actual_len
  859. == musb_ep->packet_sz)) {
  860. /* In double buffer case, continue to unload fifo if
  861. * there is Rx packet in FIFO.
  862. **/
  863. csr = musb_readw(epio, MUSB_RXCSR);
  864. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  865. hw_ep->rx_double_buffered)
  866. goto exit;
  867. return;
  868. }
  869. #endif
  870. musb_g_giveback(musb_ep, request, 0);
  871. /*
  872. * In the giveback function the MUSB lock is
  873. * released and acquired after sometime. During
  874. * this time period the INDEX register could get
  875. * changed by the gadget_queue function especially
  876. * on SMP systems. Reselect the INDEX to be sure
  877. * we are reading/modifying the right registers
  878. */
  879. musb_ep_select(mbase, epnum);
  880. req = next_request(musb_ep);
  881. if (!req)
  882. return;
  883. }
  884. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  885. defined(CONFIG_USB_UX500_DMA)
  886. exit:
  887. #endif
  888. /* Analyze request */
  889. rxstate(musb, req);
  890. }
  891. /* ------------------------------------------------------------ */
  892. static int musb_gadget_enable(struct usb_ep *ep,
  893. const struct usb_endpoint_descriptor *desc)
  894. {
  895. unsigned long flags;
  896. struct musb_ep *musb_ep;
  897. struct musb_hw_ep *hw_ep;
  898. void __iomem *regs;
  899. struct musb *musb;
  900. void __iomem *mbase;
  901. u8 epnum;
  902. u16 csr;
  903. unsigned tmp;
  904. int status = -EINVAL;
  905. if (!ep || !desc)
  906. return -EINVAL;
  907. musb_ep = to_musb_ep(ep);
  908. hw_ep = musb_ep->hw_ep;
  909. regs = hw_ep->regs;
  910. musb = musb_ep->musb;
  911. mbase = musb->mregs;
  912. epnum = musb_ep->current_epnum;
  913. spin_lock_irqsave(&musb->lock, flags);
  914. if (musb_ep->desc) {
  915. status = -EBUSY;
  916. goto fail;
  917. }
  918. musb_ep->type = usb_endpoint_type(desc);
  919. /* check direction and (later) maxpacket size against endpoint */
  920. if (usb_endpoint_num(desc) != epnum)
  921. goto fail;
  922. /* REVISIT this rules out high bandwidth periodic transfers */
  923. tmp = usb_endpoint_maxp(desc);
  924. if (tmp & ~0x07ff) {
  925. int ok;
  926. if (usb_endpoint_dir_in(desc))
  927. ok = musb->hb_iso_tx;
  928. else
  929. ok = musb->hb_iso_rx;
  930. if (!ok) {
  931. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  932. goto fail;
  933. }
  934. musb_ep->hb_mult = (tmp >> 11) & 3;
  935. } else {
  936. musb_ep->hb_mult = 0;
  937. }
  938. musb_ep->packet_sz = tmp & 0x7ff;
  939. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  940. /* enable the interrupts for the endpoint, set the endpoint
  941. * packet size (or fail), set the mode, clear the fifo
  942. */
  943. musb_ep_select(mbase, epnum);
  944. if (usb_endpoint_dir_in(desc)) {
  945. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  946. if (hw_ep->is_shared_fifo)
  947. musb_ep->is_in = 1;
  948. if (!musb_ep->is_in)
  949. goto fail;
  950. if (tmp > hw_ep->max_packet_sz_tx) {
  951. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  952. goto fail;
  953. }
  954. int_txe |= (1 << epnum);
  955. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  956. /* REVISIT if can_bulk_split(), use by updating "tmp";
  957. * likewise high bandwidth periodic tx
  958. */
  959. /* Set TXMAXP with the FIFO size of the endpoint
  960. * to disable double buffering mode.
  961. */
  962. if (musb->double_buffer_not_ok)
  963. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  964. else
  965. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  966. | (musb_ep->hb_mult << 11));
  967. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  968. if (musb_readw(regs, MUSB_TXCSR)
  969. & MUSB_TXCSR_FIFONOTEMPTY)
  970. csr |= MUSB_TXCSR_FLUSHFIFO;
  971. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  972. csr |= MUSB_TXCSR_P_ISO;
  973. /* set twice in case of double buffering */
  974. musb_writew(regs, MUSB_TXCSR, csr);
  975. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  976. musb_writew(regs, MUSB_TXCSR, csr);
  977. } else {
  978. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  979. if (hw_ep->is_shared_fifo)
  980. musb_ep->is_in = 0;
  981. if (musb_ep->is_in)
  982. goto fail;
  983. if (tmp > hw_ep->max_packet_sz_rx) {
  984. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  985. goto fail;
  986. }
  987. int_rxe |= (1 << epnum);
  988. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  989. /* REVISIT if can_bulk_combine() use by updating "tmp"
  990. * likewise high bandwidth periodic rx
  991. */
  992. /* Set RXMAXP with the FIFO size of the endpoint
  993. * to disable double buffering mode.
  994. */
  995. if (musb->double_buffer_not_ok)
  996. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  997. else
  998. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  999. | (musb_ep->hb_mult << 11));
  1000. /* force shared fifo to OUT-only mode */
  1001. if (hw_ep->is_shared_fifo) {
  1002. csr = musb_readw(regs, MUSB_TXCSR);
  1003. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  1004. musb_writew(regs, MUSB_TXCSR, csr);
  1005. }
  1006. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  1007. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  1008. csr |= MUSB_RXCSR_P_ISO;
  1009. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  1010. csr |= MUSB_RXCSR_DISNYET;
  1011. /* set twice in case of double buffering */
  1012. musb_writew(regs, MUSB_RXCSR, csr);
  1013. musb_writew(regs, MUSB_RXCSR, csr);
  1014. }
  1015. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  1016. * for some reason you run out of channels here.
  1017. */
  1018. if (is_dma_capable() && musb->dma_controller) {
  1019. struct dma_controller *c = musb->dma_controller;
  1020. musb_ep->dma = c->channel_alloc(c, hw_ep,
  1021. (desc->bEndpointAddress & USB_DIR_IN));
  1022. } else
  1023. musb_ep->dma = NULL;
  1024. musb_ep->desc = desc;
  1025. musb_ep->busy = 0;
  1026. musb_ep->wedged = 0;
  1027. status = 0;
  1028. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  1029. musb_driver_name, musb_ep->end_point.name,
  1030. ({ char *s; switch (musb_ep->type) {
  1031. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  1032. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  1033. default: s = "iso"; break;
  1034. }; s; }),
  1035. musb_ep->is_in ? "IN" : "OUT",
  1036. musb_ep->dma ? "dma, " : "",
  1037. musb_ep->packet_sz);
  1038. schedule_work(&musb->irq_work);
  1039. fail:
  1040. spin_unlock_irqrestore(&musb->lock, flags);
  1041. return status;
  1042. }
  1043. /*
  1044. * Disable an endpoint flushing all requests queued.
  1045. */
  1046. static int musb_gadget_disable(struct usb_ep *ep)
  1047. {
  1048. unsigned long flags;
  1049. struct musb *musb;
  1050. u8 epnum;
  1051. struct musb_ep *musb_ep;
  1052. void __iomem *epio;
  1053. int status = 0;
  1054. musb_ep = to_musb_ep(ep);
  1055. musb = musb_ep->musb;
  1056. epnum = musb_ep->current_epnum;
  1057. epio = musb->endpoints[epnum].regs;
  1058. spin_lock_irqsave(&musb->lock, flags);
  1059. musb_ep_select(musb->mregs, epnum);
  1060. /* zero the endpoint sizes */
  1061. if (musb_ep->is_in) {
  1062. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  1063. int_txe &= ~(1 << epnum);
  1064. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  1065. musb_writew(epio, MUSB_TXMAXP, 0);
  1066. } else {
  1067. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  1068. int_rxe &= ~(1 << epnum);
  1069. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  1070. musb_writew(epio, MUSB_RXMAXP, 0);
  1071. }
  1072. musb_ep->desc = NULL;
  1073. musb_ep->end_point.desc = NULL;
  1074. /* abort all pending DMA and requests */
  1075. nuke(musb_ep, -ESHUTDOWN);
  1076. schedule_work(&musb->irq_work);
  1077. spin_unlock_irqrestore(&(musb->lock), flags);
  1078. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1079. return status;
  1080. }
  1081. /*
  1082. * Allocate a request for an endpoint.
  1083. * Reused by ep0 code.
  1084. */
  1085. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1086. {
  1087. struct musb_ep *musb_ep = to_musb_ep(ep);
  1088. struct musb *musb = musb_ep->musb;
  1089. struct musb_request *request = NULL;
  1090. request = kzalloc(sizeof *request, gfp_flags);
  1091. if (!request) {
  1092. dev_dbg(musb->controller, "not enough memory\n");
  1093. return NULL;
  1094. }
  1095. request->request.dma = DMA_ADDR_INVALID;
  1096. request->epnum = musb_ep->current_epnum;
  1097. request->ep = musb_ep;
  1098. return &request->request;
  1099. }
  1100. /*
  1101. * Free a request
  1102. * Reused by ep0 code.
  1103. */
  1104. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1105. {
  1106. kfree(to_musb_request(req));
  1107. }
  1108. static LIST_HEAD(buffers);
  1109. struct free_record {
  1110. struct list_head list;
  1111. struct device *dev;
  1112. unsigned bytes;
  1113. dma_addr_t dma;
  1114. };
  1115. /*
  1116. * Context: controller locked, IRQs blocked.
  1117. */
  1118. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1119. {
  1120. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1121. req->tx ? "TX/IN" : "RX/OUT",
  1122. &req->request, req->request.length, req->epnum);
  1123. musb_ep_select(musb->mregs, req->epnum);
  1124. if (req->tx)
  1125. txstate(musb, req);
  1126. else
  1127. rxstate(musb, req);
  1128. }
  1129. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1130. gfp_t gfp_flags)
  1131. {
  1132. struct musb_ep *musb_ep;
  1133. struct musb_request *request;
  1134. struct musb *musb;
  1135. int status = 0;
  1136. unsigned long lockflags;
  1137. if (!ep || !req)
  1138. return -EINVAL;
  1139. if (!req->buf)
  1140. return -ENODATA;
  1141. musb_ep = to_musb_ep(ep);
  1142. musb = musb_ep->musb;
  1143. request = to_musb_request(req);
  1144. request->musb = musb;
  1145. if (request->ep != musb_ep)
  1146. return -EINVAL;
  1147. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1148. /* request is mine now... */
  1149. request->request.actual = 0;
  1150. request->request.status = -EINPROGRESS;
  1151. request->epnum = musb_ep->current_epnum;
  1152. request->tx = musb_ep->is_in;
  1153. map_dma_buffer(request, musb, musb_ep);
  1154. spin_lock_irqsave(&musb->lock, lockflags);
  1155. /* don't queue if the ep is down */
  1156. if (!musb_ep->desc) {
  1157. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1158. req, ep->name, "disabled");
  1159. status = -ESHUTDOWN;
  1160. goto cleanup;
  1161. }
  1162. /* add request to the list */
  1163. list_add_tail(&request->list, &musb_ep->req_list);
  1164. /* it this is the head of the queue, start i/o ... */
  1165. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1166. musb_ep_restart(musb, request);
  1167. cleanup:
  1168. spin_unlock_irqrestore(&musb->lock, lockflags);
  1169. return status;
  1170. }
  1171. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1172. {
  1173. struct musb_ep *musb_ep = to_musb_ep(ep);
  1174. struct musb_request *req = to_musb_request(request);
  1175. struct musb_request *r;
  1176. unsigned long flags;
  1177. int status = 0;
  1178. struct musb *musb = musb_ep->musb;
  1179. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1180. return -EINVAL;
  1181. spin_lock_irqsave(&musb->lock, flags);
  1182. list_for_each_entry(r, &musb_ep->req_list, list) {
  1183. if (r == req)
  1184. break;
  1185. }
  1186. if (r != req) {
  1187. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1188. status = -EINVAL;
  1189. goto done;
  1190. }
  1191. /* if the hardware doesn't have the request, easy ... */
  1192. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1193. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1194. /* ... else abort the dma transfer ... */
  1195. else if (is_dma_capable() && musb_ep->dma) {
  1196. struct dma_controller *c = musb->dma_controller;
  1197. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1198. if (c->channel_abort)
  1199. status = c->channel_abort(musb_ep->dma);
  1200. else
  1201. status = -EBUSY;
  1202. if (status == 0)
  1203. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1204. } else {
  1205. /* NOTE: by sticking to easily tested hardware/driver states,
  1206. * we leave counting of in-flight packets imprecise.
  1207. */
  1208. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1209. }
  1210. done:
  1211. spin_unlock_irqrestore(&musb->lock, flags);
  1212. return status;
  1213. }
  1214. /*
  1215. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1216. * data but will queue requests.
  1217. *
  1218. * exported to ep0 code
  1219. */
  1220. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1221. {
  1222. struct musb_ep *musb_ep = to_musb_ep(ep);
  1223. u8 epnum = musb_ep->current_epnum;
  1224. struct musb *musb = musb_ep->musb;
  1225. void __iomem *epio = musb->endpoints[epnum].regs;
  1226. void __iomem *mbase;
  1227. unsigned long flags;
  1228. u16 csr;
  1229. struct musb_request *request;
  1230. int status = 0;
  1231. if (!ep)
  1232. return -EINVAL;
  1233. mbase = musb->mregs;
  1234. spin_lock_irqsave(&musb->lock, flags);
  1235. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1236. status = -EINVAL;
  1237. goto done;
  1238. }
  1239. musb_ep_select(mbase, epnum);
  1240. request = next_request(musb_ep);
  1241. if (value) {
  1242. if (request) {
  1243. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1244. ep->name);
  1245. status = -EAGAIN;
  1246. goto done;
  1247. }
  1248. /* Cannot portably stall with non-empty FIFO */
  1249. if (musb_ep->is_in) {
  1250. csr = musb_readw(epio, MUSB_TXCSR);
  1251. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1252. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1253. status = -EAGAIN;
  1254. goto done;
  1255. }
  1256. }
  1257. } else
  1258. musb_ep->wedged = 0;
  1259. /* set/clear the stall and toggle bits */
  1260. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1261. if (musb_ep->is_in) {
  1262. csr = musb_readw(epio, MUSB_TXCSR);
  1263. csr |= MUSB_TXCSR_P_WZC_BITS
  1264. | MUSB_TXCSR_CLRDATATOG;
  1265. if (value)
  1266. csr |= MUSB_TXCSR_P_SENDSTALL;
  1267. else
  1268. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1269. | MUSB_TXCSR_P_SENTSTALL);
  1270. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1271. musb_writew(epio, MUSB_TXCSR, csr);
  1272. } else {
  1273. csr = musb_readw(epio, MUSB_RXCSR);
  1274. csr |= MUSB_RXCSR_P_WZC_BITS
  1275. | MUSB_RXCSR_FLUSHFIFO
  1276. | MUSB_RXCSR_CLRDATATOG;
  1277. if (value)
  1278. csr |= MUSB_RXCSR_P_SENDSTALL;
  1279. else
  1280. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1281. | MUSB_RXCSR_P_SENTSTALL);
  1282. musb_writew(epio, MUSB_RXCSR, csr);
  1283. }
  1284. /* maybe start the first request in the queue */
  1285. if (!musb_ep->busy && !value && request) {
  1286. dev_dbg(musb->controller, "restarting the request\n");
  1287. musb_ep_restart(musb, request);
  1288. }
  1289. done:
  1290. spin_unlock_irqrestore(&musb->lock, flags);
  1291. return status;
  1292. }
  1293. /*
  1294. * Sets the halt feature with the clear requests ignored
  1295. */
  1296. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1297. {
  1298. struct musb_ep *musb_ep = to_musb_ep(ep);
  1299. if (!ep)
  1300. return -EINVAL;
  1301. musb_ep->wedged = 1;
  1302. return usb_ep_set_halt(ep);
  1303. }
  1304. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1305. {
  1306. struct musb_ep *musb_ep = to_musb_ep(ep);
  1307. void __iomem *epio = musb_ep->hw_ep->regs;
  1308. int retval = -EINVAL;
  1309. if (musb_ep->desc && !musb_ep->is_in) {
  1310. struct musb *musb = musb_ep->musb;
  1311. int epnum = musb_ep->current_epnum;
  1312. void __iomem *mbase = musb->mregs;
  1313. unsigned long flags;
  1314. spin_lock_irqsave(&musb->lock, flags);
  1315. musb_ep_select(mbase, epnum);
  1316. /* FIXME return zero unless RXPKTRDY is set */
  1317. retval = musb_readw(epio, MUSB_RXCOUNT);
  1318. spin_unlock_irqrestore(&musb->lock, flags);
  1319. }
  1320. return retval;
  1321. }
  1322. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1323. {
  1324. struct musb_ep *musb_ep = to_musb_ep(ep);
  1325. struct musb *musb = musb_ep->musb;
  1326. u8 epnum = musb_ep->current_epnum;
  1327. void __iomem *epio = musb->endpoints[epnum].regs;
  1328. void __iomem *mbase;
  1329. unsigned long flags;
  1330. u16 csr, int_txe;
  1331. mbase = musb->mregs;
  1332. spin_lock_irqsave(&musb->lock, flags);
  1333. musb_ep_select(mbase, (u8) epnum);
  1334. /* disable interrupts */
  1335. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1336. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1337. if (musb_ep->is_in) {
  1338. csr = musb_readw(epio, MUSB_TXCSR);
  1339. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1340. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1341. /*
  1342. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1343. * to interrupt current FIFO loading, but not flushing
  1344. * the already loaded ones.
  1345. */
  1346. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1347. musb_writew(epio, MUSB_TXCSR, csr);
  1348. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1349. musb_writew(epio, MUSB_TXCSR, csr);
  1350. }
  1351. } else {
  1352. csr = musb_readw(epio, MUSB_RXCSR);
  1353. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1354. musb_writew(epio, MUSB_RXCSR, csr);
  1355. musb_writew(epio, MUSB_RXCSR, csr);
  1356. }
  1357. /* re-enable interrupt */
  1358. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1359. spin_unlock_irqrestore(&musb->lock, flags);
  1360. }
  1361. static const struct usb_ep_ops musb_ep_ops = {
  1362. .enable = musb_gadget_enable,
  1363. .disable = musb_gadget_disable,
  1364. .alloc_request = musb_alloc_request,
  1365. .free_request = musb_free_request,
  1366. .queue = musb_gadget_queue,
  1367. .dequeue = musb_gadget_dequeue,
  1368. .set_halt = musb_gadget_set_halt,
  1369. .set_wedge = musb_gadget_set_wedge,
  1370. .fifo_status = musb_gadget_fifo_status,
  1371. .fifo_flush = musb_gadget_fifo_flush
  1372. };
  1373. /* ----------------------------------------------------------------------- */
  1374. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1375. {
  1376. struct musb *musb = gadget_to_musb(gadget);
  1377. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1378. }
  1379. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1380. {
  1381. struct musb *musb = gadget_to_musb(gadget);
  1382. void __iomem *mregs = musb->mregs;
  1383. unsigned long flags;
  1384. int status = -EINVAL;
  1385. u8 power, devctl;
  1386. int retries;
  1387. spin_lock_irqsave(&musb->lock, flags);
  1388. switch (musb->xceiv->state) {
  1389. case OTG_STATE_B_PERIPHERAL:
  1390. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1391. * that's part of the standard usb 1.1 state machine, and
  1392. * doesn't affect OTG transitions.
  1393. */
  1394. if (musb->may_wakeup && musb->is_suspended)
  1395. break;
  1396. goto done;
  1397. case OTG_STATE_B_IDLE:
  1398. /* Start SRP ... OTG not required. */
  1399. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1400. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1401. devctl |= MUSB_DEVCTL_SESSION;
  1402. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1403. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1404. retries = 100;
  1405. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1406. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1407. if (retries-- < 1)
  1408. break;
  1409. }
  1410. retries = 10000;
  1411. while (devctl & MUSB_DEVCTL_SESSION) {
  1412. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1413. if (retries-- < 1)
  1414. break;
  1415. }
  1416. spin_unlock_irqrestore(&musb->lock, flags);
  1417. otg_start_srp(musb->xceiv->otg);
  1418. spin_lock_irqsave(&musb->lock, flags);
  1419. /* Block idling for at least 1s */
  1420. musb_platform_try_idle(musb,
  1421. jiffies + msecs_to_jiffies(1 * HZ));
  1422. status = 0;
  1423. goto done;
  1424. default:
  1425. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1426. otg_state_string(musb->xceiv->state));
  1427. goto done;
  1428. }
  1429. status = 0;
  1430. power = musb_readb(mregs, MUSB_POWER);
  1431. power |= MUSB_POWER_RESUME;
  1432. musb_writeb(mregs, MUSB_POWER, power);
  1433. dev_dbg(musb->controller, "issue wakeup\n");
  1434. /* FIXME do this next chunk in a timer callback, no udelay */
  1435. mdelay(2);
  1436. power = musb_readb(mregs, MUSB_POWER);
  1437. power &= ~MUSB_POWER_RESUME;
  1438. musb_writeb(mregs, MUSB_POWER, power);
  1439. done:
  1440. spin_unlock_irqrestore(&musb->lock, flags);
  1441. return status;
  1442. }
  1443. static int
  1444. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1445. {
  1446. struct musb *musb = gadget_to_musb(gadget);
  1447. musb->is_self_powered = !!is_selfpowered;
  1448. return 0;
  1449. }
  1450. static void musb_pullup(struct musb *musb, int is_on)
  1451. {
  1452. u8 power;
  1453. power = musb_readb(musb->mregs, MUSB_POWER);
  1454. if (is_on)
  1455. power |= MUSB_POWER_SOFTCONN;
  1456. else
  1457. power &= ~MUSB_POWER_SOFTCONN;
  1458. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1459. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1460. is_on ? "on" : "off");
  1461. musb_writeb(musb->mregs, MUSB_POWER, power);
  1462. }
  1463. #if 0
  1464. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1465. {
  1466. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1467. /*
  1468. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1469. * though that can clear it), just musb_pullup().
  1470. */
  1471. return -EINVAL;
  1472. }
  1473. #endif
  1474. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1475. {
  1476. struct musb *musb = gadget_to_musb(gadget);
  1477. if (!musb->xceiv->set_power)
  1478. return -EOPNOTSUPP;
  1479. return usb_phy_set_power(musb->xceiv, mA);
  1480. }
  1481. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1482. {
  1483. struct musb *musb = gadget_to_musb(gadget);
  1484. unsigned long flags;
  1485. is_on = !!is_on;
  1486. pm_runtime_get_sync(musb->controller);
  1487. /* NOTE: this assumes we are sensing vbus; we'd rather
  1488. * not pullup unless the B-session is active.
  1489. */
  1490. spin_lock_irqsave(&musb->lock, flags);
  1491. if (is_on != musb->softconnect) {
  1492. musb->softconnect = is_on;
  1493. musb_pullup(musb, is_on);
  1494. }
  1495. spin_unlock_irqrestore(&musb->lock, flags);
  1496. pm_runtime_put(musb->controller);
  1497. return 0;
  1498. }
  1499. static int musb_gadget_start(struct usb_gadget *g,
  1500. struct usb_gadget_driver *driver);
  1501. static int musb_gadget_stop(struct usb_gadget *g,
  1502. struct usb_gadget_driver *driver);
  1503. static const struct usb_gadget_ops musb_gadget_operations = {
  1504. .get_frame = musb_gadget_get_frame,
  1505. .wakeup = musb_gadget_wakeup,
  1506. .set_selfpowered = musb_gadget_set_self_powered,
  1507. /* .vbus_session = musb_gadget_vbus_session, */
  1508. .vbus_draw = musb_gadget_vbus_draw,
  1509. .pullup = musb_gadget_pullup,
  1510. .udc_start = musb_gadget_start,
  1511. .udc_stop = musb_gadget_stop,
  1512. };
  1513. /* ----------------------------------------------------------------------- */
  1514. /* Registration */
  1515. /* Only this registration code "knows" the rule (from USB standards)
  1516. * about there being only one external upstream port. It assumes
  1517. * all peripheral ports are external...
  1518. */
  1519. static void musb_gadget_release(struct device *dev)
  1520. {
  1521. /* kref_put(WHAT) */
  1522. dev_dbg(dev, "%s\n", __func__);
  1523. }
  1524. static void __devinit
  1525. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1526. {
  1527. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1528. memset(ep, 0, sizeof *ep);
  1529. ep->current_epnum = epnum;
  1530. ep->musb = musb;
  1531. ep->hw_ep = hw_ep;
  1532. ep->is_in = is_in;
  1533. INIT_LIST_HEAD(&ep->req_list);
  1534. sprintf(ep->name, "ep%d%s", epnum,
  1535. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1536. is_in ? "in" : "out"));
  1537. ep->end_point.name = ep->name;
  1538. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1539. if (!epnum) {
  1540. ep->end_point.maxpacket = 64;
  1541. ep->end_point.ops = &musb_g_ep0_ops;
  1542. musb->g.ep0 = &ep->end_point;
  1543. } else {
  1544. if (is_in)
  1545. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1546. else
  1547. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1548. ep->end_point.ops = &musb_ep_ops;
  1549. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1550. }
  1551. }
  1552. /*
  1553. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1554. * to the rest of the driver state.
  1555. */
  1556. static inline void __devinit musb_g_init_endpoints(struct musb *musb)
  1557. {
  1558. u8 epnum;
  1559. struct musb_hw_ep *hw_ep;
  1560. unsigned count = 0;
  1561. /* initialize endpoint list just once */
  1562. INIT_LIST_HEAD(&(musb->g.ep_list));
  1563. for (epnum = 0, hw_ep = musb->endpoints;
  1564. epnum < musb->nr_endpoints;
  1565. epnum++, hw_ep++) {
  1566. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1567. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1568. count++;
  1569. } else {
  1570. if (hw_ep->max_packet_sz_tx) {
  1571. init_peripheral_ep(musb, &hw_ep->ep_in,
  1572. epnum, 1);
  1573. count++;
  1574. }
  1575. if (hw_ep->max_packet_sz_rx) {
  1576. init_peripheral_ep(musb, &hw_ep->ep_out,
  1577. epnum, 0);
  1578. count++;
  1579. }
  1580. }
  1581. }
  1582. }
  1583. /* called once during driver setup to initialize and link into
  1584. * the driver model; memory is zeroed.
  1585. */
  1586. int __devinit musb_gadget_setup(struct musb *musb)
  1587. {
  1588. int status;
  1589. /* REVISIT minor race: if (erroneously) setting up two
  1590. * musb peripherals at the same time, only the bus lock
  1591. * is probably held.
  1592. */
  1593. musb->g.ops = &musb_gadget_operations;
  1594. musb->g.max_speed = USB_SPEED_HIGH;
  1595. musb->g.speed = USB_SPEED_UNKNOWN;
  1596. /* this "gadget" abstracts/virtualizes the controller */
  1597. dev_set_name(&musb->g.dev, "gadget");
  1598. musb->g.dev.parent = musb->controller;
  1599. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1600. musb->g.dev.release = musb_gadget_release;
  1601. musb->g.name = musb_driver_name;
  1602. musb->g.is_otg = 1;
  1603. musb_g_init_endpoints(musb);
  1604. musb->is_active = 0;
  1605. musb_platform_try_idle(musb, 0);
  1606. status = device_register(&musb->g.dev);
  1607. if (status != 0) {
  1608. put_device(&musb->g.dev);
  1609. return status;
  1610. }
  1611. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1612. if (status)
  1613. goto err;
  1614. return 0;
  1615. err:
  1616. musb->g.dev.parent = NULL;
  1617. device_unregister(&musb->g.dev);
  1618. return status;
  1619. }
  1620. void musb_gadget_cleanup(struct musb *musb)
  1621. {
  1622. usb_del_gadget_udc(&musb->g);
  1623. if (musb->g.dev.parent)
  1624. device_unregister(&musb->g.dev);
  1625. }
  1626. /*
  1627. * Register the gadget driver. Used by gadget drivers when
  1628. * registering themselves with the controller.
  1629. *
  1630. * -EINVAL something went wrong (not driver)
  1631. * -EBUSY another gadget is already using the controller
  1632. * -ENOMEM no memory to perform the operation
  1633. *
  1634. * @param driver the gadget driver
  1635. * @return <0 if error, 0 if everything is fine
  1636. */
  1637. static int musb_gadget_start(struct usb_gadget *g,
  1638. struct usb_gadget_driver *driver)
  1639. {
  1640. struct musb *musb = gadget_to_musb(g);
  1641. struct usb_otg *otg = musb->xceiv->otg;
  1642. struct usb_hcd *hcd = musb_to_hcd(musb);
  1643. unsigned long flags;
  1644. int retval = 0;
  1645. if (driver->max_speed < USB_SPEED_HIGH) {
  1646. retval = -EINVAL;
  1647. goto err;
  1648. }
  1649. pm_runtime_get_sync(musb->controller);
  1650. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1651. musb->softconnect = 0;
  1652. musb->gadget_driver = driver;
  1653. spin_lock_irqsave(&musb->lock, flags);
  1654. musb->is_active = 1;
  1655. otg_set_peripheral(otg, &musb->g);
  1656. musb->xceiv->state = OTG_STATE_B_IDLE;
  1657. spin_unlock_irqrestore(&musb->lock, flags);
  1658. /* REVISIT: funcall to other code, which also
  1659. * handles power budgeting ... this way also
  1660. * ensures HdrcStart is indirectly called.
  1661. */
  1662. retval = usb_add_hcd(hcd, 0, 0);
  1663. if (retval < 0) {
  1664. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1665. goto err;
  1666. }
  1667. if ((musb->xceiv->last_event == USB_EVENT_ID)
  1668. && otg->set_vbus)
  1669. otg_set_vbus(otg, 1);
  1670. hcd->self.uses_pio_for_control = 1;
  1671. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1672. pm_runtime_put(musb->controller);
  1673. return 0;
  1674. err:
  1675. return retval;
  1676. }
  1677. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1678. {
  1679. int i;
  1680. struct musb_hw_ep *hw_ep;
  1681. /* don't disconnect if it's not connected */
  1682. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1683. driver = NULL;
  1684. else
  1685. musb->g.speed = USB_SPEED_UNKNOWN;
  1686. /* deactivate the hardware */
  1687. if (musb->softconnect) {
  1688. musb->softconnect = 0;
  1689. musb_pullup(musb, 0);
  1690. }
  1691. musb_stop(musb);
  1692. /* killing any outstanding requests will quiesce the driver;
  1693. * then report disconnect
  1694. */
  1695. if (driver) {
  1696. for (i = 0, hw_ep = musb->endpoints;
  1697. i < musb->nr_endpoints;
  1698. i++, hw_ep++) {
  1699. musb_ep_select(musb->mregs, i);
  1700. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1701. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1702. } else {
  1703. if (hw_ep->max_packet_sz_tx)
  1704. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1705. if (hw_ep->max_packet_sz_rx)
  1706. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1707. }
  1708. }
  1709. }
  1710. }
  1711. /*
  1712. * Unregister the gadget driver. Used by gadget drivers when
  1713. * unregistering themselves from the controller.
  1714. *
  1715. * @param driver the gadget driver to unregister
  1716. */
  1717. static int musb_gadget_stop(struct usb_gadget *g,
  1718. struct usb_gadget_driver *driver)
  1719. {
  1720. struct musb *musb = gadget_to_musb(g);
  1721. unsigned long flags;
  1722. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1723. pm_runtime_get_sync(musb->controller);
  1724. /*
  1725. * REVISIT always use otg_set_peripheral() here too;
  1726. * this needs to shut down the OTG engine.
  1727. */
  1728. spin_lock_irqsave(&musb->lock, flags);
  1729. musb_hnp_stop(musb);
  1730. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1731. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1732. stop_activity(musb, driver);
  1733. otg_set_peripheral(musb->xceiv->otg, NULL);
  1734. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1735. musb->is_active = 0;
  1736. musb_platform_try_idle(musb, 0);
  1737. spin_unlock_irqrestore(&musb->lock, flags);
  1738. usb_remove_hcd(musb_to_hcd(musb));
  1739. /*
  1740. * FIXME we need to be able to register another
  1741. * gadget driver here and have everything work;
  1742. * that currently misbehaves.
  1743. */
  1744. pm_runtime_put(musb->controller);
  1745. return 0;
  1746. }
  1747. /* ----------------------------------------------------------------------- */
  1748. /* lifecycle operations called through plat_uds.c */
  1749. void musb_g_resume(struct musb *musb)
  1750. {
  1751. musb->is_suspended = 0;
  1752. switch (musb->xceiv->state) {
  1753. case OTG_STATE_B_IDLE:
  1754. break;
  1755. case OTG_STATE_B_WAIT_ACON:
  1756. case OTG_STATE_B_PERIPHERAL:
  1757. musb->is_active = 1;
  1758. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1759. spin_unlock(&musb->lock);
  1760. musb->gadget_driver->resume(&musb->g);
  1761. spin_lock(&musb->lock);
  1762. }
  1763. break;
  1764. default:
  1765. WARNING("unhandled RESUME transition (%s)\n",
  1766. otg_state_string(musb->xceiv->state));
  1767. }
  1768. }
  1769. /* called when SOF packets stop for 3+ msec */
  1770. void musb_g_suspend(struct musb *musb)
  1771. {
  1772. u8 devctl;
  1773. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1774. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1775. switch (musb->xceiv->state) {
  1776. case OTG_STATE_B_IDLE:
  1777. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1778. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1779. break;
  1780. case OTG_STATE_B_PERIPHERAL:
  1781. musb->is_suspended = 1;
  1782. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1783. spin_unlock(&musb->lock);
  1784. musb->gadget_driver->suspend(&musb->g);
  1785. spin_lock(&musb->lock);
  1786. }
  1787. break;
  1788. default:
  1789. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1790. * A_PERIPHERAL may need care too
  1791. */
  1792. WARNING("unhandled SUSPEND transition (%s)\n",
  1793. otg_state_string(musb->xceiv->state));
  1794. }
  1795. }
  1796. /* Called during SRP */
  1797. void musb_g_wakeup(struct musb *musb)
  1798. {
  1799. musb_gadget_wakeup(&musb->g);
  1800. }
  1801. /* called when VBUS drops below session threshold, and in other cases */
  1802. void musb_g_disconnect(struct musb *musb)
  1803. {
  1804. void __iomem *mregs = musb->mregs;
  1805. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1806. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1807. /* clear HR */
  1808. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1809. /* don't draw vbus until new b-default session */
  1810. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1811. musb->g.speed = USB_SPEED_UNKNOWN;
  1812. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1813. spin_unlock(&musb->lock);
  1814. musb->gadget_driver->disconnect(&musb->g);
  1815. spin_lock(&musb->lock);
  1816. }
  1817. switch (musb->xceiv->state) {
  1818. default:
  1819. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1820. otg_state_string(musb->xceiv->state));
  1821. musb->xceiv->state = OTG_STATE_A_IDLE;
  1822. MUSB_HST_MODE(musb);
  1823. break;
  1824. case OTG_STATE_A_PERIPHERAL:
  1825. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1826. MUSB_HST_MODE(musb);
  1827. break;
  1828. case OTG_STATE_B_WAIT_ACON:
  1829. case OTG_STATE_B_HOST:
  1830. case OTG_STATE_B_PERIPHERAL:
  1831. case OTG_STATE_B_IDLE:
  1832. musb->xceiv->state = OTG_STATE_B_IDLE;
  1833. break;
  1834. case OTG_STATE_B_SRP_INIT:
  1835. break;
  1836. }
  1837. musb->is_active = 0;
  1838. }
  1839. void musb_g_reset(struct musb *musb)
  1840. __releases(musb->lock)
  1841. __acquires(musb->lock)
  1842. {
  1843. void __iomem *mbase = musb->mregs;
  1844. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1845. u8 power;
  1846. dev_dbg(musb->controller, "<== %s addr=%x driver '%s'\n",
  1847. (devctl & MUSB_DEVCTL_BDEVICE)
  1848. ? "B-Device" : "A-Device",
  1849. musb_readb(mbase, MUSB_FADDR),
  1850. musb->gadget_driver
  1851. ? musb->gadget_driver->driver.name
  1852. : NULL
  1853. );
  1854. /* report disconnect, if we didn't already (flushing EP state) */
  1855. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1856. musb_g_disconnect(musb);
  1857. /* clear HR */
  1858. else if (devctl & MUSB_DEVCTL_HR)
  1859. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1860. /* what speed did we negotiate? */
  1861. power = musb_readb(mbase, MUSB_POWER);
  1862. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1863. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1864. /* start in USB_STATE_DEFAULT */
  1865. musb->is_active = 1;
  1866. musb->is_suspended = 0;
  1867. MUSB_DEV_MODE(musb);
  1868. musb->address = 0;
  1869. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1870. musb->may_wakeup = 0;
  1871. musb->g.b_hnp_enable = 0;
  1872. musb->g.a_alt_hnp_support = 0;
  1873. musb->g.a_hnp_support = 0;
  1874. /* Normal reset, as B-Device;
  1875. * or else after HNP, as A-Device
  1876. */
  1877. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1878. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1879. musb->g.is_a_peripheral = 0;
  1880. } else {
  1881. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1882. musb->g.is_a_peripheral = 1;
  1883. }
  1884. /* start with default limits on VBUS power draw */
  1885. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1886. }