omap-serial.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <plat/omap-serial.h>
  43. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  44. #define OMAP_UART_REV_42 0x0402
  45. #define OMAP_UART_REV_46 0x0406
  46. #define OMAP_UART_REV_52 0x0502
  47. #define OMAP_UART_REV_63 0x0603
  48. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  49. /* SCR register bitmasks */
  50. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  51. /* FCR register bitmasks */
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  53. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  54. /* MVR register bitmasks */
  55. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  56. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  57. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  58. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  59. #define OMAP_UART_MVR_MAJ_MASK 0x700
  60. #define OMAP_UART_MVR_MAJ_SHIFT 8
  61. #define OMAP_UART_MVR_MIN_MASK 0x3f
  62. struct uart_omap_port {
  63. struct uart_port port;
  64. struct uart_omap_dma uart_dma;
  65. struct device *dev;
  66. unsigned char ier;
  67. unsigned char lcr;
  68. unsigned char mcr;
  69. unsigned char fcr;
  70. unsigned char efr;
  71. unsigned char dll;
  72. unsigned char dlh;
  73. unsigned char mdr1;
  74. unsigned char scr;
  75. int use_dma;
  76. /*
  77. * Some bits in registers are cleared on a read, so they must
  78. * be saved whenever the register is read but the bits will not
  79. * be immediately processed.
  80. */
  81. unsigned int lsr_break_flag;
  82. unsigned char msr_saved_flags;
  83. char name[20];
  84. unsigned long port_activity;
  85. u32 context_loss_cnt;
  86. u32 errata;
  87. u8 wakeups_enabled;
  88. unsigned int irq_pending:1;
  89. int DTR_gpio;
  90. int DTR_inverted;
  91. int DTR_active;
  92. struct pm_qos_request pm_qos_request;
  93. u32 latency;
  94. u32 calc_latency;
  95. struct work_struct qos_work;
  96. struct pinctrl *pins;
  97. };
  98. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  99. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  100. /* Forward declaration of functions */
  101. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  102. static struct workqueue_struct *serial_omap_uart_wq;
  103. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  104. {
  105. offset <<= up->port.regshift;
  106. return readw(up->port.membase + offset);
  107. }
  108. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  109. {
  110. offset <<= up->port.regshift;
  111. writew(value, up->port.membase + offset);
  112. }
  113. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  114. {
  115. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  116. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  117. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  118. serial_out(up, UART_FCR, 0);
  119. }
  120. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  121. {
  122. struct omap_uart_port_info *pdata = up->dev->platform_data;
  123. if (!pdata || !pdata->get_context_loss_count)
  124. return 0;
  125. return pdata->get_context_loss_count(up->dev);
  126. }
  127. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  128. {
  129. struct omap_uart_port_info *pdata = up->dev->platform_data;
  130. if (!pdata || !pdata->set_forceidle)
  131. return;
  132. pdata->set_forceidle(up->dev);
  133. }
  134. static void serial_omap_set_noidle(struct uart_omap_port *up)
  135. {
  136. struct omap_uart_port_info *pdata = up->dev->platform_data;
  137. if (!pdata || !pdata->set_noidle)
  138. return;
  139. pdata->set_noidle(up->dev);
  140. }
  141. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  142. {
  143. struct omap_uart_port_info *pdata = up->dev->platform_data;
  144. if (!pdata || !pdata->enable_wakeup)
  145. return;
  146. pdata->enable_wakeup(up->dev, enable);
  147. }
  148. /*
  149. * serial_omap_get_divisor - calculate divisor value
  150. * @port: uart port info
  151. * @baud: baudrate for which divisor needs to be calculated.
  152. *
  153. * We have written our own function to get the divisor so as to support
  154. * 13x mode. 3Mbps Baudrate as an different divisor.
  155. * Reference OMAP TRM Chapter 17:
  156. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  157. * referring to oversampling - divisor value
  158. * baudrate 460,800 to 3,686,400 all have divisor 13
  159. * except 3,000,000 which has divisor value 16
  160. */
  161. static unsigned int
  162. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  163. {
  164. unsigned int divisor;
  165. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  166. divisor = 13;
  167. else
  168. divisor = 16;
  169. return port->uartclk/(baud * divisor);
  170. }
  171. static void serial_omap_enable_ms(struct uart_port *port)
  172. {
  173. struct uart_omap_port *up = to_uart_omap_port(port);
  174. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  175. pm_runtime_get_sync(up->dev);
  176. up->ier |= UART_IER_MSI;
  177. serial_out(up, UART_IER, up->ier);
  178. pm_runtime_mark_last_busy(up->dev);
  179. pm_runtime_put_autosuspend(up->dev);
  180. }
  181. static void serial_omap_stop_tx(struct uart_port *port)
  182. {
  183. struct uart_omap_port *up = to_uart_omap_port(port);
  184. pm_runtime_get_sync(up->dev);
  185. if (up->ier & UART_IER_THRI) {
  186. up->ier &= ~UART_IER_THRI;
  187. serial_out(up, UART_IER, up->ier);
  188. }
  189. serial_omap_set_forceidle(up);
  190. pm_runtime_mark_last_busy(up->dev);
  191. pm_runtime_put_autosuspend(up->dev);
  192. }
  193. static void serial_omap_stop_rx(struct uart_port *port)
  194. {
  195. struct uart_omap_port *up = to_uart_omap_port(port);
  196. pm_runtime_get_sync(up->dev);
  197. up->ier &= ~UART_IER_RLSI;
  198. up->port.read_status_mask &= ~UART_LSR_DR;
  199. serial_out(up, UART_IER, up->ier);
  200. pm_runtime_mark_last_busy(up->dev);
  201. pm_runtime_put_autosuspend(up->dev);
  202. }
  203. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  204. {
  205. struct circ_buf *xmit = &up->port.state->xmit;
  206. int count;
  207. if (!(lsr & UART_LSR_THRE))
  208. return;
  209. if (up->port.x_char) {
  210. serial_out(up, UART_TX, up->port.x_char);
  211. up->port.icount.tx++;
  212. up->port.x_char = 0;
  213. return;
  214. }
  215. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  216. serial_omap_stop_tx(&up->port);
  217. return;
  218. }
  219. count = up->port.fifosize / 4;
  220. do {
  221. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  222. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  223. up->port.icount.tx++;
  224. if (uart_circ_empty(xmit))
  225. break;
  226. } while (--count > 0);
  227. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  228. spin_unlock(&up->port.lock);
  229. uart_write_wakeup(&up->port);
  230. spin_lock(&up->port.lock);
  231. }
  232. if (uart_circ_empty(xmit))
  233. serial_omap_stop_tx(&up->port);
  234. }
  235. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  236. {
  237. if (!(up->ier & UART_IER_THRI)) {
  238. up->ier |= UART_IER_THRI;
  239. serial_out(up, UART_IER, up->ier);
  240. }
  241. }
  242. static void serial_omap_start_tx(struct uart_port *port)
  243. {
  244. struct uart_omap_port *up = to_uart_omap_port(port);
  245. pm_runtime_get_sync(up->dev);
  246. serial_omap_enable_ier_thri(up);
  247. serial_omap_set_noidle(up);
  248. pm_runtime_mark_last_busy(up->dev);
  249. pm_runtime_put_autosuspend(up->dev);
  250. }
  251. static unsigned int check_modem_status(struct uart_omap_port *up)
  252. {
  253. unsigned int status;
  254. status = serial_in(up, UART_MSR);
  255. status |= up->msr_saved_flags;
  256. up->msr_saved_flags = 0;
  257. if ((status & UART_MSR_ANY_DELTA) == 0)
  258. return status;
  259. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  260. up->port.state != NULL) {
  261. if (status & UART_MSR_TERI)
  262. up->port.icount.rng++;
  263. if (status & UART_MSR_DDSR)
  264. up->port.icount.dsr++;
  265. if (status & UART_MSR_DDCD)
  266. uart_handle_dcd_change
  267. (&up->port, status & UART_MSR_DCD);
  268. if (status & UART_MSR_DCTS)
  269. uart_handle_cts_change
  270. (&up->port, status & UART_MSR_CTS);
  271. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  272. }
  273. return status;
  274. }
  275. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  276. {
  277. unsigned int flag;
  278. unsigned char ch = 0;
  279. if (likely(lsr & UART_LSR_DR))
  280. ch = serial_in(up, UART_RX);
  281. up->port.icount.rx++;
  282. flag = TTY_NORMAL;
  283. if (lsr & UART_LSR_BI) {
  284. flag = TTY_BREAK;
  285. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  286. up->port.icount.brk++;
  287. /*
  288. * We do the SysRQ and SAK checking
  289. * here because otherwise the break
  290. * may get masked by ignore_status_mask
  291. * or read_status_mask.
  292. */
  293. if (uart_handle_break(&up->port))
  294. return;
  295. }
  296. if (lsr & UART_LSR_PE) {
  297. flag = TTY_PARITY;
  298. up->port.icount.parity++;
  299. }
  300. if (lsr & UART_LSR_FE) {
  301. flag = TTY_FRAME;
  302. up->port.icount.frame++;
  303. }
  304. if (lsr & UART_LSR_OE)
  305. up->port.icount.overrun++;
  306. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  307. if (up->port.line == up->port.cons->index) {
  308. /* Recover the break flag from console xmit */
  309. lsr |= up->lsr_break_flag;
  310. }
  311. #endif
  312. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  313. }
  314. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  315. {
  316. unsigned char ch = 0;
  317. unsigned int flag;
  318. if (!(lsr & UART_LSR_DR))
  319. return;
  320. ch = serial_in(up, UART_RX);
  321. flag = TTY_NORMAL;
  322. up->port.icount.rx++;
  323. if (uart_handle_sysrq_char(&up->port, ch))
  324. return;
  325. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  326. }
  327. /**
  328. * serial_omap_irq() - This handles the interrupt from one port
  329. * @irq: uart port irq number
  330. * @dev_id: uart port info
  331. */
  332. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  333. {
  334. struct uart_omap_port *up = dev_id;
  335. struct tty_struct *tty = up->port.state->port.tty;
  336. unsigned int iir, lsr;
  337. unsigned int type;
  338. irqreturn_t ret = IRQ_NONE;
  339. int max_count = 256;
  340. spin_lock(&up->port.lock);
  341. pm_runtime_get_sync(up->dev);
  342. do {
  343. iir = serial_in(up, UART_IIR);
  344. if (iir & UART_IIR_NO_INT)
  345. break;
  346. ret = IRQ_HANDLED;
  347. lsr = serial_in(up, UART_LSR);
  348. /* extract IRQ type from IIR register */
  349. type = iir & 0x3e;
  350. switch (type) {
  351. case UART_IIR_MSI:
  352. check_modem_status(up);
  353. break;
  354. case UART_IIR_THRI:
  355. transmit_chars(up, lsr);
  356. break;
  357. case UART_IIR_RX_TIMEOUT:
  358. /* FALLTHROUGH */
  359. case UART_IIR_RDI:
  360. serial_omap_rdi(up, lsr);
  361. break;
  362. case UART_IIR_RLSI:
  363. serial_omap_rlsi(up, lsr);
  364. break;
  365. case UART_IIR_CTS_RTS_DSR:
  366. /* simply try again */
  367. break;
  368. case UART_IIR_XOFF:
  369. /* FALLTHROUGH */
  370. default:
  371. break;
  372. }
  373. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  374. spin_unlock(&up->port.lock);
  375. tty_flip_buffer_push(tty);
  376. pm_runtime_mark_last_busy(up->dev);
  377. pm_runtime_put_autosuspend(up->dev);
  378. up->port_activity = jiffies;
  379. return ret;
  380. }
  381. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  382. {
  383. struct uart_omap_port *up = to_uart_omap_port(port);
  384. unsigned long flags = 0;
  385. unsigned int ret = 0;
  386. pm_runtime_get_sync(up->dev);
  387. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  388. spin_lock_irqsave(&up->port.lock, flags);
  389. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  390. spin_unlock_irqrestore(&up->port.lock, flags);
  391. pm_runtime_mark_last_busy(up->dev);
  392. pm_runtime_put_autosuspend(up->dev);
  393. return ret;
  394. }
  395. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  396. {
  397. struct uart_omap_port *up = to_uart_omap_port(port);
  398. unsigned int status;
  399. unsigned int ret = 0;
  400. pm_runtime_get_sync(up->dev);
  401. status = check_modem_status(up);
  402. pm_runtime_mark_last_busy(up->dev);
  403. pm_runtime_put_autosuspend(up->dev);
  404. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  405. if (status & UART_MSR_DCD)
  406. ret |= TIOCM_CAR;
  407. if (status & UART_MSR_RI)
  408. ret |= TIOCM_RNG;
  409. if (status & UART_MSR_DSR)
  410. ret |= TIOCM_DSR;
  411. if (status & UART_MSR_CTS)
  412. ret |= TIOCM_CTS;
  413. return ret;
  414. }
  415. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  416. {
  417. struct uart_omap_port *up = to_uart_omap_port(port);
  418. unsigned char mcr = 0;
  419. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  420. if (mctrl & TIOCM_RTS)
  421. mcr |= UART_MCR_RTS;
  422. if (mctrl & TIOCM_DTR)
  423. mcr |= UART_MCR_DTR;
  424. if (mctrl & TIOCM_OUT1)
  425. mcr |= UART_MCR_OUT1;
  426. if (mctrl & TIOCM_OUT2)
  427. mcr |= UART_MCR_OUT2;
  428. if (mctrl & TIOCM_LOOP)
  429. mcr |= UART_MCR_LOOP;
  430. pm_runtime_get_sync(up->dev);
  431. up->mcr = serial_in(up, UART_MCR);
  432. up->mcr |= mcr;
  433. serial_out(up, UART_MCR, up->mcr);
  434. pm_runtime_mark_last_busy(up->dev);
  435. pm_runtime_put_autosuspend(up->dev);
  436. if (gpio_is_valid(up->DTR_gpio) &&
  437. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  438. up->DTR_active = !up->DTR_active;
  439. if (gpio_cansleep(up->DTR_gpio))
  440. schedule_work(&up->qos_work);
  441. else
  442. gpio_set_value(up->DTR_gpio,
  443. up->DTR_active != up->DTR_inverted);
  444. }
  445. }
  446. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  447. {
  448. struct uart_omap_port *up = to_uart_omap_port(port);
  449. unsigned long flags = 0;
  450. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  451. pm_runtime_get_sync(up->dev);
  452. spin_lock_irqsave(&up->port.lock, flags);
  453. if (break_state == -1)
  454. up->lcr |= UART_LCR_SBC;
  455. else
  456. up->lcr &= ~UART_LCR_SBC;
  457. serial_out(up, UART_LCR, up->lcr);
  458. spin_unlock_irqrestore(&up->port.lock, flags);
  459. pm_runtime_mark_last_busy(up->dev);
  460. pm_runtime_put_autosuspend(up->dev);
  461. }
  462. static int serial_omap_startup(struct uart_port *port)
  463. {
  464. struct uart_omap_port *up = to_uart_omap_port(port);
  465. unsigned long flags = 0;
  466. int retval;
  467. /*
  468. * Allocate the IRQ
  469. */
  470. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  471. up->name, up);
  472. if (retval)
  473. return retval;
  474. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  475. pm_runtime_get_sync(up->dev);
  476. /*
  477. * Clear the FIFO buffers and disable them.
  478. * (they will be reenabled in set_termios())
  479. */
  480. serial_omap_clear_fifos(up);
  481. /* For Hardware flow control */
  482. serial_out(up, UART_MCR, UART_MCR_RTS);
  483. /*
  484. * Clear the interrupt registers.
  485. */
  486. (void) serial_in(up, UART_LSR);
  487. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  488. (void) serial_in(up, UART_RX);
  489. (void) serial_in(up, UART_IIR);
  490. (void) serial_in(up, UART_MSR);
  491. /*
  492. * Now, initialize the UART
  493. */
  494. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  495. spin_lock_irqsave(&up->port.lock, flags);
  496. /*
  497. * Most PC uarts need OUT2 raised to enable interrupts.
  498. */
  499. up->port.mctrl |= TIOCM_OUT2;
  500. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  501. spin_unlock_irqrestore(&up->port.lock, flags);
  502. up->msr_saved_flags = 0;
  503. /*
  504. * Finally, enable interrupts. Note: Modem status interrupts
  505. * are set via set_termios(), which will be occurring imminently
  506. * anyway, so we don't enable them here.
  507. */
  508. up->ier = UART_IER_RLSI | UART_IER_RDI;
  509. serial_out(up, UART_IER, up->ier);
  510. /* Enable module level wake up */
  511. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  512. pm_runtime_mark_last_busy(up->dev);
  513. pm_runtime_put_autosuspend(up->dev);
  514. up->port_activity = jiffies;
  515. return 0;
  516. }
  517. static void serial_omap_shutdown(struct uart_port *port)
  518. {
  519. struct uart_omap_port *up = to_uart_omap_port(port);
  520. unsigned long flags = 0;
  521. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  522. pm_runtime_get_sync(up->dev);
  523. /*
  524. * Disable interrupts from this port
  525. */
  526. up->ier = 0;
  527. serial_out(up, UART_IER, 0);
  528. spin_lock_irqsave(&up->port.lock, flags);
  529. up->port.mctrl &= ~TIOCM_OUT2;
  530. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  531. spin_unlock_irqrestore(&up->port.lock, flags);
  532. /*
  533. * Disable break condition and FIFOs
  534. */
  535. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  536. serial_omap_clear_fifos(up);
  537. /*
  538. * Read data port to reset things, and then free the irq
  539. */
  540. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  541. (void) serial_in(up, UART_RX);
  542. pm_runtime_mark_last_busy(up->dev);
  543. pm_runtime_put_autosuspend(up->dev);
  544. free_irq(up->port.irq, up);
  545. }
  546. static inline void
  547. serial_omap_configure_xonxoff
  548. (struct uart_omap_port *up, struct ktermios *termios)
  549. {
  550. up->lcr = serial_in(up, UART_LCR);
  551. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  552. up->efr = serial_in(up, UART_EFR);
  553. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  554. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  555. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  556. /* clear SW control mode bits */
  557. up->efr &= OMAP_UART_SW_CLR;
  558. /*
  559. * IXON Flag:
  560. * Enable XON/XOFF flow control on output.
  561. * Transmit XON1, XOFF1
  562. */
  563. if (termios->c_iflag & IXON)
  564. up->efr |= OMAP_UART_SW_TX;
  565. /*
  566. * IXOFF Flag:
  567. * Enable XON/XOFF flow control on input.
  568. * Receiver compares XON1, XOFF1.
  569. */
  570. if (termios->c_iflag & IXOFF)
  571. up->efr |= OMAP_UART_SW_RX;
  572. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  573. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  574. up->mcr = serial_in(up, UART_MCR);
  575. /*
  576. * IXANY Flag:
  577. * Enable any character to restart output.
  578. * Operation resumes after receiving any
  579. * character after recognition of the XOFF character
  580. */
  581. if (termios->c_iflag & IXANY)
  582. up->mcr |= UART_MCR_XONANY;
  583. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  584. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  585. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  586. /* Enable special char function UARTi.EFR_REG[5] and
  587. * load the new software flow control mode IXON or IXOFF
  588. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  589. */
  590. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  591. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  592. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  593. serial_out(up, UART_LCR, up->lcr);
  594. }
  595. static void serial_omap_uart_qos_work(struct work_struct *work)
  596. {
  597. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  598. qos_work);
  599. pm_qos_update_request(&up->pm_qos_request, up->latency);
  600. if (gpio_is_valid(up->DTR_gpio))
  601. gpio_set_value_cansleep(up->DTR_gpio,
  602. up->DTR_active != up->DTR_inverted);
  603. }
  604. static void
  605. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  606. struct ktermios *old)
  607. {
  608. struct uart_omap_port *up = to_uart_omap_port(port);
  609. unsigned char cval = 0;
  610. unsigned char efr = 0;
  611. unsigned long flags = 0;
  612. unsigned int baud, quot;
  613. switch (termios->c_cflag & CSIZE) {
  614. case CS5:
  615. cval = UART_LCR_WLEN5;
  616. break;
  617. case CS6:
  618. cval = UART_LCR_WLEN6;
  619. break;
  620. case CS7:
  621. cval = UART_LCR_WLEN7;
  622. break;
  623. default:
  624. case CS8:
  625. cval = UART_LCR_WLEN8;
  626. break;
  627. }
  628. if (termios->c_cflag & CSTOPB)
  629. cval |= UART_LCR_STOP;
  630. if (termios->c_cflag & PARENB)
  631. cval |= UART_LCR_PARITY;
  632. if (!(termios->c_cflag & PARODD))
  633. cval |= UART_LCR_EPAR;
  634. /*
  635. * Ask the core to calculate the divisor for us.
  636. */
  637. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  638. quot = serial_omap_get_divisor(port, baud);
  639. /* calculate wakeup latency constraint */
  640. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  641. up->latency = up->calc_latency;
  642. schedule_work(&up->qos_work);
  643. up->dll = quot & 0xff;
  644. up->dlh = quot >> 8;
  645. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  646. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  647. UART_FCR_ENABLE_FIFO;
  648. /*
  649. * Ok, we're now changing the port state. Do it with
  650. * interrupts disabled.
  651. */
  652. pm_runtime_get_sync(up->dev);
  653. spin_lock_irqsave(&up->port.lock, flags);
  654. /*
  655. * Update the per-port timeout.
  656. */
  657. uart_update_timeout(port, termios->c_cflag, baud);
  658. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  659. if (termios->c_iflag & INPCK)
  660. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  661. if (termios->c_iflag & (BRKINT | PARMRK))
  662. up->port.read_status_mask |= UART_LSR_BI;
  663. /*
  664. * Characters to ignore
  665. */
  666. up->port.ignore_status_mask = 0;
  667. if (termios->c_iflag & IGNPAR)
  668. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  669. if (termios->c_iflag & IGNBRK) {
  670. up->port.ignore_status_mask |= UART_LSR_BI;
  671. /*
  672. * If we're ignoring parity and break indicators,
  673. * ignore overruns too (for real raw support).
  674. */
  675. if (termios->c_iflag & IGNPAR)
  676. up->port.ignore_status_mask |= UART_LSR_OE;
  677. }
  678. /*
  679. * ignore all characters if CREAD is not set
  680. */
  681. if ((termios->c_cflag & CREAD) == 0)
  682. up->port.ignore_status_mask |= UART_LSR_DR;
  683. /*
  684. * Modem status interrupts
  685. */
  686. up->ier &= ~UART_IER_MSI;
  687. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  688. up->ier |= UART_IER_MSI;
  689. serial_out(up, UART_IER, up->ier);
  690. serial_out(up, UART_LCR, cval); /* reset DLAB */
  691. up->lcr = cval;
  692. up->scr = OMAP_UART_SCR_TX_EMPTY;
  693. /* FIFOs and DMA Settings */
  694. /* FCR can be changed only when the
  695. * baud clock is not running
  696. * DLL_REG and DLH_REG set to 0.
  697. */
  698. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  699. serial_out(up, UART_DLL, 0);
  700. serial_out(up, UART_DLM, 0);
  701. serial_out(up, UART_LCR, 0);
  702. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  703. up->efr = serial_in(up, UART_EFR);
  704. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  705. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  706. up->mcr = serial_in(up, UART_MCR);
  707. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  708. /* FIFO ENABLE, DMA MODE */
  709. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  710. /* Set receive FIFO threshold to 16 characters and
  711. * transmit FIFO threshold to 16 spaces
  712. */
  713. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  714. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  715. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  716. UART_FCR_ENABLE_FIFO;
  717. serial_out(up, UART_FCR, up->fcr);
  718. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  719. serial_out(up, UART_OMAP_SCR, up->scr);
  720. serial_out(up, UART_EFR, up->efr);
  721. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  722. serial_out(up, UART_MCR, up->mcr);
  723. /* Protocol, Baud Rate, and Interrupt Settings */
  724. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  725. serial_omap_mdr1_errataset(up, up->mdr1);
  726. else
  727. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  728. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  729. up->efr = serial_in(up, UART_EFR);
  730. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  731. serial_out(up, UART_LCR, 0);
  732. serial_out(up, UART_IER, 0);
  733. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  734. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  735. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  736. serial_out(up, UART_LCR, 0);
  737. serial_out(up, UART_IER, up->ier);
  738. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  739. serial_out(up, UART_EFR, up->efr);
  740. serial_out(up, UART_LCR, cval);
  741. if (baud > 230400 && baud != 3000000)
  742. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  743. else
  744. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  745. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  746. serial_omap_mdr1_errataset(up, up->mdr1);
  747. else
  748. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  749. /* Hardware Flow Control Configuration */
  750. if (termios->c_cflag & CRTSCTS) {
  751. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  752. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  753. up->mcr = serial_in(up, UART_MCR);
  754. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  755. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  756. up->efr = serial_in(up, UART_EFR);
  757. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  758. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  759. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  760. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  761. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  762. serial_out(up, UART_LCR, cval);
  763. }
  764. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  765. /* Software Flow Control Configuration */
  766. serial_omap_configure_xonxoff(up, termios);
  767. spin_unlock_irqrestore(&up->port.lock, flags);
  768. pm_runtime_mark_last_busy(up->dev);
  769. pm_runtime_put_autosuspend(up->dev);
  770. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  771. }
  772. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  773. {
  774. struct uart_omap_port *up = to_uart_omap_port(port);
  775. serial_omap_enable_wakeup(up, state);
  776. return 0;
  777. }
  778. static void
  779. serial_omap_pm(struct uart_port *port, unsigned int state,
  780. unsigned int oldstate)
  781. {
  782. struct uart_omap_port *up = to_uart_omap_port(port);
  783. unsigned char efr;
  784. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  785. pm_runtime_get_sync(up->dev);
  786. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  787. efr = serial_in(up, UART_EFR);
  788. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  789. serial_out(up, UART_LCR, 0);
  790. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  791. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  792. serial_out(up, UART_EFR, efr);
  793. serial_out(up, UART_LCR, 0);
  794. if (!device_may_wakeup(up->dev)) {
  795. if (!state)
  796. pm_runtime_forbid(up->dev);
  797. else
  798. pm_runtime_allow(up->dev);
  799. }
  800. pm_runtime_mark_last_busy(up->dev);
  801. pm_runtime_put_autosuspend(up->dev);
  802. }
  803. static void serial_omap_release_port(struct uart_port *port)
  804. {
  805. dev_dbg(port->dev, "serial_omap_release_port+\n");
  806. }
  807. static int serial_omap_request_port(struct uart_port *port)
  808. {
  809. dev_dbg(port->dev, "serial_omap_request_port+\n");
  810. return 0;
  811. }
  812. static void serial_omap_config_port(struct uart_port *port, int flags)
  813. {
  814. struct uart_omap_port *up = to_uart_omap_port(port);
  815. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  816. up->port.line);
  817. up->port.type = PORT_OMAP;
  818. }
  819. static int
  820. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  821. {
  822. /* we don't want the core code to modify any port params */
  823. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  824. return -EINVAL;
  825. }
  826. static const char *
  827. serial_omap_type(struct uart_port *port)
  828. {
  829. struct uart_omap_port *up = to_uart_omap_port(port);
  830. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  831. return up->name;
  832. }
  833. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  834. static inline void wait_for_xmitr(struct uart_omap_port *up)
  835. {
  836. unsigned int status, tmout = 10000;
  837. /* Wait up to 10ms for the character(s) to be sent. */
  838. do {
  839. status = serial_in(up, UART_LSR);
  840. if (status & UART_LSR_BI)
  841. up->lsr_break_flag = UART_LSR_BI;
  842. if (--tmout == 0)
  843. break;
  844. udelay(1);
  845. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  846. /* Wait up to 1s for flow control if necessary */
  847. if (up->port.flags & UPF_CONS_FLOW) {
  848. tmout = 1000000;
  849. for (tmout = 1000000; tmout; tmout--) {
  850. unsigned int msr = serial_in(up, UART_MSR);
  851. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  852. if (msr & UART_MSR_CTS)
  853. break;
  854. udelay(1);
  855. }
  856. }
  857. }
  858. #ifdef CONFIG_CONSOLE_POLL
  859. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  860. {
  861. struct uart_omap_port *up = to_uart_omap_port(port);
  862. pm_runtime_get_sync(up->dev);
  863. wait_for_xmitr(up);
  864. serial_out(up, UART_TX, ch);
  865. pm_runtime_mark_last_busy(up->dev);
  866. pm_runtime_put_autosuspend(up->dev);
  867. }
  868. static int serial_omap_poll_get_char(struct uart_port *port)
  869. {
  870. struct uart_omap_port *up = to_uart_omap_port(port);
  871. unsigned int status;
  872. pm_runtime_get_sync(up->dev);
  873. status = serial_in(up, UART_LSR);
  874. if (!(status & UART_LSR_DR)) {
  875. status = NO_POLL_CHAR;
  876. goto out;
  877. }
  878. status = serial_in(up, UART_RX);
  879. out:
  880. pm_runtime_mark_last_busy(up->dev);
  881. pm_runtime_put_autosuspend(up->dev);
  882. return status;
  883. }
  884. #endif /* CONFIG_CONSOLE_POLL */
  885. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  886. static struct uart_omap_port *serial_omap_console_ports[4];
  887. static struct uart_driver serial_omap_reg;
  888. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  889. {
  890. struct uart_omap_port *up = to_uart_omap_port(port);
  891. wait_for_xmitr(up);
  892. serial_out(up, UART_TX, ch);
  893. }
  894. static void
  895. serial_omap_console_write(struct console *co, const char *s,
  896. unsigned int count)
  897. {
  898. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  899. unsigned long flags;
  900. unsigned int ier;
  901. int locked = 1;
  902. pm_runtime_get_sync(up->dev);
  903. local_irq_save(flags);
  904. if (up->port.sysrq)
  905. locked = 0;
  906. else if (oops_in_progress)
  907. locked = spin_trylock(&up->port.lock);
  908. else
  909. spin_lock(&up->port.lock);
  910. /*
  911. * First save the IER then disable the interrupts
  912. */
  913. ier = serial_in(up, UART_IER);
  914. serial_out(up, UART_IER, 0);
  915. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  916. /*
  917. * Finally, wait for transmitter to become empty
  918. * and restore the IER
  919. */
  920. wait_for_xmitr(up);
  921. serial_out(up, UART_IER, ier);
  922. /*
  923. * The receive handling will happen properly because the
  924. * receive ready bit will still be set; it is not cleared
  925. * on read. However, modem control will not, we must
  926. * call it if we have saved something in the saved flags
  927. * while processing with interrupts off.
  928. */
  929. if (up->msr_saved_flags)
  930. check_modem_status(up);
  931. pm_runtime_mark_last_busy(up->dev);
  932. pm_runtime_put_autosuspend(up->dev);
  933. if (locked)
  934. spin_unlock(&up->port.lock);
  935. local_irq_restore(flags);
  936. }
  937. static int __init
  938. serial_omap_console_setup(struct console *co, char *options)
  939. {
  940. struct uart_omap_port *up;
  941. int baud = 115200;
  942. int bits = 8;
  943. int parity = 'n';
  944. int flow = 'n';
  945. if (serial_omap_console_ports[co->index] == NULL)
  946. return -ENODEV;
  947. up = serial_omap_console_ports[co->index];
  948. if (options)
  949. uart_parse_options(options, &baud, &parity, &bits, &flow);
  950. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  951. }
  952. static struct console serial_omap_console = {
  953. .name = OMAP_SERIAL_NAME,
  954. .write = serial_omap_console_write,
  955. .device = uart_console_device,
  956. .setup = serial_omap_console_setup,
  957. .flags = CON_PRINTBUFFER,
  958. .index = -1,
  959. .data = &serial_omap_reg,
  960. };
  961. static void serial_omap_add_console_port(struct uart_omap_port *up)
  962. {
  963. serial_omap_console_ports[up->port.line] = up;
  964. }
  965. #define OMAP_CONSOLE (&serial_omap_console)
  966. #else
  967. #define OMAP_CONSOLE NULL
  968. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  969. {}
  970. #endif
  971. static struct uart_ops serial_omap_pops = {
  972. .tx_empty = serial_omap_tx_empty,
  973. .set_mctrl = serial_omap_set_mctrl,
  974. .get_mctrl = serial_omap_get_mctrl,
  975. .stop_tx = serial_omap_stop_tx,
  976. .start_tx = serial_omap_start_tx,
  977. .stop_rx = serial_omap_stop_rx,
  978. .enable_ms = serial_omap_enable_ms,
  979. .break_ctl = serial_omap_break_ctl,
  980. .startup = serial_omap_startup,
  981. .shutdown = serial_omap_shutdown,
  982. .set_termios = serial_omap_set_termios,
  983. .pm = serial_omap_pm,
  984. .set_wake = serial_omap_set_wake,
  985. .type = serial_omap_type,
  986. .release_port = serial_omap_release_port,
  987. .request_port = serial_omap_request_port,
  988. .config_port = serial_omap_config_port,
  989. .verify_port = serial_omap_verify_port,
  990. #ifdef CONFIG_CONSOLE_POLL
  991. .poll_put_char = serial_omap_poll_put_char,
  992. .poll_get_char = serial_omap_poll_get_char,
  993. #endif
  994. };
  995. static struct uart_driver serial_omap_reg = {
  996. .owner = THIS_MODULE,
  997. .driver_name = "OMAP-SERIAL",
  998. .dev_name = OMAP_SERIAL_NAME,
  999. .nr = OMAP_MAX_HSUART_PORTS,
  1000. .cons = OMAP_CONSOLE,
  1001. };
  1002. #ifdef CONFIG_PM_SLEEP
  1003. static int serial_omap_suspend(struct device *dev)
  1004. {
  1005. struct uart_omap_port *up = dev_get_drvdata(dev);
  1006. uart_suspend_port(&serial_omap_reg, &up->port);
  1007. flush_work(&up->qos_work);
  1008. return 0;
  1009. }
  1010. static int serial_omap_resume(struct device *dev)
  1011. {
  1012. struct uart_omap_port *up = dev_get_drvdata(dev);
  1013. uart_resume_port(&serial_omap_reg, &up->port);
  1014. return 0;
  1015. }
  1016. #endif
  1017. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1018. {
  1019. u32 mvr, scheme;
  1020. u16 revision, major, minor;
  1021. mvr = serial_in(up, UART_OMAP_MVER);
  1022. /* Check revision register scheme */
  1023. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1024. switch (scheme) {
  1025. case 0: /* Legacy Scheme: OMAP2/3 */
  1026. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1027. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1028. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1029. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1030. break;
  1031. case 1:
  1032. /* New Scheme: OMAP4+ */
  1033. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1034. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1035. OMAP_UART_MVR_MAJ_SHIFT;
  1036. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1037. break;
  1038. default:
  1039. dev_warn(up->dev,
  1040. "Unknown %s revision, defaulting to highest\n",
  1041. up->name);
  1042. /* highest possible revision */
  1043. major = 0xff;
  1044. minor = 0xff;
  1045. }
  1046. /* normalize revision for the driver */
  1047. revision = UART_BUILD_REVISION(major, minor);
  1048. switch (revision) {
  1049. case OMAP_UART_REV_46:
  1050. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1051. UART_ERRATA_i291_DMA_FORCEIDLE);
  1052. break;
  1053. case OMAP_UART_REV_52:
  1054. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1055. UART_ERRATA_i291_DMA_FORCEIDLE);
  1056. break;
  1057. case OMAP_UART_REV_63:
  1058. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1059. break;
  1060. default:
  1061. break;
  1062. }
  1063. }
  1064. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1065. {
  1066. struct omap_uart_port_info *omap_up_info;
  1067. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1068. if (!omap_up_info)
  1069. return NULL; /* out of memory */
  1070. of_property_read_u32(dev->of_node, "clock-frequency",
  1071. &omap_up_info->uartclk);
  1072. return omap_up_info;
  1073. }
  1074. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1075. {
  1076. struct uart_omap_port *up;
  1077. struct resource *mem, *irq;
  1078. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1079. int ret;
  1080. if (pdev->dev.of_node)
  1081. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1082. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1083. if (!mem) {
  1084. dev_err(&pdev->dev, "no mem resource?\n");
  1085. return -ENODEV;
  1086. }
  1087. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1088. if (!irq) {
  1089. dev_err(&pdev->dev, "no irq resource?\n");
  1090. return -ENODEV;
  1091. }
  1092. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1093. pdev->dev.driver->name)) {
  1094. dev_err(&pdev->dev, "memory region already claimed\n");
  1095. return -EBUSY;
  1096. }
  1097. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1098. omap_up_info->DTR_present) {
  1099. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1100. if (ret < 0)
  1101. return ret;
  1102. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1103. omap_up_info->DTR_inverted);
  1104. if (ret < 0)
  1105. return ret;
  1106. }
  1107. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1108. if (!up)
  1109. return -ENOMEM;
  1110. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1111. omap_up_info->DTR_present) {
  1112. up->DTR_gpio = omap_up_info->DTR_gpio;
  1113. up->DTR_inverted = omap_up_info->DTR_inverted;
  1114. } else
  1115. up->DTR_gpio = -EINVAL;
  1116. up->DTR_active = 0;
  1117. up->dev = &pdev->dev;
  1118. up->port.dev = &pdev->dev;
  1119. up->port.type = PORT_OMAP;
  1120. up->port.iotype = UPIO_MEM;
  1121. up->port.irq = irq->start;
  1122. up->port.regshift = 2;
  1123. up->port.fifosize = 64;
  1124. up->port.ops = &serial_omap_pops;
  1125. if (pdev->dev.of_node)
  1126. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1127. else
  1128. up->port.line = pdev->id;
  1129. if (up->port.line < 0) {
  1130. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1131. up->port.line);
  1132. ret = -ENODEV;
  1133. goto err_port_line;
  1134. }
  1135. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1136. if (IS_ERR(up->pins)) {
  1137. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1138. up->port.line, PTR_ERR(up->pins));
  1139. up->pins = NULL;
  1140. }
  1141. sprintf(up->name, "OMAP UART%d", up->port.line);
  1142. up->port.mapbase = mem->start;
  1143. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1144. resource_size(mem));
  1145. if (!up->port.membase) {
  1146. dev_err(&pdev->dev, "can't ioremap UART\n");
  1147. ret = -ENOMEM;
  1148. goto err_ioremap;
  1149. }
  1150. up->port.flags = omap_up_info->flags;
  1151. up->port.uartclk = omap_up_info->uartclk;
  1152. if (!up->port.uartclk) {
  1153. up->port.uartclk = DEFAULT_CLK_SPEED;
  1154. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1155. "%d\n", DEFAULT_CLK_SPEED);
  1156. }
  1157. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1158. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1159. pm_qos_add_request(&up->pm_qos_request,
  1160. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1161. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1162. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1163. platform_set_drvdata(pdev, up);
  1164. pm_runtime_enable(&pdev->dev);
  1165. pm_runtime_use_autosuspend(&pdev->dev);
  1166. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1167. omap_up_info->autosuspend_timeout);
  1168. pm_runtime_irq_safe(&pdev->dev);
  1169. pm_runtime_get_sync(&pdev->dev);
  1170. omap_serial_fill_features_erratas(up);
  1171. ui[up->port.line] = up;
  1172. serial_omap_add_console_port(up);
  1173. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1174. if (ret != 0)
  1175. goto err_add_port;
  1176. pm_runtime_mark_last_busy(up->dev);
  1177. pm_runtime_put_autosuspend(up->dev);
  1178. return 0;
  1179. err_add_port:
  1180. pm_runtime_put(&pdev->dev);
  1181. pm_runtime_disable(&pdev->dev);
  1182. err_ioremap:
  1183. err_port_line:
  1184. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1185. pdev->id, __func__, ret);
  1186. return ret;
  1187. }
  1188. static int __devexit serial_omap_remove(struct platform_device *dev)
  1189. {
  1190. struct uart_omap_port *up = platform_get_drvdata(dev);
  1191. pm_runtime_put_sync(up->dev);
  1192. pm_runtime_disable(up->dev);
  1193. uart_remove_one_port(&serial_omap_reg, &up->port);
  1194. pm_qos_remove_request(&up->pm_qos_request);
  1195. return 0;
  1196. }
  1197. /*
  1198. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1199. * The access to uart register after MDR1 Access
  1200. * causes UART to corrupt data.
  1201. *
  1202. * Need a delay =
  1203. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1204. * give 10 times as much
  1205. */
  1206. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1207. {
  1208. u8 timeout = 255;
  1209. serial_out(up, UART_OMAP_MDR1, mdr1);
  1210. udelay(2);
  1211. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1212. UART_FCR_CLEAR_RCVR);
  1213. /*
  1214. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1215. * TX_FIFO_E bit is 1.
  1216. */
  1217. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1218. (UART_LSR_THRE | UART_LSR_DR))) {
  1219. timeout--;
  1220. if (!timeout) {
  1221. /* Should *never* happen. we warn and carry on */
  1222. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1223. serial_in(up, UART_LSR));
  1224. break;
  1225. }
  1226. udelay(1);
  1227. }
  1228. }
  1229. #ifdef CONFIG_PM_RUNTIME
  1230. static void serial_omap_restore_context(struct uart_omap_port *up)
  1231. {
  1232. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1233. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1234. else
  1235. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1236. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1237. serial_out(up, UART_EFR, UART_EFR_ECB);
  1238. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1239. serial_out(up, UART_IER, 0x0);
  1240. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1241. serial_out(up, UART_DLL, up->dll);
  1242. serial_out(up, UART_DLM, up->dlh);
  1243. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1244. serial_out(up, UART_IER, up->ier);
  1245. serial_out(up, UART_FCR, up->fcr);
  1246. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1247. serial_out(up, UART_MCR, up->mcr);
  1248. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1249. serial_out(up, UART_OMAP_SCR, up->scr);
  1250. serial_out(up, UART_EFR, up->efr);
  1251. serial_out(up, UART_LCR, up->lcr);
  1252. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1253. serial_omap_mdr1_errataset(up, up->mdr1);
  1254. else
  1255. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1256. }
  1257. static int serial_omap_runtime_suspend(struct device *dev)
  1258. {
  1259. struct uart_omap_port *up = dev_get_drvdata(dev);
  1260. struct omap_uart_port_info *pdata = dev->platform_data;
  1261. if (!up)
  1262. return -EINVAL;
  1263. if (!pdata)
  1264. return 0;
  1265. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1266. if (device_may_wakeup(dev)) {
  1267. if (!up->wakeups_enabled) {
  1268. serial_omap_enable_wakeup(up, true);
  1269. up->wakeups_enabled = true;
  1270. }
  1271. } else {
  1272. if (up->wakeups_enabled) {
  1273. serial_omap_enable_wakeup(up, false);
  1274. up->wakeups_enabled = false;
  1275. }
  1276. }
  1277. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1278. schedule_work(&up->qos_work);
  1279. return 0;
  1280. }
  1281. static int serial_omap_runtime_resume(struct device *dev)
  1282. {
  1283. struct uart_omap_port *up = dev_get_drvdata(dev);
  1284. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1285. if (up->context_loss_cnt != loss_cnt)
  1286. serial_omap_restore_context(up);
  1287. up->latency = up->calc_latency;
  1288. schedule_work(&up->qos_work);
  1289. return 0;
  1290. }
  1291. #endif
  1292. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1293. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1294. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1295. serial_omap_runtime_resume, NULL)
  1296. };
  1297. #if defined(CONFIG_OF)
  1298. static const struct of_device_id omap_serial_of_match[] = {
  1299. { .compatible = "ti,omap2-uart" },
  1300. { .compatible = "ti,omap3-uart" },
  1301. { .compatible = "ti,omap4-uart" },
  1302. {},
  1303. };
  1304. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1305. #endif
  1306. static struct platform_driver serial_omap_driver = {
  1307. .probe = serial_omap_probe,
  1308. .remove = __devexit_p(serial_omap_remove),
  1309. .driver = {
  1310. .name = DRIVER_NAME,
  1311. .pm = &serial_omap_dev_pm_ops,
  1312. .of_match_table = of_match_ptr(omap_serial_of_match),
  1313. },
  1314. };
  1315. static int __init serial_omap_init(void)
  1316. {
  1317. int ret;
  1318. ret = uart_register_driver(&serial_omap_reg);
  1319. if (ret != 0)
  1320. return ret;
  1321. ret = platform_driver_register(&serial_omap_driver);
  1322. if (ret != 0)
  1323. uart_unregister_driver(&serial_omap_reg);
  1324. return ret;
  1325. }
  1326. static void __exit serial_omap_exit(void)
  1327. {
  1328. platform_driver_unregister(&serial_omap_driver);
  1329. uart_unregister_driver(&serial_omap_reg);
  1330. }
  1331. module_init(serial_omap_init);
  1332. module_exit(serial_omap_exit);
  1333. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1334. MODULE_LICENSE("GPL");
  1335. MODULE_AUTHOR("Texas Instruments Inc");