spi-bcm63xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. /*
  2. * Broadcom BCM63xx SPI controller support
  3. *
  4. * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
  5. * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the
  19. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/delay.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spi/spi.h>
  30. #include <linux/completion.h>
  31. #include <linux/err.h>
  32. #include <linux/workqueue.h>
  33. #include <linux/pm_runtime.h>
  34. #include <bcm63xx_dev_spi.h>
  35. #define PFX KBUILD_MODNAME
  36. #define DRV_VER "0.1.2"
  37. struct bcm63xx_spi {
  38. struct completion done;
  39. void __iomem *regs;
  40. int irq;
  41. /* Platform data */
  42. u32 speed_hz;
  43. unsigned fifo_size;
  44. unsigned int msg_type_shift;
  45. unsigned int msg_ctl_width;
  46. /* Data buffers */
  47. const unsigned char *tx_ptr;
  48. unsigned char *rx_ptr;
  49. /* data iomem */
  50. u8 __iomem *tx_io;
  51. const u8 __iomem *rx_io;
  52. int remaining_bytes;
  53. struct clk *clk;
  54. struct platform_device *pdev;
  55. };
  56. static inline u8 bcm_spi_readb(struct bcm63xx_spi *bs,
  57. unsigned int offset)
  58. {
  59. return bcm_readb(bs->regs + bcm63xx_spireg(offset));
  60. }
  61. static inline u16 bcm_spi_readw(struct bcm63xx_spi *bs,
  62. unsigned int offset)
  63. {
  64. return bcm_readw(bs->regs + bcm63xx_spireg(offset));
  65. }
  66. static inline void bcm_spi_writeb(struct bcm63xx_spi *bs,
  67. u8 value, unsigned int offset)
  68. {
  69. bcm_writeb(value, bs->regs + bcm63xx_spireg(offset));
  70. }
  71. static inline void bcm_spi_writew(struct bcm63xx_spi *bs,
  72. u16 value, unsigned int offset)
  73. {
  74. bcm_writew(value, bs->regs + bcm63xx_spireg(offset));
  75. }
  76. static const unsigned bcm63xx_spi_freq_table[SPI_CLK_MASK][2] = {
  77. { 20000000, SPI_CLK_20MHZ },
  78. { 12500000, SPI_CLK_12_50MHZ },
  79. { 6250000, SPI_CLK_6_250MHZ },
  80. { 3125000, SPI_CLK_3_125MHZ },
  81. { 1563000, SPI_CLK_1_563MHZ },
  82. { 781000, SPI_CLK_0_781MHZ },
  83. { 391000, SPI_CLK_0_391MHZ }
  84. };
  85. static int bcm63xx_spi_check_transfer(struct spi_device *spi,
  86. struct spi_transfer *t)
  87. {
  88. u8 bits_per_word;
  89. bits_per_word = (t) ? t->bits_per_word : spi->bits_per_word;
  90. if (bits_per_word != 8) {
  91. dev_err(&spi->dev, "%s, unsupported bits_per_word=%d\n",
  92. __func__, bits_per_word);
  93. return -EINVAL;
  94. }
  95. if (spi->chip_select > spi->master->num_chipselect) {
  96. dev_err(&spi->dev, "%s, unsupported slave %d\n",
  97. __func__, spi->chip_select);
  98. return -EINVAL;
  99. }
  100. return 0;
  101. }
  102. static void bcm63xx_spi_setup_transfer(struct spi_device *spi,
  103. struct spi_transfer *t)
  104. {
  105. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  106. u32 hz;
  107. u8 clk_cfg, reg;
  108. int i;
  109. hz = (t) ? t->speed_hz : spi->max_speed_hz;
  110. /* Find the closest clock configuration */
  111. for (i = 0; i < SPI_CLK_MASK; i++) {
  112. if (hz >= bcm63xx_spi_freq_table[i][0]) {
  113. clk_cfg = bcm63xx_spi_freq_table[i][1];
  114. break;
  115. }
  116. }
  117. /* No matching configuration found, default to lowest */
  118. if (i == SPI_CLK_MASK)
  119. clk_cfg = SPI_CLK_0_391MHZ;
  120. /* clear existing clock configuration bits of the register */
  121. reg = bcm_spi_readb(bs, SPI_CLK_CFG);
  122. reg &= ~SPI_CLK_MASK;
  123. reg |= clk_cfg;
  124. bcm_spi_writeb(bs, reg, SPI_CLK_CFG);
  125. dev_dbg(&spi->dev, "Setting clock register to %02x (hz %d)\n",
  126. clk_cfg, hz);
  127. }
  128. /* the spi->mode bits understood by this driver: */
  129. #define MODEBITS (SPI_CPOL | SPI_CPHA)
  130. static int bcm63xx_spi_setup(struct spi_device *spi)
  131. {
  132. struct bcm63xx_spi *bs;
  133. int ret;
  134. bs = spi_master_get_devdata(spi->master);
  135. if (!spi->bits_per_word)
  136. spi->bits_per_word = 8;
  137. if (spi->mode & ~MODEBITS) {
  138. dev_err(&spi->dev, "%s, unsupported mode bits %x\n",
  139. __func__, spi->mode & ~MODEBITS);
  140. return -EINVAL;
  141. }
  142. ret = bcm63xx_spi_check_transfer(spi, NULL);
  143. if (ret < 0) {
  144. dev_err(&spi->dev, "setup: unsupported mode bits %x\n",
  145. spi->mode & ~MODEBITS);
  146. return ret;
  147. }
  148. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec/bit\n",
  149. __func__, spi->mode & MODEBITS, spi->bits_per_word, 0);
  150. return 0;
  151. }
  152. /* Fill the TX FIFO with as many bytes as possible */
  153. static void bcm63xx_spi_fill_tx_fifo(struct bcm63xx_spi *bs)
  154. {
  155. u8 size;
  156. /* Fill the Tx FIFO with as many bytes as possible */
  157. size = bs->remaining_bytes < bs->fifo_size ? bs->remaining_bytes :
  158. bs->fifo_size;
  159. memcpy_toio(bs->tx_io, bs->tx_ptr, size);
  160. bs->remaining_bytes -= size;
  161. }
  162. static unsigned int bcm63xx_txrx_bufs(struct spi_device *spi,
  163. struct spi_transfer *t)
  164. {
  165. struct bcm63xx_spi *bs = spi_master_get_devdata(spi->master);
  166. u16 msg_ctl;
  167. u16 cmd;
  168. /* Disable the CMD_DONE interrupt */
  169. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  170. dev_dbg(&spi->dev, "txrx: tx %p, rx %p, len %d\n",
  171. t->tx_buf, t->rx_buf, t->len);
  172. /* Transmitter is inhibited */
  173. bs->tx_ptr = t->tx_buf;
  174. bs->rx_ptr = t->rx_buf;
  175. if (t->tx_buf) {
  176. bs->remaining_bytes = t->len;
  177. bcm63xx_spi_fill_tx_fifo(bs);
  178. }
  179. init_completion(&bs->done);
  180. /* Fill in the Message control register */
  181. msg_ctl = (t->len << SPI_BYTE_CNT_SHIFT);
  182. if (t->rx_buf && t->tx_buf)
  183. msg_ctl |= (SPI_FD_RW << bs->msg_type_shift);
  184. else if (t->rx_buf)
  185. msg_ctl |= (SPI_HD_R << bs->msg_type_shift);
  186. else if (t->tx_buf)
  187. msg_ctl |= (SPI_HD_W << bs->msg_type_shift);
  188. switch (bs->msg_ctl_width) {
  189. case 8:
  190. bcm_spi_writeb(bs, msg_ctl, SPI_MSG_CTL);
  191. break;
  192. case 16:
  193. bcm_spi_writew(bs, msg_ctl, SPI_MSG_CTL);
  194. break;
  195. }
  196. /* Issue the transfer */
  197. cmd = SPI_CMD_START_IMMEDIATE;
  198. cmd |= (0 << SPI_CMD_PREPEND_BYTE_CNT_SHIFT);
  199. cmd |= (spi->chip_select << SPI_CMD_DEVICE_ID_SHIFT);
  200. bcm_spi_writew(bs, cmd, SPI_CMD);
  201. /* Enable the CMD_DONE interrupt */
  202. bcm_spi_writeb(bs, SPI_INTR_CMD_DONE, SPI_INT_MASK);
  203. return t->len - bs->remaining_bytes;
  204. }
  205. static int bcm63xx_spi_prepare_transfer(struct spi_master *master)
  206. {
  207. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  208. pm_runtime_get_sync(&bs->pdev->dev);
  209. return 0;
  210. }
  211. static int bcm63xx_spi_unprepare_transfer(struct spi_master *master)
  212. {
  213. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  214. pm_runtime_put(&bs->pdev->dev);
  215. return 0;
  216. }
  217. static int bcm63xx_spi_transfer_one(struct spi_master *master,
  218. struct spi_message *m)
  219. {
  220. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  221. struct spi_transfer *t;
  222. struct spi_device *spi = m->spi;
  223. int status = 0;
  224. unsigned int timeout = 0;
  225. list_for_each_entry(t, &m->transfers, transfer_list) {
  226. unsigned int len = t->len;
  227. u8 rx_tail;
  228. status = bcm63xx_spi_check_transfer(spi, t);
  229. if (status < 0)
  230. goto exit;
  231. /* configure adapter for a new transfer */
  232. bcm63xx_spi_setup_transfer(spi, t);
  233. while (len) {
  234. /* send the data */
  235. len -= bcm63xx_txrx_bufs(spi, t);
  236. timeout = wait_for_completion_timeout(&bs->done, HZ);
  237. if (!timeout) {
  238. status = -ETIMEDOUT;
  239. goto exit;
  240. }
  241. /* read out all data */
  242. rx_tail = bcm_spi_readb(bs, SPI_RX_TAIL);
  243. /* Read out all the data */
  244. if (rx_tail)
  245. memcpy_fromio(bs->rx_ptr, bs->rx_io, rx_tail);
  246. }
  247. m->actual_length += t->len;
  248. }
  249. exit:
  250. m->status = status;
  251. spi_finalize_current_message(master);
  252. return 0;
  253. }
  254. /* This driver supports single master mode only. Hence
  255. * CMD_DONE is the only interrupt we care about
  256. */
  257. static irqreturn_t bcm63xx_spi_interrupt(int irq, void *dev_id)
  258. {
  259. struct spi_master *master = (struct spi_master *)dev_id;
  260. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  261. u8 intr;
  262. /* Read interupts and clear them immediately */
  263. intr = bcm_spi_readb(bs, SPI_INT_STATUS);
  264. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  265. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  266. /* A transfer completed */
  267. if (intr & SPI_INTR_CMD_DONE)
  268. complete(&bs->done);
  269. return IRQ_HANDLED;
  270. }
  271. static int __devinit bcm63xx_spi_probe(struct platform_device *pdev)
  272. {
  273. struct resource *r;
  274. struct device *dev = &pdev->dev;
  275. struct bcm63xx_spi_pdata *pdata = pdev->dev.platform_data;
  276. int irq;
  277. struct spi_master *master;
  278. struct clk *clk;
  279. struct bcm63xx_spi *bs;
  280. int ret;
  281. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  282. if (!r) {
  283. dev_err(dev, "no iomem\n");
  284. ret = -ENXIO;
  285. goto out;
  286. }
  287. irq = platform_get_irq(pdev, 0);
  288. if (irq < 0) {
  289. dev_err(dev, "no irq\n");
  290. ret = -ENXIO;
  291. goto out;
  292. }
  293. clk = clk_get(dev, "spi");
  294. if (IS_ERR(clk)) {
  295. dev_err(dev, "no clock for device\n");
  296. ret = PTR_ERR(clk);
  297. goto out;
  298. }
  299. master = spi_alloc_master(dev, sizeof(*bs));
  300. if (!master) {
  301. dev_err(dev, "out of memory\n");
  302. ret = -ENOMEM;
  303. goto out_clk;
  304. }
  305. bs = spi_master_get_devdata(master);
  306. platform_set_drvdata(pdev, master);
  307. bs->pdev = pdev;
  308. if (!devm_request_mem_region(&pdev->dev, r->start,
  309. resource_size(r), PFX)) {
  310. dev_err(dev, "iomem request failed\n");
  311. ret = -ENXIO;
  312. goto out_err;
  313. }
  314. bs->regs = devm_ioremap_nocache(&pdev->dev, r->start,
  315. resource_size(r));
  316. if (!bs->regs) {
  317. dev_err(dev, "unable to ioremap regs\n");
  318. ret = -ENOMEM;
  319. goto out_err;
  320. }
  321. bs->irq = irq;
  322. bs->clk = clk;
  323. bs->fifo_size = pdata->fifo_size;
  324. ret = devm_request_irq(&pdev->dev, irq, bcm63xx_spi_interrupt, 0,
  325. pdev->name, master);
  326. if (ret) {
  327. dev_err(dev, "unable to request irq\n");
  328. goto out_err;
  329. }
  330. master->bus_num = pdata->bus_num;
  331. master->num_chipselect = pdata->num_chipselect;
  332. master->setup = bcm63xx_spi_setup;
  333. master->prepare_transfer_hardware = bcm63xx_spi_prepare_transfer;
  334. master->unprepare_transfer_hardware = bcm63xx_spi_unprepare_transfer;
  335. master->transfer_one_message = bcm63xx_spi_transfer_one;
  336. master->mode_bits = MODEBITS;
  337. bs->speed_hz = pdata->speed_hz;
  338. bs->msg_type_shift = pdata->msg_type_shift;
  339. bs->msg_ctl_width = pdata->msg_ctl_width;
  340. bs->tx_io = (u8 *)(bs->regs + bcm63xx_spireg(SPI_MSG_DATA));
  341. bs->rx_io = (const u8 *)(bs->regs + bcm63xx_spireg(SPI_RX_DATA));
  342. switch (bs->msg_ctl_width) {
  343. case 8:
  344. case 16:
  345. break;
  346. default:
  347. dev_err(dev, "unsupported MSG_CTL width: %d\n",
  348. bs->msg_ctl_width);
  349. goto out_clk_disable;
  350. }
  351. /* Initialize hardware */
  352. clk_enable(bs->clk);
  353. bcm_spi_writeb(bs, SPI_INTR_CLEAR_ALL, SPI_INT_STATUS);
  354. /* register and we are done */
  355. ret = spi_register_master(master);
  356. if (ret) {
  357. dev_err(dev, "spi register failed\n");
  358. goto out_clk_disable;
  359. }
  360. dev_info(dev, "at 0x%08x (irq %d, FIFOs size %d) v%s\n",
  361. r->start, irq, bs->fifo_size, DRV_VER);
  362. return 0;
  363. out_clk_disable:
  364. clk_disable(clk);
  365. out_err:
  366. platform_set_drvdata(pdev, NULL);
  367. spi_master_put(master);
  368. out_clk:
  369. clk_put(clk);
  370. out:
  371. return ret;
  372. }
  373. static int __devexit bcm63xx_spi_remove(struct platform_device *pdev)
  374. {
  375. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  376. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  377. spi_unregister_master(master);
  378. /* reset spi block */
  379. bcm_spi_writeb(bs, 0, SPI_INT_MASK);
  380. /* HW shutdown */
  381. clk_disable(bs->clk);
  382. clk_put(bs->clk);
  383. platform_set_drvdata(pdev, 0);
  384. spi_master_put(master);
  385. return 0;
  386. }
  387. #ifdef CONFIG_PM
  388. static int bcm63xx_spi_suspend(struct device *dev)
  389. {
  390. struct spi_master *master =
  391. platform_get_drvdata(to_platform_device(dev));
  392. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  393. clk_disable(bs->clk);
  394. return 0;
  395. }
  396. static int bcm63xx_spi_resume(struct device *dev)
  397. {
  398. struct spi_master *master =
  399. platform_get_drvdata(to_platform_device(dev));
  400. struct bcm63xx_spi *bs = spi_master_get_devdata(master);
  401. clk_enable(bs->clk);
  402. return 0;
  403. }
  404. static const struct dev_pm_ops bcm63xx_spi_pm_ops = {
  405. .suspend = bcm63xx_spi_suspend,
  406. .resume = bcm63xx_spi_resume,
  407. };
  408. #define BCM63XX_SPI_PM_OPS (&bcm63xx_spi_pm_ops)
  409. #else
  410. #define BCM63XX_SPI_PM_OPS NULL
  411. #endif
  412. static struct platform_driver bcm63xx_spi_driver = {
  413. .driver = {
  414. .name = "bcm63xx-spi",
  415. .owner = THIS_MODULE,
  416. .pm = BCM63XX_SPI_PM_OPS,
  417. },
  418. .probe = bcm63xx_spi_probe,
  419. .remove = __devexit_p(bcm63xx_spi_remove),
  420. };
  421. module_platform_driver(bcm63xx_spi_driver);
  422. MODULE_ALIAS("platform:bcm63xx_spi");
  423. MODULE_AUTHOR("Florian Fainelli <florian@openwrt.org>");
  424. MODULE_AUTHOR("Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>");
  425. MODULE_DESCRIPTION("Broadcom BCM63xx SPI Controller driver");
  426. MODULE_LICENSE("GPL");