portdrv_pci.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * File: portdrv_pci.c
  3. * Purpose: PCI Express Port Bus Driver
  4. *
  5. * Copyright (C) 2004 Intel
  6. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  7. */
  8. #include <linux/module.h>
  9. #include <linux/pci.h>
  10. #include <linux/kernel.h>
  11. #include <linux/errno.h>
  12. #include <linux/pm.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/init.h>
  15. #include <linux/pcieport_if.h>
  16. #include <linux/aer.h>
  17. #include <linux/dmi.h>
  18. #include <linux/pci-aspm.h>
  19. #include "portdrv.h"
  20. #include "aer/aerdrv.h"
  21. /*
  22. * Version Information
  23. */
  24. #define DRIVER_VERSION "v1.0"
  25. #define DRIVER_AUTHOR "tom.l.nguyen@intel.com"
  26. #define DRIVER_DESC "PCIe Port Bus Driver"
  27. MODULE_AUTHOR(DRIVER_AUTHOR);
  28. MODULE_DESCRIPTION(DRIVER_DESC);
  29. MODULE_LICENSE("GPL");
  30. /* If this switch is set, PCIe port native services should not be enabled. */
  31. bool pcie_ports_disabled;
  32. /*
  33. * If this switch is set, ACPI _OSC will be used to determine whether or not to
  34. * enable PCIe port native services.
  35. */
  36. bool pcie_ports_auto = true;
  37. static int __init pcie_port_setup(char *str)
  38. {
  39. if (!strncmp(str, "compat", 6)) {
  40. pcie_ports_disabled = true;
  41. } else if (!strncmp(str, "native", 6)) {
  42. pcie_ports_disabled = false;
  43. pcie_ports_auto = false;
  44. } else if (!strncmp(str, "auto", 4)) {
  45. pcie_ports_disabled = false;
  46. pcie_ports_auto = true;
  47. }
  48. return 1;
  49. }
  50. __setup("pcie_ports=", pcie_port_setup);
  51. /* global data */
  52. /**
  53. * pcie_clear_root_pme_status - Clear root port PME interrupt status.
  54. * @dev: PCIe root port or event collector.
  55. */
  56. void pcie_clear_root_pme_status(struct pci_dev *dev)
  57. {
  58. pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
  59. }
  60. static int pcie_portdrv_restore_config(struct pci_dev *dev)
  61. {
  62. int retval;
  63. retval = pci_enable_device(dev);
  64. if (retval)
  65. return retval;
  66. pci_set_master(dev);
  67. return 0;
  68. }
  69. #ifdef CONFIG_PM
  70. static int pcie_port_resume_noirq(struct device *dev)
  71. {
  72. struct pci_dev *pdev = to_pci_dev(dev);
  73. /*
  74. * Some BIOSes forget to clear Root PME Status bits after system wakeup
  75. * which breaks ACPI-based runtime wakeup on PCI Express, so clear those
  76. * bits now just in case (shouldn't hurt).
  77. */
  78. if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
  79. pcie_clear_root_pme_status(pdev);
  80. return 0;
  81. }
  82. #ifdef CONFIG_PM_RUNTIME
  83. struct d3cold_info {
  84. bool no_d3cold;
  85. unsigned int d3cold_delay;
  86. };
  87. static int pci_dev_d3cold_info(struct pci_dev *pdev, void *data)
  88. {
  89. struct d3cold_info *info = data;
  90. info->d3cold_delay = max_t(unsigned int, pdev->d3cold_delay,
  91. info->d3cold_delay);
  92. if (pdev->no_d3cold)
  93. info->no_d3cold = true;
  94. return 0;
  95. }
  96. static int pcie_port_runtime_suspend(struct device *dev)
  97. {
  98. struct pci_dev *pdev = to_pci_dev(dev);
  99. struct d3cold_info d3cold_info = {
  100. .no_d3cold = false,
  101. .d3cold_delay = PCI_PM_D3_WAIT,
  102. };
  103. /*
  104. * If any subordinate device disable D3cold, we should not put
  105. * the port into D3cold. The D3cold delay of port should be
  106. * the max of that of all subordinate devices.
  107. */
  108. pci_walk_bus(pdev->subordinate, pci_dev_d3cold_info, &d3cold_info);
  109. pdev->no_d3cold = d3cold_info.no_d3cold;
  110. pdev->d3cold_delay = d3cold_info.d3cold_delay;
  111. return 0;
  112. }
  113. static int pcie_port_runtime_resume(struct device *dev)
  114. {
  115. return 0;
  116. }
  117. static int pcie_port_runtime_idle(struct device *dev)
  118. {
  119. /* Delay for a short while to prevent too frequent suspend/resume */
  120. pm_schedule_suspend(dev, 10);
  121. return -EBUSY;
  122. }
  123. #else
  124. #define pcie_port_runtime_suspend NULL
  125. #define pcie_port_runtime_resume NULL
  126. #define pcie_port_runtime_idle NULL
  127. #endif
  128. static const struct dev_pm_ops pcie_portdrv_pm_ops = {
  129. .suspend = pcie_port_device_suspend,
  130. .resume = pcie_port_device_resume,
  131. .freeze = pcie_port_device_suspend,
  132. .thaw = pcie_port_device_resume,
  133. .poweroff = pcie_port_device_suspend,
  134. .restore = pcie_port_device_resume,
  135. .resume_noirq = pcie_port_resume_noirq,
  136. .runtime_suspend = pcie_port_runtime_suspend,
  137. .runtime_resume = pcie_port_runtime_resume,
  138. .runtime_idle = pcie_port_runtime_idle,
  139. };
  140. #define PCIE_PORTDRV_PM_OPS (&pcie_portdrv_pm_ops)
  141. #else /* !PM */
  142. #define PCIE_PORTDRV_PM_OPS NULL
  143. #endif /* !PM */
  144. /*
  145. * PCIe port runtime suspend is broken for some chipsets, so use a
  146. * black list to disable runtime PM for these chipsets.
  147. */
  148. static const struct pci_device_id port_runtime_pm_black_list[] = {
  149. { /* end: all zeroes */ }
  150. };
  151. /*
  152. * pcie_portdrv_probe - Probe PCI-Express port devices
  153. * @dev: PCI-Express port device being probed
  154. *
  155. * If detected invokes the pcie_port_device_register() method for
  156. * this port device.
  157. *
  158. */
  159. static int __devinit pcie_portdrv_probe(struct pci_dev *dev,
  160. const struct pci_device_id *id)
  161. {
  162. int status;
  163. if (!pci_is_pcie(dev) ||
  164. ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
  165. (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM) &&
  166. (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
  167. return -ENODEV;
  168. if (!dev->irq && dev->pin) {
  169. dev_warn(&dev->dev, "device [%04x:%04x] has invalid IRQ; "
  170. "check vendor BIOS\n", dev->vendor, dev->device);
  171. }
  172. status = pcie_port_device_register(dev);
  173. if (status)
  174. return status;
  175. pci_save_state(dev);
  176. /*
  177. * D3cold may not work properly on some PCIe port, so disable
  178. * it by default.
  179. */
  180. dev->d3cold_allowed = false;
  181. if (!pci_match_id(port_runtime_pm_black_list, dev))
  182. pm_runtime_put_noidle(&dev->dev);
  183. return 0;
  184. }
  185. static void pcie_portdrv_remove(struct pci_dev *dev)
  186. {
  187. if (!pci_match_id(port_runtime_pm_black_list, dev))
  188. pm_runtime_get_noresume(&dev->dev);
  189. pcie_port_device_remove(dev);
  190. pci_disable_device(dev);
  191. }
  192. static int error_detected_iter(struct device *device, void *data)
  193. {
  194. struct pcie_device *pcie_device;
  195. struct pcie_port_service_driver *driver;
  196. struct aer_broadcast_data *result_data;
  197. pci_ers_result_t status;
  198. result_data = (struct aer_broadcast_data *) data;
  199. if (device->bus == &pcie_port_bus_type && device->driver) {
  200. driver = to_service_driver(device->driver);
  201. if (!driver ||
  202. !driver->err_handler ||
  203. !driver->err_handler->error_detected)
  204. return 0;
  205. pcie_device = to_pcie_device(device);
  206. /* Forward error detected message to service drivers */
  207. status = driver->err_handler->error_detected(
  208. pcie_device->port,
  209. result_data->state);
  210. result_data->result =
  211. merge_result(result_data->result, status);
  212. }
  213. return 0;
  214. }
  215. static pci_ers_result_t pcie_portdrv_error_detected(struct pci_dev *dev,
  216. enum pci_channel_state error)
  217. {
  218. struct aer_broadcast_data data = {error, PCI_ERS_RESULT_CAN_RECOVER};
  219. int ret;
  220. /* can not fail */
  221. ret = device_for_each_child(&dev->dev, &data, error_detected_iter);
  222. return data.result;
  223. }
  224. static int mmio_enabled_iter(struct device *device, void *data)
  225. {
  226. struct pcie_device *pcie_device;
  227. struct pcie_port_service_driver *driver;
  228. pci_ers_result_t status, *result;
  229. result = (pci_ers_result_t *) data;
  230. if (device->bus == &pcie_port_bus_type && device->driver) {
  231. driver = to_service_driver(device->driver);
  232. if (driver &&
  233. driver->err_handler &&
  234. driver->err_handler->mmio_enabled) {
  235. pcie_device = to_pcie_device(device);
  236. /* Forward error message to service drivers */
  237. status = driver->err_handler->mmio_enabled(
  238. pcie_device->port);
  239. *result = merge_result(*result, status);
  240. }
  241. }
  242. return 0;
  243. }
  244. static pci_ers_result_t pcie_portdrv_mmio_enabled(struct pci_dev *dev)
  245. {
  246. pci_ers_result_t status = PCI_ERS_RESULT_RECOVERED;
  247. int retval;
  248. /* get true return value from &status */
  249. retval = device_for_each_child(&dev->dev, &status, mmio_enabled_iter);
  250. return status;
  251. }
  252. static int slot_reset_iter(struct device *device, void *data)
  253. {
  254. struct pcie_device *pcie_device;
  255. struct pcie_port_service_driver *driver;
  256. pci_ers_result_t status, *result;
  257. result = (pci_ers_result_t *) data;
  258. if (device->bus == &pcie_port_bus_type && device->driver) {
  259. driver = to_service_driver(device->driver);
  260. if (driver &&
  261. driver->err_handler &&
  262. driver->err_handler->slot_reset) {
  263. pcie_device = to_pcie_device(device);
  264. /* Forward error message to service drivers */
  265. status = driver->err_handler->slot_reset(
  266. pcie_device->port);
  267. *result = merge_result(*result, status);
  268. }
  269. }
  270. return 0;
  271. }
  272. static pci_ers_result_t pcie_portdrv_slot_reset(struct pci_dev *dev)
  273. {
  274. pci_ers_result_t status = PCI_ERS_RESULT_RECOVERED;
  275. int retval;
  276. /* If fatal, restore cfg space for possible link reset at upstream */
  277. if (dev->error_state == pci_channel_io_frozen) {
  278. dev->state_saved = true;
  279. pci_restore_state(dev);
  280. pcie_portdrv_restore_config(dev);
  281. pci_enable_pcie_error_reporting(dev);
  282. }
  283. /* get true return value from &status */
  284. retval = device_for_each_child(&dev->dev, &status, slot_reset_iter);
  285. return status;
  286. }
  287. static int resume_iter(struct device *device, void *data)
  288. {
  289. struct pcie_device *pcie_device;
  290. struct pcie_port_service_driver *driver;
  291. if (device->bus == &pcie_port_bus_type && device->driver) {
  292. driver = to_service_driver(device->driver);
  293. if (driver &&
  294. driver->err_handler &&
  295. driver->err_handler->resume) {
  296. pcie_device = to_pcie_device(device);
  297. /* Forward error message to service drivers */
  298. driver->err_handler->resume(pcie_device->port);
  299. }
  300. }
  301. return 0;
  302. }
  303. static void pcie_portdrv_err_resume(struct pci_dev *dev)
  304. {
  305. int retval;
  306. /* nothing to do with error value, if it ever happens */
  307. retval = device_for_each_child(&dev->dev, NULL, resume_iter);
  308. }
  309. /*
  310. * LINUX Device Driver Model
  311. */
  312. static const struct pci_device_id port_pci_ids[] = { {
  313. /* handle any PCI-Express port */
  314. PCI_DEVICE_CLASS(((PCI_CLASS_BRIDGE_PCI << 8) | 0x00), ~0),
  315. }, { /* end: all zeroes */ }
  316. };
  317. MODULE_DEVICE_TABLE(pci, port_pci_ids);
  318. static const struct pci_error_handlers pcie_portdrv_err_handler = {
  319. .error_detected = pcie_portdrv_error_detected,
  320. .mmio_enabled = pcie_portdrv_mmio_enabled,
  321. .slot_reset = pcie_portdrv_slot_reset,
  322. .resume = pcie_portdrv_err_resume,
  323. };
  324. static struct pci_driver pcie_portdriver = {
  325. .name = "pcieport",
  326. .id_table = &port_pci_ids[0],
  327. .probe = pcie_portdrv_probe,
  328. .remove = pcie_portdrv_remove,
  329. .err_handler = &pcie_portdrv_err_handler,
  330. .driver.pm = PCIE_PORTDRV_PM_OPS,
  331. };
  332. static int __init dmi_pcie_pme_disable_msi(const struct dmi_system_id *d)
  333. {
  334. pr_notice("%s detected: will not use MSI for PCIe PME signaling\n",
  335. d->ident);
  336. pcie_pme_disable_msi();
  337. return 0;
  338. }
  339. static struct dmi_system_id __initdata pcie_portdrv_dmi_table[] = {
  340. /*
  341. * Boxes that should not use MSI for PCIe PME signaling.
  342. */
  343. {
  344. .callback = dmi_pcie_pme_disable_msi,
  345. .ident = "MSI Wind U-100",
  346. .matches = {
  347. DMI_MATCH(DMI_SYS_VENDOR,
  348. "MICRO-STAR INTERNATIONAL CO., LTD"),
  349. DMI_MATCH(DMI_PRODUCT_NAME, "U-100"),
  350. },
  351. },
  352. {}
  353. };
  354. static int __init pcie_portdrv_init(void)
  355. {
  356. int retval;
  357. if (pcie_ports_disabled)
  358. return pci_register_driver(&pcie_portdriver);
  359. dmi_check_system(pcie_portdrv_dmi_table);
  360. retval = pcie_port_bus_register();
  361. if (retval) {
  362. printk(KERN_WARNING "PCIE: bus_register error: %d\n", retval);
  363. goto out;
  364. }
  365. retval = pci_register_driver(&pcie_portdriver);
  366. if (retval)
  367. pcie_port_bus_unregister();
  368. out:
  369. return retval;
  370. }
  371. module_init(pcie_portdrv_init);