ar9003_eeprom.c 149 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <asm/unaligned.h>
  17. #include "hw.h"
  18. #include "ar9003_phy.h"
  19. #include "ar9003_eeprom.h"
  20. #define COMP_HDR_LEN 4
  21. #define COMP_CKSUM_LEN 2
  22. #define LE16(x) __constant_cpu_to_le16(x)
  23. #define LE32(x) __constant_cpu_to_le32(x)
  24. /* Local defines to distinguish between extension and control CTL's */
  25. #define EXT_ADDITIVE (0x8000)
  26. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  27. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  28. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  29. #define SUB_NUM_CTL_MODES_AT_5G_40 2 /* excluding HT40, EXT-OFDM */
  30. #define SUB_NUM_CTL_MODES_AT_2G_40 3 /* excluding HT40, EXT-OFDM, EXT-CCK */
  31. #define CTL(_tpower, _flag) ((_tpower) | ((_flag) << 6))
  32. #define EEPROM_DATA_LEN_9485 1088
  33. static int ar9003_hw_power_interpolate(int32_t x,
  34. int32_t *px, int32_t *py, u_int16_t np);
  35. static const struct ar9300_eeprom ar9300_default = {
  36. .eepromVersion = 2,
  37. .templateVersion = 2,
  38. .macAddr = {0, 2, 3, 4, 5, 6},
  39. .custData = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  40. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  41. .baseEepHeader = {
  42. .regDmn = { LE16(0), LE16(0x1f) },
  43. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  44. .opCapFlags = {
  45. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  46. .eepMisc = 0,
  47. },
  48. .rfSilent = 0,
  49. .blueToothOptions = 0,
  50. .deviceCap = 0,
  51. .deviceType = 5, /* takes lower byte in eeprom location */
  52. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  53. .params_for_tuning_caps = {0, 0},
  54. .featureEnable = 0x0c,
  55. /*
  56. * bit0 - enable tx temp comp - disabled
  57. * bit1 - enable tx volt comp - disabled
  58. * bit2 - enable fastClock - enabled
  59. * bit3 - enable doubling - enabled
  60. * bit4 - enable internal regulator - disabled
  61. * bit5 - enable pa predistortion - disabled
  62. */
  63. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  64. .eepromWriteEnableGpio = 3,
  65. .wlanDisableGpio = 0,
  66. .wlanLedGpio = 8,
  67. .rxBandSelectGpio = 0xff,
  68. .txrxgain = 0,
  69. .swreg = 0,
  70. },
  71. .modalHeader2G = {
  72. /* ar9300_modal_eep_header 2g */
  73. /* 4 idle,t1,t2,b(4 bits per setting) */
  74. .antCtrlCommon = LE32(0x110),
  75. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  76. .antCtrlCommon2 = LE32(0x22222),
  77. /*
  78. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  79. * rx1, rx12, b (2 bits each)
  80. */
  81. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  82. /*
  83. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  84. * for ar9280 (0xa20c/b20c 5:0)
  85. */
  86. .xatten1DB = {0, 0, 0},
  87. /*
  88. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  89. * for ar9280 (0xa20c/b20c 16:12
  90. */
  91. .xatten1Margin = {0, 0, 0},
  92. .tempSlope = 36,
  93. .voltSlope = 0,
  94. /*
  95. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  96. * channels in usual fbin coding format
  97. */
  98. .spurChans = {0, 0, 0, 0, 0},
  99. /*
  100. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  101. * if the register is per chain
  102. */
  103. .noiseFloorThreshCh = {-1, 0, 0},
  104. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  105. .quick_drop = 0,
  106. .xpaBiasLvl = 0,
  107. .txFrameToDataStart = 0x0e,
  108. .txFrameToPaOn = 0x0e,
  109. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  110. .antennaGain = 0,
  111. .switchSettling = 0x2c,
  112. .adcDesiredSize = -30,
  113. .txEndToXpaOff = 0,
  114. .txEndToRxOn = 0x2,
  115. .txFrameToXpaOn = 0xe,
  116. .thresh62 = 28,
  117. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  118. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  119. .xlna_bias_strength = 0,
  120. .futureModal = {
  121. 0, 0, 0, 0, 0, 0, 0,
  122. },
  123. },
  124. .base_ext1 = {
  125. .ant_div_control = 0,
  126. .future = {0, 0, 0},
  127. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  128. },
  129. .calFreqPier2G = {
  130. FREQ2FBIN(2412, 1),
  131. FREQ2FBIN(2437, 1),
  132. FREQ2FBIN(2472, 1),
  133. },
  134. /* ar9300_cal_data_per_freq_op_loop 2g */
  135. .calPierData2G = {
  136. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  137. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  138. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  139. },
  140. .calTarget_freqbin_Cck = {
  141. FREQ2FBIN(2412, 1),
  142. FREQ2FBIN(2484, 1),
  143. },
  144. .calTarget_freqbin_2G = {
  145. FREQ2FBIN(2412, 1),
  146. FREQ2FBIN(2437, 1),
  147. FREQ2FBIN(2472, 1)
  148. },
  149. .calTarget_freqbin_2GHT20 = {
  150. FREQ2FBIN(2412, 1),
  151. FREQ2FBIN(2437, 1),
  152. FREQ2FBIN(2472, 1)
  153. },
  154. .calTarget_freqbin_2GHT40 = {
  155. FREQ2FBIN(2412, 1),
  156. FREQ2FBIN(2437, 1),
  157. FREQ2FBIN(2472, 1)
  158. },
  159. .calTargetPowerCck = {
  160. /* 1L-5L,5S,11L,11S */
  161. { {36, 36, 36, 36} },
  162. { {36, 36, 36, 36} },
  163. },
  164. .calTargetPower2G = {
  165. /* 6-24,36,48,54 */
  166. { {32, 32, 28, 24} },
  167. { {32, 32, 28, 24} },
  168. { {32, 32, 28, 24} },
  169. },
  170. .calTargetPower2GHT20 = {
  171. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  172. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  173. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  174. },
  175. .calTargetPower2GHT40 = {
  176. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  177. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  178. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  179. },
  180. .ctlIndex_2G = {
  181. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  182. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  183. },
  184. .ctl_freqbin_2G = {
  185. {
  186. FREQ2FBIN(2412, 1),
  187. FREQ2FBIN(2417, 1),
  188. FREQ2FBIN(2457, 1),
  189. FREQ2FBIN(2462, 1)
  190. },
  191. {
  192. FREQ2FBIN(2412, 1),
  193. FREQ2FBIN(2417, 1),
  194. FREQ2FBIN(2462, 1),
  195. 0xFF,
  196. },
  197. {
  198. FREQ2FBIN(2412, 1),
  199. FREQ2FBIN(2417, 1),
  200. FREQ2FBIN(2462, 1),
  201. 0xFF,
  202. },
  203. {
  204. FREQ2FBIN(2422, 1),
  205. FREQ2FBIN(2427, 1),
  206. FREQ2FBIN(2447, 1),
  207. FREQ2FBIN(2452, 1)
  208. },
  209. {
  210. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  211. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  212. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  213. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  214. },
  215. {
  216. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  217. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  218. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  219. 0,
  220. },
  221. {
  222. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  223. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  224. FREQ2FBIN(2472, 1),
  225. 0,
  226. },
  227. {
  228. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  229. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  230. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  231. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  232. },
  233. {
  234. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  235. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  236. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  237. },
  238. {
  239. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  240. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  241. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  242. 0
  243. },
  244. {
  245. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  246. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  247. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  248. 0
  249. },
  250. {
  251. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  252. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  253. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  254. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  255. }
  256. },
  257. .ctlPowerData_2G = {
  258. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  259. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  260. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  261. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  262. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  263. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  264. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  265. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  266. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  267. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  268. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  269. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  270. },
  271. .modalHeader5G = {
  272. /* 4 idle,t1,t2,b (4 bits per setting) */
  273. .antCtrlCommon = LE32(0x110),
  274. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  275. .antCtrlCommon2 = LE32(0x22222),
  276. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  277. .antCtrlChain = {
  278. LE16(0x000), LE16(0x000), LE16(0x000),
  279. },
  280. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  281. .xatten1DB = {0, 0, 0},
  282. /*
  283. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  284. * for merlin (0xa20c/b20c 16:12
  285. */
  286. .xatten1Margin = {0, 0, 0},
  287. .tempSlope = 68,
  288. .voltSlope = 0,
  289. /* spurChans spur channels in usual fbin coding format */
  290. .spurChans = {0, 0, 0, 0, 0},
  291. /* noiseFloorThreshCh Check if the register is per chain */
  292. .noiseFloorThreshCh = {-1, 0, 0},
  293. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  294. .quick_drop = 0,
  295. .xpaBiasLvl = 0,
  296. .txFrameToDataStart = 0x0e,
  297. .txFrameToPaOn = 0x0e,
  298. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  299. .antennaGain = 0,
  300. .switchSettling = 0x2d,
  301. .adcDesiredSize = -30,
  302. .txEndToXpaOff = 0,
  303. .txEndToRxOn = 0x2,
  304. .txFrameToXpaOn = 0xe,
  305. .thresh62 = 28,
  306. .papdRateMaskHt20 = LE32(0x0c80c080),
  307. .papdRateMaskHt40 = LE32(0x0080c080),
  308. .xlna_bias_strength = 0,
  309. .futureModal = {
  310. 0, 0, 0, 0, 0, 0, 0,
  311. },
  312. },
  313. .base_ext2 = {
  314. .tempSlopeLow = 0,
  315. .tempSlopeHigh = 0,
  316. .xatten1DBLow = {0, 0, 0},
  317. .xatten1MarginLow = {0, 0, 0},
  318. .xatten1DBHigh = {0, 0, 0},
  319. .xatten1MarginHigh = {0, 0, 0}
  320. },
  321. .calFreqPier5G = {
  322. FREQ2FBIN(5180, 0),
  323. FREQ2FBIN(5220, 0),
  324. FREQ2FBIN(5320, 0),
  325. FREQ2FBIN(5400, 0),
  326. FREQ2FBIN(5500, 0),
  327. FREQ2FBIN(5600, 0),
  328. FREQ2FBIN(5725, 0),
  329. FREQ2FBIN(5825, 0)
  330. },
  331. .calPierData5G = {
  332. {
  333. {0, 0, 0, 0, 0},
  334. {0, 0, 0, 0, 0},
  335. {0, 0, 0, 0, 0},
  336. {0, 0, 0, 0, 0},
  337. {0, 0, 0, 0, 0},
  338. {0, 0, 0, 0, 0},
  339. {0, 0, 0, 0, 0},
  340. {0, 0, 0, 0, 0},
  341. },
  342. {
  343. {0, 0, 0, 0, 0},
  344. {0, 0, 0, 0, 0},
  345. {0, 0, 0, 0, 0},
  346. {0, 0, 0, 0, 0},
  347. {0, 0, 0, 0, 0},
  348. {0, 0, 0, 0, 0},
  349. {0, 0, 0, 0, 0},
  350. {0, 0, 0, 0, 0},
  351. },
  352. {
  353. {0, 0, 0, 0, 0},
  354. {0, 0, 0, 0, 0},
  355. {0, 0, 0, 0, 0},
  356. {0, 0, 0, 0, 0},
  357. {0, 0, 0, 0, 0},
  358. {0, 0, 0, 0, 0},
  359. {0, 0, 0, 0, 0},
  360. {0, 0, 0, 0, 0},
  361. },
  362. },
  363. .calTarget_freqbin_5G = {
  364. FREQ2FBIN(5180, 0),
  365. FREQ2FBIN(5220, 0),
  366. FREQ2FBIN(5320, 0),
  367. FREQ2FBIN(5400, 0),
  368. FREQ2FBIN(5500, 0),
  369. FREQ2FBIN(5600, 0),
  370. FREQ2FBIN(5725, 0),
  371. FREQ2FBIN(5825, 0)
  372. },
  373. .calTarget_freqbin_5GHT20 = {
  374. FREQ2FBIN(5180, 0),
  375. FREQ2FBIN(5240, 0),
  376. FREQ2FBIN(5320, 0),
  377. FREQ2FBIN(5500, 0),
  378. FREQ2FBIN(5700, 0),
  379. FREQ2FBIN(5745, 0),
  380. FREQ2FBIN(5725, 0),
  381. FREQ2FBIN(5825, 0)
  382. },
  383. .calTarget_freqbin_5GHT40 = {
  384. FREQ2FBIN(5180, 0),
  385. FREQ2FBIN(5240, 0),
  386. FREQ2FBIN(5320, 0),
  387. FREQ2FBIN(5500, 0),
  388. FREQ2FBIN(5700, 0),
  389. FREQ2FBIN(5745, 0),
  390. FREQ2FBIN(5725, 0),
  391. FREQ2FBIN(5825, 0)
  392. },
  393. .calTargetPower5G = {
  394. /* 6-24,36,48,54 */
  395. { {20, 20, 20, 10} },
  396. { {20, 20, 20, 10} },
  397. { {20, 20, 20, 10} },
  398. { {20, 20, 20, 10} },
  399. { {20, 20, 20, 10} },
  400. { {20, 20, 20, 10} },
  401. { {20, 20, 20, 10} },
  402. { {20, 20, 20, 10} },
  403. },
  404. .calTargetPower5GHT20 = {
  405. /*
  406. * 0_8_16,1-3_9-11_17-19,
  407. * 4,5,6,7,12,13,14,15,20,21,22,23
  408. */
  409. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  410. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  411. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  412. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  413. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  414. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  415. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  416. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  417. },
  418. .calTargetPower5GHT40 = {
  419. /*
  420. * 0_8_16,1-3_9-11_17-19,
  421. * 4,5,6,7,12,13,14,15,20,21,22,23
  422. */
  423. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  424. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  425. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  426. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  427. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  428. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  429. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  430. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  431. },
  432. .ctlIndex_5G = {
  433. 0x10, 0x16, 0x18, 0x40, 0x46,
  434. 0x48, 0x30, 0x36, 0x38
  435. },
  436. .ctl_freqbin_5G = {
  437. {
  438. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  439. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  440. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  441. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  442. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  443. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  444. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  445. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  446. },
  447. {
  448. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  449. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  450. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  451. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  452. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  453. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  454. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  455. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  456. },
  457. {
  458. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  459. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  460. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  461. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  462. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  463. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  464. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  465. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  466. },
  467. {
  468. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  469. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  470. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  471. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  472. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  473. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  474. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  475. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  476. },
  477. {
  478. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  479. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  480. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  481. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  482. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  483. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  484. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  485. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  486. },
  487. {
  488. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  489. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  490. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  491. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  492. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  493. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  494. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  495. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  496. },
  497. {
  498. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  499. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  500. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  501. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  502. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  503. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  504. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  505. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  506. },
  507. {
  508. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  509. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  510. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  511. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  512. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  513. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  514. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  515. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  516. },
  517. {
  518. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  519. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  520. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  521. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  522. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  523. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  524. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  525. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  526. }
  527. },
  528. .ctlPowerData_5G = {
  529. {
  530. {
  531. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  532. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  533. }
  534. },
  535. {
  536. {
  537. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  538. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  539. }
  540. },
  541. {
  542. {
  543. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  544. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  545. }
  546. },
  547. {
  548. {
  549. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  550. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  551. }
  552. },
  553. {
  554. {
  555. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  556. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  557. }
  558. },
  559. {
  560. {
  561. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  562. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  563. }
  564. },
  565. {
  566. {
  567. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  568. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  569. }
  570. },
  571. {
  572. {
  573. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  574. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  575. }
  576. },
  577. {
  578. {
  579. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  580. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  581. }
  582. },
  583. }
  584. };
  585. static const struct ar9300_eeprom ar9300_x113 = {
  586. .eepromVersion = 2,
  587. .templateVersion = 6,
  588. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  589. .custData = {"x113-023-f0000"},
  590. .baseEepHeader = {
  591. .regDmn = { LE16(0), LE16(0x1f) },
  592. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  593. .opCapFlags = {
  594. .opFlags = AR5416_OPFLAGS_11A,
  595. .eepMisc = 0,
  596. },
  597. .rfSilent = 0,
  598. .blueToothOptions = 0,
  599. .deviceCap = 0,
  600. .deviceType = 5, /* takes lower byte in eeprom location */
  601. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  602. .params_for_tuning_caps = {0, 0},
  603. .featureEnable = 0x0d,
  604. /*
  605. * bit0 - enable tx temp comp - disabled
  606. * bit1 - enable tx volt comp - disabled
  607. * bit2 - enable fastClock - enabled
  608. * bit3 - enable doubling - enabled
  609. * bit4 - enable internal regulator - disabled
  610. * bit5 - enable pa predistortion - disabled
  611. */
  612. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  613. .eepromWriteEnableGpio = 6,
  614. .wlanDisableGpio = 0,
  615. .wlanLedGpio = 8,
  616. .rxBandSelectGpio = 0xff,
  617. .txrxgain = 0x21,
  618. .swreg = 0,
  619. },
  620. .modalHeader2G = {
  621. /* ar9300_modal_eep_header 2g */
  622. /* 4 idle,t1,t2,b(4 bits per setting) */
  623. .antCtrlCommon = LE32(0x110),
  624. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  625. .antCtrlCommon2 = LE32(0x44444),
  626. /*
  627. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  628. * rx1, rx12, b (2 bits each)
  629. */
  630. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  631. /*
  632. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  633. * for ar9280 (0xa20c/b20c 5:0)
  634. */
  635. .xatten1DB = {0, 0, 0},
  636. /*
  637. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  638. * for ar9280 (0xa20c/b20c 16:12
  639. */
  640. .xatten1Margin = {0, 0, 0},
  641. .tempSlope = 25,
  642. .voltSlope = 0,
  643. /*
  644. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  645. * channels in usual fbin coding format
  646. */
  647. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  648. /*
  649. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  650. * if the register is per chain
  651. */
  652. .noiseFloorThreshCh = {-1, 0, 0},
  653. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  654. .quick_drop = 0,
  655. .xpaBiasLvl = 0,
  656. .txFrameToDataStart = 0x0e,
  657. .txFrameToPaOn = 0x0e,
  658. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  659. .antennaGain = 0,
  660. .switchSettling = 0x2c,
  661. .adcDesiredSize = -30,
  662. .txEndToXpaOff = 0,
  663. .txEndToRxOn = 0x2,
  664. .txFrameToXpaOn = 0xe,
  665. .thresh62 = 28,
  666. .papdRateMaskHt20 = LE32(0x0c80c080),
  667. .papdRateMaskHt40 = LE32(0x0080c080),
  668. .xlna_bias_strength = 0,
  669. .futureModal = {
  670. 0, 0, 0, 0, 0, 0, 0,
  671. },
  672. },
  673. .base_ext1 = {
  674. .ant_div_control = 0,
  675. .future = {0, 0, 0},
  676. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  677. },
  678. .calFreqPier2G = {
  679. FREQ2FBIN(2412, 1),
  680. FREQ2FBIN(2437, 1),
  681. FREQ2FBIN(2472, 1),
  682. },
  683. /* ar9300_cal_data_per_freq_op_loop 2g */
  684. .calPierData2G = {
  685. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  686. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  687. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  688. },
  689. .calTarget_freqbin_Cck = {
  690. FREQ2FBIN(2412, 1),
  691. FREQ2FBIN(2472, 1),
  692. },
  693. .calTarget_freqbin_2G = {
  694. FREQ2FBIN(2412, 1),
  695. FREQ2FBIN(2437, 1),
  696. FREQ2FBIN(2472, 1)
  697. },
  698. .calTarget_freqbin_2GHT20 = {
  699. FREQ2FBIN(2412, 1),
  700. FREQ2FBIN(2437, 1),
  701. FREQ2FBIN(2472, 1)
  702. },
  703. .calTarget_freqbin_2GHT40 = {
  704. FREQ2FBIN(2412, 1),
  705. FREQ2FBIN(2437, 1),
  706. FREQ2FBIN(2472, 1)
  707. },
  708. .calTargetPowerCck = {
  709. /* 1L-5L,5S,11L,11S */
  710. { {34, 34, 34, 34} },
  711. { {34, 34, 34, 34} },
  712. },
  713. .calTargetPower2G = {
  714. /* 6-24,36,48,54 */
  715. { {34, 34, 32, 32} },
  716. { {34, 34, 32, 32} },
  717. { {34, 34, 32, 32} },
  718. },
  719. .calTargetPower2GHT20 = {
  720. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  721. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  722. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  723. },
  724. .calTargetPower2GHT40 = {
  725. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  726. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  727. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  728. },
  729. .ctlIndex_2G = {
  730. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  731. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  732. },
  733. .ctl_freqbin_2G = {
  734. {
  735. FREQ2FBIN(2412, 1),
  736. FREQ2FBIN(2417, 1),
  737. FREQ2FBIN(2457, 1),
  738. FREQ2FBIN(2462, 1)
  739. },
  740. {
  741. FREQ2FBIN(2412, 1),
  742. FREQ2FBIN(2417, 1),
  743. FREQ2FBIN(2462, 1),
  744. 0xFF,
  745. },
  746. {
  747. FREQ2FBIN(2412, 1),
  748. FREQ2FBIN(2417, 1),
  749. FREQ2FBIN(2462, 1),
  750. 0xFF,
  751. },
  752. {
  753. FREQ2FBIN(2422, 1),
  754. FREQ2FBIN(2427, 1),
  755. FREQ2FBIN(2447, 1),
  756. FREQ2FBIN(2452, 1)
  757. },
  758. {
  759. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  760. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  761. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  762. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  763. },
  764. {
  765. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  766. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  767. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  768. 0,
  769. },
  770. {
  771. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  772. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  773. FREQ2FBIN(2472, 1),
  774. 0,
  775. },
  776. {
  777. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  778. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  779. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  780. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  781. },
  782. {
  783. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  784. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  785. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  786. },
  787. {
  788. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  789. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  790. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  791. 0
  792. },
  793. {
  794. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  795. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  796. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  797. 0
  798. },
  799. {
  800. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  801. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  802. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  803. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  804. }
  805. },
  806. .ctlPowerData_2G = {
  807. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  808. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  809. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  810. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  811. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  812. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  813. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  814. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  815. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  816. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  817. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  818. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  819. },
  820. .modalHeader5G = {
  821. /* 4 idle,t1,t2,b (4 bits per setting) */
  822. .antCtrlCommon = LE32(0x220),
  823. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  824. .antCtrlCommon2 = LE32(0x11111),
  825. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  826. .antCtrlChain = {
  827. LE16(0x150), LE16(0x150), LE16(0x150),
  828. },
  829. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  830. .xatten1DB = {0, 0, 0},
  831. /*
  832. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  833. * for merlin (0xa20c/b20c 16:12
  834. */
  835. .xatten1Margin = {0, 0, 0},
  836. .tempSlope = 68,
  837. .voltSlope = 0,
  838. /* spurChans spur channels in usual fbin coding format */
  839. .spurChans = {FREQ2FBIN(5500, 0), 0, 0, 0, 0},
  840. /* noiseFloorThreshCh Check if the register is per chain */
  841. .noiseFloorThreshCh = {-1, 0, 0},
  842. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  843. .quick_drop = 0,
  844. .xpaBiasLvl = 0xf,
  845. .txFrameToDataStart = 0x0e,
  846. .txFrameToPaOn = 0x0e,
  847. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  848. .antennaGain = 0,
  849. .switchSettling = 0x2d,
  850. .adcDesiredSize = -30,
  851. .txEndToXpaOff = 0,
  852. .txEndToRxOn = 0x2,
  853. .txFrameToXpaOn = 0xe,
  854. .thresh62 = 28,
  855. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  856. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  857. .xlna_bias_strength = 0,
  858. .futureModal = {
  859. 0, 0, 0, 0, 0, 0, 0,
  860. },
  861. },
  862. .base_ext2 = {
  863. .tempSlopeLow = 72,
  864. .tempSlopeHigh = 105,
  865. .xatten1DBLow = {0, 0, 0},
  866. .xatten1MarginLow = {0, 0, 0},
  867. .xatten1DBHigh = {0, 0, 0},
  868. .xatten1MarginHigh = {0, 0, 0}
  869. },
  870. .calFreqPier5G = {
  871. FREQ2FBIN(5180, 0),
  872. FREQ2FBIN(5240, 0),
  873. FREQ2FBIN(5320, 0),
  874. FREQ2FBIN(5400, 0),
  875. FREQ2FBIN(5500, 0),
  876. FREQ2FBIN(5600, 0),
  877. FREQ2FBIN(5745, 0),
  878. FREQ2FBIN(5785, 0)
  879. },
  880. .calPierData5G = {
  881. {
  882. {0, 0, 0, 0, 0},
  883. {0, 0, 0, 0, 0},
  884. {0, 0, 0, 0, 0},
  885. {0, 0, 0, 0, 0},
  886. {0, 0, 0, 0, 0},
  887. {0, 0, 0, 0, 0},
  888. {0, 0, 0, 0, 0},
  889. {0, 0, 0, 0, 0},
  890. },
  891. {
  892. {0, 0, 0, 0, 0},
  893. {0, 0, 0, 0, 0},
  894. {0, 0, 0, 0, 0},
  895. {0, 0, 0, 0, 0},
  896. {0, 0, 0, 0, 0},
  897. {0, 0, 0, 0, 0},
  898. {0, 0, 0, 0, 0},
  899. {0, 0, 0, 0, 0},
  900. },
  901. {
  902. {0, 0, 0, 0, 0},
  903. {0, 0, 0, 0, 0},
  904. {0, 0, 0, 0, 0},
  905. {0, 0, 0, 0, 0},
  906. {0, 0, 0, 0, 0},
  907. {0, 0, 0, 0, 0},
  908. {0, 0, 0, 0, 0},
  909. {0, 0, 0, 0, 0},
  910. },
  911. },
  912. .calTarget_freqbin_5G = {
  913. FREQ2FBIN(5180, 0),
  914. FREQ2FBIN(5220, 0),
  915. FREQ2FBIN(5320, 0),
  916. FREQ2FBIN(5400, 0),
  917. FREQ2FBIN(5500, 0),
  918. FREQ2FBIN(5600, 0),
  919. FREQ2FBIN(5745, 0),
  920. FREQ2FBIN(5785, 0)
  921. },
  922. .calTarget_freqbin_5GHT20 = {
  923. FREQ2FBIN(5180, 0),
  924. FREQ2FBIN(5240, 0),
  925. FREQ2FBIN(5320, 0),
  926. FREQ2FBIN(5400, 0),
  927. FREQ2FBIN(5500, 0),
  928. FREQ2FBIN(5700, 0),
  929. FREQ2FBIN(5745, 0),
  930. FREQ2FBIN(5825, 0)
  931. },
  932. .calTarget_freqbin_5GHT40 = {
  933. FREQ2FBIN(5190, 0),
  934. FREQ2FBIN(5230, 0),
  935. FREQ2FBIN(5320, 0),
  936. FREQ2FBIN(5410, 0),
  937. FREQ2FBIN(5510, 0),
  938. FREQ2FBIN(5670, 0),
  939. FREQ2FBIN(5755, 0),
  940. FREQ2FBIN(5825, 0)
  941. },
  942. .calTargetPower5G = {
  943. /* 6-24,36,48,54 */
  944. { {42, 40, 40, 34} },
  945. { {42, 40, 40, 34} },
  946. { {42, 40, 40, 34} },
  947. { {42, 40, 40, 34} },
  948. { {42, 40, 40, 34} },
  949. { {42, 40, 40, 34} },
  950. { {42, 40, 40, 34} },
  951. { {42, 40, 40, 34} },
  952. },
  953. .calTargetPower5GHT20 = {
  954. /*
  955. * 0_8_16,1-3_9-11_17-19,
  956. * 4,5,6,7,12,13,14,15,20,21,22,23
  957. */
  958. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  959. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  960. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  961. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  962. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  963. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  964. { {38, 38, 38, 38, 32, 28, 38, 38, 32, 28, 38, 38, 32, 26} },
  965. { {36, 36, 36, 36, 32, 28, 36, 36, 32, 28, 36, 36, 32, 26} },
  966. },
  967. .calTargetPower5GHT40 = {
  968. /*
  969. * 0_8_16,1-3_9-11_17-19,
  970. * 4,5,6,7,12,13,14,15,20,21,22,23
  971. */
  972. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  973. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  974. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  975. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  976. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  977. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  978. { {36, 36, 36, 36, 30, 26, 36, 36, 30, 26, 36, 36, 30, 24} },
  979. { {34, 34, 34, 34, 30, 26, 34, 34, 30, 26, 34, 34, 30, 24} },
  980. },
  981. .ctlIndex_5G = {
  982. 0x10, 0x16, 0x18, 0x40, 0x46,
  983. 0x48, 0x30, 0x36, 0x38
  984. },
  985. .ctl_freqbin_5G = {
  986. {
  987. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  988. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  989. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  990. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  991. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  992. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  993. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  994. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  995. },
  996. {
  997. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  998. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  999. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1000. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1001. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1002. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1003. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1004. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1005. },
  1006. {
  1007. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1008. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1009. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1010. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1011. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1012. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1013. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1014. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1015. },
  1016. {
  1017. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1018. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1019. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1020. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1021. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1022. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1023. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1024. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1025. },
  1026. {
  1027. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1028. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1029. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1030. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1031. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1032. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1033. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1034. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1035. },
  1036. {
  1037. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1038. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1039. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1040. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1041. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1042. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1043. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1044. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1045. },
  1046. {
  1047. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1048. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1049. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1050. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1051. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1052. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1053. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1054. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1055. },
  1056. {
  1057. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1058. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1059. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1060. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1061. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1062. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1063. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1064. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1065. },
  1066. {
  1067. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1068. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1069. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1070. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1071. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1072. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1073. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1074. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1075. }
  1076. },
  1077. .ctlPowerData_5G = {
  1078. {
  1079. {
  1080. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1081. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1082. }
  1083. },
  1084. {
  1085. {
  1086. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1087. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1088. }
  1089. },
  1090. {
  1091. {
  1092. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1093. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1094. }
  1095. },
  1096. {
  1097. {
  1098. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1099. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1100. }
  1101. },
  1102. {
  1103. {
  1104. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1105. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1106. }
  1107. },
  1108. {
  1109. {
  1110. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1111. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1112. }
  1113. },
  1114. {
  1115. {
  1116. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1117. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1118. }
  1119. },
  1120. {
  1121. {
  1122. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1123. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1124. }
  1125. },
  1126. {
  1127. {
  1128. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1129. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1130. }
  1131. },
  1132. }
  1133. };
  1134. static const struct ar9300_eeprom ar9300_h112 = {
  1135. .eepromVersion = 2,
  1136. .templateVersion = 3,
  1137. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1138. .custData = {"h112-241-f0000"},
  1139. .baseEepHeader = {
  1140. .regDmn = { LE16(0), LE16(0x1f) },
  1141. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1142. .opCapFlags = {
  1143. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1144. .eepMisc = 0,
  1145. },
  1146. .rfSilent = 0,
  1147. .blueToothOptions = 0,
  1148. .deviceCap = 0,
  1149. .deviceType = 5, /* takes lower byte in eeprom location */
  1150. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1151. .params_for_tuning_caps = {0, 0},
  1152. .featureEnable = 0x0d,
  1153. /*
  1154. * bit0 - enable tx temp comp - disabled
  1155. * bit1 - enable tx volt comp - disabled
  1156. * bit2 - enable fastClock - enabled
  1157. * bit3 - enable doubling - enabled
  1158. * bit4 - enable internal regulator - disabled
  1159. * bit5 - enable pa predistortion - disabled
  1160. */
  1161. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1162. .eepromWriteEnableGpio = 6,
  1163. .wlanDisableGpio = 0,
  1164. .wlanLedGpio = 8,
  1165. .rxBandSelectGpio = 0xff,
  1166. .txrxgain = 0x10,
  1167. .swreg = 0,
  1168. },
  1169. .modalHeader2G = {
  1170. /* ar9300_modal_eep_header 2g */
  1171. /* 4 idle,t1,t2,b(4 bits per setting) */
  1172. .antCtrlCommon = LE32(0x110),
  1173. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1174. .antCtrlCommon2 = LE32(0x44444),
  1175. /*
  1176. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  1177. * rx1, rx12, b (2 bits each)
  1178. */
  1179. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  1180. /*
  1181. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  1182. * for ar9280 (0xa20c/b20c 5:0)
  1183. */
  1184. .xatten1DB = {0, 0, 0},
  1185. /*
  1186. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1187. * for ar9280 (0xa20c/b20c 16:12
  1188. */
  1189. .xatten1Margin = {0, 0, 0},
  1190. .tempSlope = 25,
  1191. .voltSlope = 0,
  1192. /*
  1193. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  1194. * channels in usual fbin coding format
  1195. */
  1196. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1197. /*
  1198. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  1199. * if the register is per chain
  1200. */
  1201. .noiseFloorThreshCh = {-1, 0, 0},
  1202. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1203. .quick_drop = 0,
  1204. .xpaBiasLvl = 0,
  1205. .txFrameToDataStart = 0x0e,
  1206. .txFrameToPaOn = 0x0e,
  1207. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1208. .antennaGain = 0,
  1209. .switchSettling = 0x2c,
  1210. .adcDesiredSize = -30,
  1211. .txEndToXpaOff = 0,
  1212. .txEndToRxOn = 0x2,
  1213. .txFrameToXpaOn = 0xe,
  1214. .thresh62 = 28,
  1215. .papdRateMaskHt20 = LE32(0x0c80c080),
  1216. .papdRateMaskHt40 = LE32(0x0080c080),
  1217. .xlna_bias_strength = 0,
  1218. .futureModal = {
  1219. 0, 0, 0, 0, 0, 0, 0,
  1220. },
  1221. },
  1222. .base_ext1 = {
  1223. .ant_div_control = 0,
  1224. .future = {0, 0, 0},
  1225. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  1226. },
  1227. .calFreqPier2G = {
  1228. FREQ2FBIN(2412, 1),
  1229. FREQ2FBIN(2437, 1),
  1230. FREQ2FBIN(2462, 1),
  1231. },
  1232. /* ar9300_cal_data_per_freq_op_loop 2g */
  1233. .calPierData2G = {
  1234. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1235. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1236. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1237. },
  1238. .calTarget_freqbin_Cck = {
  1239. FREQ2FBIN(2412, 1),
  1240. FREQ2FBIN(2472, 1),
  1241. },
  1242. .calTarget_freqbin_2G = {
  1243. FREQ2FBIN(2412, 1),
  1244. FREQ2FBIN(2437, 1),
  1245. FREQ2FBIN(2472, 1)
  1246. },
  1247. .calTarget_freqbin_2GHT20 = {
  1248. FREQ2FBIN(2412, 1),
  1249. FREQ2FBIN(2437, 1),
  1250. FREQ2FBIN(2472, 1)
  1251. },
  1252. .calTarget_freqbin_2GHT40 = {
  1253. FREQ2FBIN(2412, 1),
  1254. FREQ2FBIN(2437, 1),
  1255. FREQ2FBIN(2472, 1)
  1256. },
  1257. .calTargetPowerCck = {
  1258. /* 1L-5L,5S,11L,11S */
  1259. { {34, 34, 34, 34} },
  1260. { {34, 34, 34, 34} },
  1261. },
  1262. .calTargetPower2G = {
  1263. /* 6-24,36,48,54 */
  1264. { {34, 34, 32, 32} },
  1265. { {34, 34, 32, 32} },
  1266. { {34, 34, 32, 32} },
  1267. },
  1268. .calTargetPower2GHT20 = {
  1269. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1270. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1271. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1272. },
  1273. .calTargetPower2GHT40 = {
  1274. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1275. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1276. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1277. },
  1278. .ctlIndex_2G = {
  1279. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1280. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1281. },
  1282. .ctl_freqbin_2G = {
  1283. {
  1284. FREQ2FBIN(2412, 1),
  1285. FREQ2FBIN(2417, 1),
  1286. FREQ2FBIN(2457, 1),
  1287. FREQ2FBIN(2462, 1)
  1288. },
  1289. {
  1290. FREQ2FBIN(2412, 1),
  1291. FREQ2FBIN(2417, 1),
  1292. FREQ2FBIN(2462, 1),
  1293. 0xFF,
  1294. },
  1295. {
  1296. FREQ2FBIN(2412, 1),
  1297. FREQ2FBIN(2417, 1),
  1298. FREQ2FBIN(2462, 1),
  1299. 0xFF,
  1300. },
  1301. {
  1302. FREQ2FBIN(2422, 1),
  1303. FREQ2FBIN(2427, 1),
  1304. FREQ2FBIN(2447, 1),
  1305. FREQ2FBIN(2452, 1)
  1306. },
  1307. {
  1308. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1309. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1310. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1311. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  1312. },
  1313. {
  1314. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1315. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1316. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1317. 0,
  1318. },
  1319. {
  1320. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1321. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1322. FREQ2FBIN(2472, 1),
  1323. 0,
  1324. },
  1325. {
  1326. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1327. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1328. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1329. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1330. },
  1331. {
  1332. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1333. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1334. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1335. },
  1336. {
  1337. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1338. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1339. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1340. 0
  1341. },
  1342. {
  1343. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1344. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1345. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1346. 0
  1347. },
  1348. {
  1349. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1350. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1351. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1352. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1353. }
  1354. },
  1355. .ctlPowerData_2G = {
  1356. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1357. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1358. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1359. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  1360. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1361. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1362. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1363. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1364. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1365. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1366. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1367. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1368. },
  1369. .modalHeader5G = {
  1370. /* 4 idle,t1,t2,b (4 bits per setting) */
  1371. .antCtrlCommon = LE32(0x220),
  1372. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1373. .antCtrlCommon2 = LE32(0x44444),
  1374. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1375. .antCtrlChain = {
  1376. LE16(0x150), LE16(0x150), LE16(0x150),
  1377. },
  1378. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  1379. .xatten1DB = {0, 0, 0},
  1380. /*
  1381. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1382. * for merlin (0xa20c/b20c 16:12
  1383. */
  1384. .xatten1Margin = {0, 0, 0},
  1385. .tempSlope = 45,
  1386. .voltSlope = 0,
  1387. /* spurChans spur channels in usual fbin coding format */
  1388. .spurChans = {0, 0, 0, 0, 0},
  1389. /* noiseFloorThreshCh Check if the register is per chain */
  1390. .noiseFloorThreshCh = {-1, 0, 0},
  1391. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1392. .quick_drop = 0,
  1393. .xpaBiasLvl = 0,
  1394. .txFrameToDataStart = 0x0e,
  1395. .txFrameToPaOn = 0x0e,
  1396. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1397. .antennaGain = 0,
  1398. .switchSettling = 0x2d,
  1399. .adcDesiredSize = -30,
  1400. .txEndToXpaOff = 0,
  1401. .txEndToRxOn = 0x2,
  1402. .txFrameToXpaOn = 0xe,
  1403. .thresh62 = 28,
  1404. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1405. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1406. .xlna_bias_strength = 0,
  1407. .futureModal = {
  1408. 0, 0, 0, 0, 0, 0, 0,
  1409. },
  1410. },
  1411. .base_ext2 = {
  1412. .tempSlopeLow = 40,
  1413. .tempSlopeHigh = 50,
  1414. .xatten1DBLow = {0, 0, 0},
  1415. .xatten1MarginLow = {0, 0, 0},
  1416. .xatten1DBHigh = {0, 0, 0},
  1417. .xatten1MarginHigh = {0, 0, 0}
  1418. },
  1419. .calFreqPier5G = {
  1420. FREQ2FBIN(5180, 0),
  1421. FREQ2FBIN(5220, 0),
  1422. FREQ2FBIN(5320, 0),
  1423. FREQ2FBIN(5400, 0),
  1424. FREQ2FBIN(5500, 0),
  1425. FREQ2FBIN(5600, 0),
  1426. FREQ2FBIN(5700, 0),
  1427. FREQ2FBIN(5785, 0)
  1428. },
  1429. .calPierData5G = {
  1430. {
  1431. {0, 0, 0, 0, 0},
  1432. {0, 0, 0, 0, 0},
  1433. {0, 0, 0, 0, 0},
  1434. {0, 0, 0, 0, 0},
  1435. {0, 0, 0, 0, 0},
  1436. {0, 0, 0, 0, 0},
  1437. {0, 0, 0, 0, 0},
  1438. {0, 0, 0, 0, 0},
  1439. },
  1440. {
  1441. {0, 0, 0, 0, 0},
  1442. {0, 0, 0, 0, 0},
  1443. {0, 0, 0, 0, 0},
  1444. {0, 0, 0, 0, 0},
  1445. {0, 0, 0, 0, 0},
  1446. {0, 0, 0, 0, 0},
  1447. {0, 0, 0, 0, 0},
  1448. {0, 0, 0, 0, 0},
  1449. },
  1450. {
  1451. {0, 0, 0, 0, 0},
  1452. {0, 0, 0, 0, 0},
  1453. {0, 0, 0, 0, 0},
  1454. {0, 0, 0, 0, 0},
  1455. {0, 0, 0, 0, 0},
  1456. {0, 0, 0, 0, 0},
  1457. {0, 0, 0, 0, 0},
  1458. {0, 0, 0, 0, 0},
  1459. },
  1460. },
  1461. .calTarget_freqbin_5G = {
  1462. FREQ2FBIN(5180, 0),
  1463. FREQ2FBIN(5240, 0),
  1464. FREQ2FBIN(5320, 0),
  1465. FREQ2FBIN(5400, 0),
  1466. FREQ2FBIN(5500, 0),
  1467. FREQ2FBIN(5600, 0),
  1468. FREQ2FBIN(5700, 0),
  1469. FREQ2FBIN(5825, 0)
  1470. },
  1471. .calTarget_freqbin_5GHT20 = {
  1472. FREQ2FBIN(5180, 0),
  1473. FREQ2FBIN(5240, 0),
  1474. FREQ2FBIN(5320, 0),
  1475. FREQ2FBIN(5400, 0),
  1476. FREQ2FBIN(5500, 0),
  1477. FREQ2FBIN(5700, 0),
  1478. FREQ2FBIN(5745, 0),
  1479. FREQ2FBIN(5825, 0)
  1480. },
  1481. .calTarget_freqbin_5GHT40 = {
  1482. FREQ2FBIN(5180, 0),
  1483. FREQ2FBIN(5240, 0),
  1484. FREQ2FBIN(5320, 0),
  1485. FREQ2FBIN(5400, 0),
  1486. FREQ2FBIN(5500, 0),
  1487. FREQ2FBIN(5700, 0),
  1488. FREQ2FBIN(5745, 0),
  1489. FREQ2FBIN(5825, 0)
  1490. },
  1491. .calTargetPower5G = {
  1492. /* 6-24,36,48,54 */
  1493. { {30, 30, 28, 24} },
  1494. { {30, 30, 28, 24} },
  1495. { {30, 30, 28, 24} },
  1496. { {30, 30, 28, 24} },
  1497. { {30, 30, 28, 24} },
  1498. { {30, 30, 28, 24} },
  1499. { {30, 30, 28, 24} },
  1500. { {30, 30, 28, 24} },
  1501. },
  1502. .calTargetPower5GHT20 = {
  1503. /*
  1504. * 0_8_16,1-3_9-11_17-19,
  1505. * 4,5,6,7,12,13,14,15,20,21,22,23
  1506. */
  1507. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1508. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1509. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1510. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1511. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1512. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1513. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1514. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1515. },
  1516. .calTargetPower5GHT40 = {
  1517. /*
  1518. * 0_8_16,1-3_9-11_17-19,
  1519. * 4,5,6,7,12,13,14,15,20,21,22,23
  1520. */
  1521. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1522. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1523. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1524. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1525. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1526. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1527. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1528. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1529. },
  1530. .ctlIndex_5G = {
  1531. 0x10, 0x16, 0x18, 0x40, 0x46,
  1532. 0x48, 0x30, 0x36, 0x38
  1533. },
  1534. .ctl_freqbin_5G = {
  1535. {
  1536. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1537. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1538. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1539. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1540. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  1541. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1542. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1543. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1544. },
  1545. {
  1546. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1547. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1548. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1549. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1550. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1551. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1552. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1553. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1554. },
  1555. {
  1556. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1557. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1558. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1559. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1560. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1561. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1562. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1563. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1564. },
  1565. {
  1566. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1567. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1568. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1569. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1570. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1571. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1572. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1573. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1574. },
  1575. {
  1576. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1577. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1578. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1579. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1580. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1581. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1582. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1583. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1584. },
  1585. {
  1586. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1587. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1588. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1589. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1590. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1591. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1592. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1593. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1594. },
  1595. {
  1596. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1597. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1598. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1599. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1600. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1601. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1602. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1603. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1604. },
  1605. {
  1606. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1607. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1608. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1609. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1610. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1611. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1612. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1613. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1614. },
  1615. {
  1616. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1617. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1618. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1619. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1620. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1621. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1622. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1623. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1624. }
  1625. },
  1626. .ctlPowerData_5G = {
  1627. {
  1628. {
  1629. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1630. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1631. }
  1632. },
  1633. {
  1634. {
  1635. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1636. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1637. }
  1638. },
  1639. {
  1640. {
  1641. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1642. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1643. }
  1644. },
  1645. {
  1646. {
  1647. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1648. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1649. }
  1650. },
  1651. {
  1652. {
  1653. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1654. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1655. }
  1656. },
  1657. {
  1658. {
  1659. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1660. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1661. }
  1662. },
  1663. {
  1664. {
  1665. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1666. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1667. }
  1668. },
  1669. {
  1670. {
  1671. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1672. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1673. }
  1674. },
  1675. {
  1676. {
  1677. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1678. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1679. }
  1680. },
  1681. }
  1682. };
  1683. static const struct ar9300_eeprom ar9300_x112 = {
  1684. .eepromVersion = 2,
  1685. .templateVersion = 5,
  1686. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1687. .custData = {"x112-041-f0000"},
  1688. .baseEepHeader = {
  1689. .regDmn = { LE16(0), LE16(0x1f) },
  1690. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1691. .opCapFlags = {
  1692. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1693. .eepMisc = 0,
  1694. },
  1695. .rfSilent = 0,
  1696. .blueToothOptions = 0,
  1697. .deviceCap = 0,
  1698. .deviceType = 5, /* takes lower byte in eeprom location */
  1699. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1700. .params_for_tuning_caps = {0, 0},
  1701. .featureEnable = 0x0d,
  1702. /*
  1703. * bit0 - enable tx temp comp - disabled
  1704. * bit1 - enable tx volt comp - disabled
  1705. * bit2 - enable fastclock - enabled
  1706. * bit3 - enable doubling - enabled
  1707. * bit4 - enable internal regulator - disabled
  1708. * bit5 - enable pa predistortion - disabled
  1709. */
  1710. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1711. .eepromWriteEnableGpio = 6,
  1712. .wlanDisableGpio = 0,
  1713. .wlanLedGpio = 8,
  1714. .rxBandSelectGpio = 0xff,
  1715. .txrxgain = 0x0,
  1716. .swreg = 0,
  1717. },
  1718. .modalHeader2G = {
  1719. /* ar9300_modal_eep_header 2g */
  1720. /* 4 idle,t1,t2,b(4 bits per setting) */
  1721. .antCtrlCommon = LE32(0x110),
  1722. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1723. .antCtrlCommon2 = LE32(0x22222),
  1724. /*
  1725. * antCtrlChain[ar9300_max_chains]; 6 idle, t, r,
  1726. * rx1, rx12, b (2 bits each)
  1727. */
  1728. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  1729. /*
  1730. * xatten1DB[AR9300_max_chains]; 3 xatten1_db
  1731. * for ar9280 (0xa20c/b20c 5:0)
  1732. */
  1733. .xatten1DB = {0x1b, 0x1b, 0x1b},
  1734. /*
  1735. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1736. * for ar9280 (0xa20c/b20c 16:12
  1737. */
  1738. .xatten1Margin = {0x15, 0x15, 0x15},
  1739. .tempSlope = 50,
  1740. .voltSlope = 0,
  1741. /*
  1742. * spurChans[OSPrey_eeprom_modal_sPURS]; spur
  1743. * channels in usual fbin coding format
  1744. */
  1745. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1746. /*
  1747. * noiseFloorThreshch[ar9300_max_cHAINS]; 3 Check
  1748. * if the register is per chain
  1749. */
  1750. .noiseFloorThreshCh = {-1, 0, 0},
  1751. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1752. .quick_drop = 0,
  1753. .xpaBiasLvl = 0,
  1754. .txFrameToDataStart = 0x0e,
  1755. .txFrameToPaOn = 0x0e,
  1756. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1757. .antennaGain = 0,
  1758. .switchSettling = 0x2c,
  1759. .adcDesiredSize = -30,
  1760. .txEndToXpaOff = 0,
  1761. .txEndToRxOn = 0x2,
  1762. .txFrameToXpaOn = 0xe,
  1763. .thresh62 = 28,
  1764. .papdRateMaskHt20 = LE32(0x0c80c080),
  1765. .papdRateMaskHt40 = LE32(0x0080c080),
  1766. .xlna_bias_strength = 0,
  1767. .futureModal = {
  1768. 0, 0, 0, 0, 0, 0, 0,
  1769. },
  1770. },
  1771. .base_ext1 = {
  1772. .ant_div_control = 0,
  1773. .future = {0, 0, 0},
  1774. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  1775. },
  1776. .calFreqPier2G = {
  1777. FREQ2FBIN(2412, 1),
  1778. FREQ2FBIN(2437, 1),
  1779. FREQ2FBIN(2472, 1),
  1780. },
  1781. /* ar9300_cal_data_per_freq_op_loop 2g */
  1782. .calPierData2G = {
  1783. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1784. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1785. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1786. },
  1787. .calTarget_freqbin_Cck = {
  1788. FREQ2FBIN(2412, 1),
  1789. FREQ2FBIN(2472, 1),
  1790. },
  1791. .calTarget_freqbin_2G = {
  1792. FREQ2FBIN(2412, 1),
  1793. FREQ2FBIN(2437, 1),
  1794. FREQ2FBIN(2472, 1)
  1795. },
  1796. .calTarget_freqbin_2GHT20 = {
  1797. FREQ2FBIN(2412, 1),
  1798. FREQ2FBIN(2437, 1),
  1799. FREQ2FBIN(2472, 1)
  1800. },
  1801. .calTarget_freqbin_2GHT40 = {
  1802. FREQ2FBIN(2412, 1),
  1803. FREQ2FBIN(2437, 1),
  1804. FREQ2FBIN(2472, 1)
  1805. },
  1806. .calTargetPowerCck = {
  1807. /* 1L-5L,5S,11L,11s */
  1808. { {38, 38, 38, 38} },
  1809. { {38, 38, 38, 38} },
  1810. },
  1811. .calTargetPower2G = {
  1812. /* 6-24,36,48,54 */
  1813. { {38, 38, 36, 34} },
  1814. { {38, 38, 36, 34} },
  1815. { {38, 38, 34, 32} },
  1816. },
  1817. .calTargetPower2GHT20 = {
  1818. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1819. { {36, 36, 36, 36, 36, 34, 36, 34, 32, 30, 30, 30, 28, 26} },
  1820. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1821. },
  1822. .calTargetPower2GHT40 = {
  1823. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1824. { {36, 36, 36, 36, 34, 32, 34, 32, 30, 28, 28, 28, 28, 24} },
  1825. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1826. },
  1827. .ctlIndex_2G = {
  1828. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1829. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1830. },
  1831. .ctl_freqbin_2G = {
  1832. {
  1833. FREQ2FBIN(2412, 1),
  1834. FREQ2FBIN(2417, 1),
  1835. FREQ2FBIN(2457, 1),
  1836. FREQ2FBIN(2462, 1)
  1837. },
  1838. {
  1839. FREQ2FBIN(2412, 1),
  1840. FREQ2FBIN(2417, 1),
  1841. FREQ2FBIN(2462, 1),
  1842. 0xFF,
  1843. },
  1844. {
  1845. FREQ2FBIN(2412, 1),
  1846. FREQ2FBIN(2417, 1),
  1847. FREQ2FBIN(2462, 1),
  1848. 0xFF,
  1849. },
  1850. {
  1851. FREQ2FBIN(2422, 1),
  1852. FREQ2FBIN(2427, 1),
  1853. FREQ2FBIN(2447, 1),
  1854. FREQ2FBIN(2452, 1)
  1855. },
  1856. {
  1857. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1858. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1859. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1860. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(2484, 1),
  1861. },
  1862. {
  1863. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1864. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1865. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1866. 0,
  1867. },
  1868. {
  1869. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1870. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1871. FREQ2FBIN(2472, 1),
  1872. 0,
  1873. },
  1874. {
  1875. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1876. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1877. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1878. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1879. },
  1880. {
  1881. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1882. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1883. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1884. },
  1885. {
  1886. /* Data[9].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1887. /* Data[9].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1888. /* Data[9].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1889. 0
  1890. },
  1891. {
  1892. /* Data[10].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1893. /* Data[10].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1894. /* Data[10].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1895. 0
  1896. },
  1897. {
  1898. /* Data[11].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1899. /* Data[11].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1900. /* Data[11].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1901. /* Data[11].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1902. }
  1903. },
  1904. .ctlPowerData_2G = {
  1905. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1906. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1907. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1908. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  1909. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1910. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1911. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1912. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1913. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1914. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1915. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1916. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1917. },
  1918. .modalHeader5G = {
  1919. /* 4 idle,t1,t2,b (4 bits per setting) */
  1920. .antCtrlCommon = LE32(0x110),
  1921. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1922. .antCtrlCommon2 = LE32(0x22222),
  1923. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1924. .antCtrlChain = {
  1925. LE16(0x0), LE16(0x0), LE16(0x0),
  1926. },
  1927. /* xatten1DB 3 xatten1_db for ar9280 (0xa20c/b20c 5:0) */
  1928. .xatten1DB = {0x13, 0x19, 0x17},
  1929. /*
  1930. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1931. * for merlin (0xa20c/b20c 16:12
  1932. */
  1933. .xatten1Margin = {0x19, 0x19, 0x19},
  1934. .tempSlope = 70,
  1935. .voltSlope = 15,
  1936. /* spurChans spur channels in usual fbin coding format */
  1937. .spurChans = {0, 0, 0, 0, 0},
  1938. /* noiseFloorThreshch check if the register is per chain */
  1939. .noiseFloorThreshCh = {-1, 0, 0},
  1940. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1941. .quick_drop = 0,
  1942. .xpaBiasLvl = 0,
  1943. .txFrameToDataStart = 0x0e,
  1944. .txFrameToPaOn = 0x0e,
  1945. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1946. .antennaGain = 0,
  1947. .switchSettling = 0x2d,
  1948. .adcDesiredSize = -30,
  1949. .txEndToXpaOff = 0,
  1950. .txEndToRxOn = 0x2,
  1951. .txFrameToXpaOn = 0xe,
  1952. .thresh62 = 28,
  1953. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1954. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1955. .xlna_bias_strength = 0,
  1956. .futureModal = {
  1957. 0, 0, 0, 0, 0, 0, 0,
  1958. },
  1959. },
  1960. .base_ext2 = {
  1961. .tempSlopeLow = 72,
  1962. .tempSlopeHigh = 105,
  1963. .xatten1DBLow = {0x10, 0x14, 0x10},
  1964. .xatten1MarginLow = {0x19, 0x19 , 0x19},
  1965. .xatten1DBHigh = {0x1d, 0x20, 0x24},
  1966. .xatten1MarginHigh = {0x10, 0x10, 0x10}
  1967. },
  1968. .calFreqPier5G = {
  1969. FREQ2FBIN(5180, 0),
  1970. FREQ2FBIN(5220, 0),
  1971. FREQ2FBIN(5320, 0),
  1972. FREQ2FBIN(5400, 0),
  1973. FREQ2FBIN(5500, 0),
  1974. FREQ2FBIN(5600, 0),
  1975. FREQ2FBIN(5700, 0),
  1976. FREQ2FBIN(5785, 0)
  1977. },
  1978. .calPierData5G = {
  1979. {
  1980. {0, 0, 0, 0, 0},
  1981. {0, 0, 0, 0, 0},
  1982. {0, 0, 0, 0, 0},
  1983. {0, 0, 0, 0, 0},
  1984. {0, 0, 0, 0, 0},
  1985. {0, 0, 0, 0, 0},
  1986. {0, 0, 0, 0, 0},
  1987. {0, 0, 0, 0, 0},
  1988. },
  1989. {
  1990. {0, 0, 0, 0, 0},
  1991. {0, 0, 0, 0, 0},
  1992. {0, 0, 0, 0, 0},
  1993. {0, 0, 0, 0, 0},
  1994. {0, 0, 0, 0, 0},
  1995. {0, 0, 0, 0, 0},
  1996. {0, 0, 0, 0, 0},
  1997. {0, 0, 0, 0, 0},
  1998. },
  1999. {
  2000. {0, 0, 0, 0, 0},
  2001. {0, 0, 0, 0, 0},
  2002. {0, 0, 0, 0, 0},
  2003. {0, 0, 0, 0, 0},
  2004. {0, 0, 0, 0, 0},
  2005. {0, 0, 0, 0, 0},
  2006. {0, 0, 0, 0, 0},
  2007. {0, 0, 0, 0, 0},
  2008. },
  2009. },
  2010. .calTarget_freqbin_5G = {
  2011. FREQ2FBIN(5180, 0),
  2012. FREQ2FBIN(5220, 0),
  2013. FREQ2FBIN(5320, 0),
  2014. FREQ2FBIN(5400, 0),
  2015. FREQ2FBIN(5500, 0),
  2016. FREQ2FBIN(5600, 0),
  2017. FREQ2FBIN(5725, 0),
  2018. FREQ2FBIN(5825, 0)
  2019. },
  2020. .calTarget_freqbin_5GHT20 = {
  2021. FREQ2FBIN(5180, 0),
  2022. FREQ2FBIN(5220, 0),
  2023. FREQ2FBIN(5320, 0),
  2024. FREQ2FBIN(5400, 0),
  2025. FREQ2FBIN(5500, 0),
  2026. FREQ2FBIN(5600, 0),
  2027. FREQ2FBIN(5725, 0),
  2028. FREQ2FBIN(5825, 0)
  2029. },
  2030. .calTarget_freqbin_5GHT40 = {
  2031. FREQ2FBIN(5180, 0),
  2032. FREQ2FBIN(5220, 0),
  2033. FREQ2FBIN(5320, 0),
  2034. FREQ2FBIN(5400, 0),
  2035. FREQ2FBIN(5500, 0),
  2036. FREQ2FBIN(5600, 0),
  2037. FREQ2FBIN(5725, 0),
  2038. FREQ2FBIN(5825, 0)
  2039. },
  2040. .calTargetPower5G = {
  2041. /* 6-24,36,48,54 */
  2042. { {32, 32, 28, 26} },
  2043. { {32, 32, 28, 26} },
  2044. { {32, 32, 28, 26} },
  2045. { {32, 32, 26, 24} },
  2046. { {32, 32, 26, 24} },
  2047. { {32, 32, 24, 22} },
  2048. { {30, 30, 24, 22} },
  2049. { {30, 30, 24, 22} },
  2050. },
  2051. .calTargetPower5GHT20 = {
  2052. /*
  2053. * 0_8_16,1-3_9-11_17-19,
  2054. * 4,5,6,7,12,13,14,15,20,21,22,23
  2055. */
  2056. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2057. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2058. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2059. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 22, 22, 20, 20} },
  2060. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 20, 18, 16, 16} },
  2061. { {32, 32, 32, 32, 28, 26, 32, 24, 20, 16, 18, 16, 14, 14} },
  2062. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2063. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2064. },
  2065. .calTargetPower5GHT40 = {
  2066. /*
  2067. * 0_8_16,1-3_9-11_17-19,
  2068. * 4,5,6,7,12,13,14,15,20,21,22,23
  2069. */
  2070. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2071. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2072. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2073. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 22, 22, 20, 20} },
  2074. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 20, 18, 16, 16} },
  2075. { {32, 32, 32, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2076. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2077. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2078. },
  2079. .ctlIndex_5G = {
  2080. 0x10, 0x16, 0x18, 0x40, 0x46,
  2081. 0x48, 0x30, 0x36, 0x38
  2082. },
  2083. .ctl_freqbin_5G = {
  2084. {
  2085. /* Data[0].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2086. /* Data[0].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2087. /* Data[0].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2088. /* Data[0].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2089. /* Data[0].ctledges[4].bchannel */ FREQ2FBIN(5600, 0),
  2090. /* Data[0].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2091. /* Data[0].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2092. /* Data[0].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2093. },
  2094. {
  2095. /* Data[1].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2096. /* Data[1].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2097. /* Data[1].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2098. /* Data[1].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2099. /* Data[1].ctledges[4].bchannel */ FREQ2FBIN(5520, 0),
  2100. /* Data[1].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2101. /* Data[1].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2102. /* Data[1].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2103. },
  2104. {
  2105. /* Data[2].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2106. /* Data[2].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2107. /* Data[2].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2108. /* Data[2].ctledges[3].bchannel */ FREQ2FBIN(5310, 0),
  2109. /* Data[2].ctledges[4].bchannel */ FREQ2FBIN(5510, 0),
  2110. /* Data[2].ctledges[5].bchannel */ FREQ2FBIN(5550, 0),
  2111. /* Data[2].ctledges[6].bchannel */ FREQ2FBIN(5670, 0),
  2112. /* Data[2].ctledges[7].bchannel */ FREQ2FBIN(5755, 0)
  2113. },
  2114. {
  2115. /* Data[3].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2116. /* Data[3].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2117. /* Data[3].ctledges[2].bchannel */ FREQ2FBIN(5260, 0),
  2118. /* Data[3].ctledges[3].bchannel */ FREQ2FBIN(5320, 0),
  2119. /* Data[3].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2120. /* Data[3].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2121. /* Data[3].ctledges[6].bchannel */ 0xFF,
  2122. /* Data[3].ctledges[7].bchannel */ 0xFF,
  2123. },
  2124. {
  2125. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2126. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2127. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(5500, 0),
  2128. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(5700, 0),
  2129. /* Data[4].ctledges[4].bchannel */ 0xFF,
  2130. /* Data[4].ctledges[5].bchannel */ 0xFF,
  2131. /* Data[4].ctledges[6].bchannel */ 0xFF,
  2132. /* Data[4].ctledges[7].bchannel */ 0xFF,
  2133. },
  2134. {
  2135. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2136. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(5270, 0),
  2137. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(5310, 0),
  2138. /* Data[5].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2139. /* Data[5].ctledges[4].bchannel */ FREQ2FBIN(5590, 0),
  2140. /* Data[5].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2141. /* Data[5].ctledges[6].bchannel */ 0xFF,
  2142. /* Data[5].ctledges[7].bchannel */ 0xFF
  2143. },
  2144. {
  2145. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2146. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2147. /* Data[6].ctledges[2].bchannel */ FREQ2FBIN(5220, 0),
  2148. /* Data[6].ctledges[3].bchannel */ FREQ2FBIN(5260, 0),
  2149. /* Data[6].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2150. /* Data[6].ctledges[5].bchannel */ FREQ2FBIN(5600, 0),
  2151. /* Data[6].ctledges[6].bchannel */ FREQ2FBIN(5700, 0),
  2152. /* Data[6].ctledges[7].bchannel */ FREQ2FBIN(5745, 0)
  2153. },
  2154. {
  2155. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2156. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2157. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(5320, 0),
  2158. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2159. /* Data[7].ctledges[4].bchannel */ FREQ2FBIN(5560, 0),
  2160. /* Data[7].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2161. /* Data[7].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2162. /* Data[7].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2163. },
  2164. {
  2165. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2166. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2167. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2168. /* Data[8].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2169. /* Data[8].ctledges[4].bchannel */ FREQ2FBIN(5550, 0),
  2170. /* Data[8].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2171. /* Data[8].ctledges[6].bchannel */ FREQ2FBIN(5755, 0),
  2172. /* Data[8].ctledges[7].bchannel */ FREQ2FBIN(5795, 0)
  2173. }
  2174. },
  2175. .ctlPowerData_5G = {
  2176. {
  2177. {
  2178. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2179. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2180. }
  2181. },
  2182. {
  2183. {
  2184. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2185. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2186. }
  2187. },
  2188. {
  2189. {
  2190. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2191. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2192. }
  2193. },
  2194. {
  2195. {
  2196. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2197. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2198. }
  2199. },
  2200. {
  2201. {
  2202. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2203. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2204. }
  2205. },
  2206. {
  2207. {
  2208. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2209. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2210. }
  2211. },
  2212. {
  2213. {
  2214. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2215. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2216. }
  2217. },
  2218. {
  2219. {
  2220. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2221. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2222. }
  2223. },
  2224. {
  2225. {
  2226. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2227. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2228. }
  2229. },
  2230. }
  2231. };
  2232. static const struct ar9300_eeprom ar9300_h116 = {
  2233. .eepromVersion = 2,
  2234. .templateVersion = 4,
  2235. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  2236. .custData = {"h116-041-f0000"},
  2237. .baseEepHeader = {
  2238. .regDmn = { LE16(0), LE16(0x1f) },
  2239. .txrxMask = 0x33, /* 4 bits tx and 4 bits rx */
  2240. .opCapFlags = {
  2241. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  2242. .eepMisc = 0,
  2243. },
  2244. .rfSilent = 0,
  2245. .blueToothOptions = 0,
  2246. .deviceCap = 0,
  2247. .deviceType = 5, /* takes lower byte in eeprom location */
  2248. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  2249. .params_for_tuning_caps = {0, 0},
  2250. .featureEnable = 0x0d,
  2251. /*
  2252. * bit0 - enable tx temp comp - disabled
  2253. * bit1 - enable tx volt comp - disabled
  2254. * bit2 - enable fastClock - enabled
  2255. * bit3 - enable doubling - enabled
  2256. * bit4 - enable internal regulator - disabled
  2257. * bit5 - enable pa predistortion - disabled
  2258. */
  2259. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  2260. .eepromWriteEnableGpio = 6,
  2261. .wlanDisableGpio = 0,
  2262. .wlanLedGpio = 8,
  2263. .rxBandSelectGpio = 0xff,
  2264. .txrxgain = 0x10,
  2265. .swreg = 0,
  2266. },
  2267. .modalHeader2G = {
  2268. /* ar9300_modal_eep_header 2g */
  2269. /* 4 idle,t1,t2,b(4 bits per setting) */
  2270. .antCtrlCommon = LE32(0x110),
  2271. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  2272. .antCtrlCommon2 = LE32(0x44444),
  2273. /*
  2274. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  2275. * rx1, rx12, b (2 bits each)
  2276. */
  2277. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  2278. /*
  2279. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  2280. * for ar9280 (0xa20c/b20c 5:0)
  2281. */
  2282. .xatten1DB = {0x1f, 0x1f, 0x1f},
  2283. /*
  2284. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2285. * for ar9280 (0xa20c/b20c 16:12
  2286. */
  2287. .xatten1Margin = {0x12, 0x12, 0x12},
  2288. .tempSlope = 25,
  2289. .voltSlope = 0,
  2290. /*
  2291. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  2292. * channels in usual fbin coding format
  2293. */
  2294. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  2295. /*
  2296. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  2297. * if the register is per chain
  2298. */
  2299. .noiseFloorThreshCh = {-1, 0, 0},
  2300. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  2301. .quick_drop = 0,
  2302. .xpaBiasLvl = 0,
  2303. .txFrameToDataStart = 0x0e,
  2304. .txFrameToPaOn = 0x0e,
  2305. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2306. .antennaGain = 0,
  2307. .switchSettling = 0x2c,
  2308. .adcDesiredSize = -30,
  2309. .txEndToXpaOff = 0,
  2310. .txEndToRxOn = 0x2,
  2311. .txFrameToXpaOn = 0xe,
  2312. .thresh62 = 28,
  2313. .papdRateMaskHt20 = LE32(0x0c80C080),
  2314. .papdRateMaskHt40 = LE32(0x0080C080),
  2315. .xlna_bias_strength = 0,
  2316. .futureModal = {
  2317. 0, 0, 0, 0, 0, 0, 0,
  2318. },
  2319. },
  2320. .base_ext1 = {
  2321. .ant_div_control = 0,
  2322. .future = {0, 0, 0},
  2323. .tempslopextension = {0, 0, 0, 0, 0, 0, 0, 0}
  2324. },
  2325. .calFreqPier2G = {
  2326. FREQ2FBIN(2412, 1),
  2327. FREQ2FBIN(2437, 1),
  2328. FREQ2FBIN(2462, 1),
  2329. },
  2330. /* ar9300_cal_data_per_freq_op_loop 2g */
  2331. .calPierData2G = {
  2332. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2333. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2334. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2335. },
  2336. .calTarget_freqbin_Cck = {
  2337. FREQ2FBIN(2412, 1),
  2338. FREQ2FBIN(2472, 1),
  2339. },
  2340. .calTarget_freqbin_2G = {
  2341. FREQ2FBIN(2412, 1),
  2342. FREQ2FBIN(2437, 1),
  2343. FREQ2FBIN(2472, 1)
  2344. },
  2345. .calTarget_freqbin_2GHT20 = {
  2346. FREQ2FBIN(2412, 1),
  2347. FREQ2FBIN(2437, 1),
  2348. FREQ2FBIN(2472, 1)
  2349. },
  2350. .calTarget_freqbin_2GHT40 = {
  2351. FREQ2FBIN(2412, 1),
  2352. FREQ2FBIN(2437, 1),
  2353. FREQ2FBIN(2472, 1)
  2354. },
  2355. .calTargetPowerCck = {
  2356. /* 1L-5L,5S,11L,11S */
  2357. { {34, 34, 34, 34} },
  2358. { {34, 34, 34, 34} },
  2359. },
  2360. .calTargetPower2G = {
  2361. /* 6-24,36,48,54 */
  2362. { {34, 34, 32, 32} },
  2363. { {34, 34, 32, 32} },
  2364. { {34, 34, 32, 32} },
  2365. },
  2366. .calTargetPower2GHT20 = {
  2367. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2368. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2369. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2370. },
  2371. .calTargetPower2GHT40 = {
  2372. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2373. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2374. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2375. },
  2376. .ctlIndex_2G = {
  2377. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  2378. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  2379. },
  2380. .ctl_freqbin_2G = {
  2381. {
  2382. FREQ2FBIN(2412, 1),
  2383. FREQ2FBIN(2417, 1),
  2384. FREQ2FBIN(2457, 1),
  2385. FREQ2FBIN(2462, 1)
  2386. },
  2387. {
  2388. FREQ2FBIN(2412, 1),
  2389. FREQ2FBIN(2417, 1),
  2390. FREQ2FBIN(2462, 1),
  2391. 0xFF,
  2392. },
  2393. {
  2394. FREQ2FBIN(2412, 1),
  2395. FREQ2FBIN(2417, 1),
  2396. FREQ2FBIN(2462, 1),
  2397. 0xFF,
  2398. },
  2399. {
  2400. FREQ2FBIN(2422, 1),
  2401. FREQ2FBIN(2427, 1),
  2402. FREQ2FBIN(2447, 1),
  2403. FREQ2FBIN(2452, 1)
  2404. },
  2405. {
  2406. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2407. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2408. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2409. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  2410. },
  2411. {
  2412. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2413. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2414. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2415. 0,
  2416. },
  2417. {
  2418. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2419. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2420. FREQ2FBIN(2472, 1),
  2421. 0,
  2422. },
  2423. {
  2424. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2425. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2426. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2427. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2428. },
  2429. {
  2430. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2431. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2432. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2433. },
  2434. {
  2435. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2436. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2437. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2438. 0
  2439. },
  2440. {
  2441. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2442. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2443. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2444. 0
  2445. },
  2446. {
  2447. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2448. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2449. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2450. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2451. }
  2452. },
  2453. .ctlPowerData_2G = {
  2454. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2455. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2456. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  2457. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  2458. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2459. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2460. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  2461. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2462. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2463. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2464. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2465. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2466. },
  2467. .modalHeader5G = {
  2468. /* 4 idle,t1,t2,b (4 bits per setting) */
  2469. .antCtrlCommon = LE32(0x220),
  2470. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  2471. .antCtrlCommon2 = LE32(0x44444),
  2472. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  2473. .antCtrlChain = {
  2474. LE16(0x150), LE16(0x150), LE16(0x150),
  2475. },
  2476. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  2477. .xatten1DB = {0x19, 0x19, 0x19},
  2478. /*
  2479. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2480. * for merlin (0xa20c/b20c 16:12
  2481. */
  2482. .xatten1Margin = {0x14, 0x14, 0x14},
  2483. .tempSlope = 70,
  2484. .voltSlope = 0,
  2485. /* spurChans spur channels in usual fbin coding format */
  2486. .spurChans = {0, 0, 0, 0, 0},
  2487. /* noiseFloorThreshCh Check if the register is per chain */
  2488. .noiseFloorThreshCh = {-1, 0, 0},
  2489. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  2490. .quick_drop = 0,
  2491. .xpaBiasLvl = 0,
  2492. .txFrameToDataStart = 0x0e,
  2493. .txFrameToPaOn = 0x0e,
  2494. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2495. .antennaGain = 0,
  2496. .switchSettling = 0x2d,
  2497. .adcDesiredSize = -30,
  2498. .txEndToXpaOff = 0,
  2499. .txEndToRxOn = 0x2,
  2500. .txFrameToXpaOn = 0xe,
  2501. .thresh62 = 28,
  2502. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  2503. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  2504. .xlna_bias_strength = 0,
  2505. .futureModal = {
  2506. 0, 0, 0, 0, 0, 0, 0,
  2507. },
  2508. },
  2509. .base_ext2 = {
  2510. .tempSlopeLow = 35,
  2511. .tempSlopeHigh = 50,
  2512. .xatten1DBLow = {0, 0, 0},
  2513. .xatten1MarginLow = {0, 0, 0},
  2514. .xatten1DBHigh = {0, 0, 0},
  2515. .xatten1MarginHigh = {0, 0, 0}
  2516. },
  2517. .calFreqPier5G = {
  2518. FREQ2FBIN(5160, 0),
  2519. FREQ2FBIN(5220, 0),
  2520. FREQ2FBIN(5320, 0),
  2521. FREQ2FBIN(5400, 0),
  2522. FREQ2FBIN(5500, 0),
  2523. FREQ2FBIN(5600, 0),
  2524. FREQ2FBIN(5700, 0),
  2525. FREQ2FBIN(5785, 0)
  2526. },
  2527. .calPierData5G = {
  2528. {
  2529. {0, 0, 0, 0, 0},
  2530. {0, 0, 0, 0, 0},
  2531. {0, 0, 0, 0, 0},
  2532. {0, 0, 0, 0, 0},
  2533. {0, 0, 0, 0, 0},
  2534. {0, 0, 0, 0, 0},
  2535. {0, 0, 0, 0, 0},
  2536. {0, 0, 0, 0, 0},
  2537. },
  2538. {
  2539. {0, 0, 0, 0, 0},
  2540. {0, 0, 0, 0, 0},
  2541. {0, 0, 0, 0, 0},
  2542. {0, 0, 0, 0, 0},
  2543. {0, 0, 0, 0, 0},
  2544. {0, 0, 0, 0, 0},
  2545. {0, 0, 0, 0, 0},
  2546. {0, 0, 0, 0, 0},
  2547. },
  2548. {
  2549. {0, 0, 0, 0, 0},
  2550. {0, 0, 0, 0, 0},
  2551. {0, 0, 0, 0, 0},
  2552. {0, 0, 0, 0, 0},
  2553. {0, 0, 0, 0, 0},
  2554. {0, 0, 0, 0, 0},
  2555. {0, 0, 0, 0, 0},
  2556. {0, 0, 0, 0, 0},
  2557. },
  2558. },
  2559. .calTarget_freqbin_5G = {
  2560. FREQ2FBIN(5180, 0),
  2561. FREQ2FBIN(5240, 0),
  2562. FREQ2FBIN(5320, 0),
  2563. FREQ2FBIN(5400, 0),
  2564. FREQ2FBIN(5500, 0),
  2565. FREQ2FBIN(5600, 0),
  2566. FREQ2FBIN(5700, 0),
  2567. FREQ2FBIN(5825, 0)
  2568. },
  2569. .calTarget_freqbin_5GHT20 = {
  2570. FREQ2FBIN(5180, 0),
  2571. FREQ2FBIN(5240, 0),
  2572. FREQ2FBIN(5320, 0),
  2573. FREQ2FBIN(5400, 0),
  2574. FREQ2FBIN(5500, 0),
  2575. FREQ2FBIN(5700, 0),
  2576. FREQ2FBIN(5745, 0),
  2577. FREQ2FBIN(5825, 0)
  2578. },
  2579. .calTarget_freqbin_5GHT40 = {
  2580. FREQ2FBIN(5180, 0),
  2581. FREQ2FBIN(5240, 0),
  2582. FREQ2FBIN(5320, 0),
  2583. FREQ2FBIN(5400, 0),
  2584. FREQ2FBIN(5500, 0),
  2585. FREQ2FBIN(5700, 0),
  2586. FREQ2FBIN(5745, 0),
  2587. FREQ2FBIN(5825, 0)
  2588. },
  2589. .calTargetPower5G = {
  2590. /* 6-24,36,48,54 */
  2591. { {30, 30, 28, 24} },
  2592. { {30, 30, 28, 24} },
  2593. { {30, 30, 28, 24} },
  2594. { {30, 30, 28, 24} },
  2595. { {30, 30, 28, 24} },
  2596. { {30, 30, 28, 24} },
  2597. { {30, 30, 28, 24} },
  2598. { {30, 30, 28, 24} },
  2599. },
  2600. .calTargetPower5GHT20 = {
  2601. /*
  2602. * 0_8_16,1-3_9-11_17-19,
  2603. * 4,5,6,7,12,13,14,15,20,21,22,23
  2604. */
  2605. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2606. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2607. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2608. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2609. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2610. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2611. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2612. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2613. },
  2614. .calTargetPower5GHT40 = {
  2615. /*
  2616. * 0_8_16,1-3_9-11_17-19,
  2617. * 4,5,6,7,12,13,14,15,20,21,22,23
  2618. */
  2619. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2620. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2621. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2622. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2623. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2624. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2625. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2626. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2627. },
  2628. .ctlIndex_5G = {
  2629. 0x10, 0x16, 0x18, 0x40, 0x46,
  2630. 0x48, 0x30, 0x36, 0x38
  2631. },
  2632. .ctl_freqbin_5G = {
  2633. {
  2634. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2635. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2636. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2637. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2638. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  2639. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2640. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2641. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2642. },
  2643. {
  2644. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2645. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2646. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2647. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2648. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  2649. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2650. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2651. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2652. },
  2653. {
  2654. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2655. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2656. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2657. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  2658. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  2659. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  2660. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  2661. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  2662. },
  2663. {
  2664. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2665. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2666. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  2667. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  2668. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2669. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2670. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  2671. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  2672. },
  2673. {
  2674. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2675. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2676. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  2677. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  2678. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  2679. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  2680. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  2681. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  2682. },
  2683. {
  2684. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2685. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  2686. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  2687. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2688. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  2689. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2690. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  2691. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  2692. },
  2693. {
  2694. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2695. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2696. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  2697. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  2698. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2699. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  2700. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  2701. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  2702. },
  2703. {
  2704. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2705. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2706. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  2707. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2708. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  2709. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2710. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2711. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2712. },
  2713. {
  2714. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2715. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2716. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2717. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2718. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  2719. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2720. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  2721. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  2722. }
  2723. },
  2724. .ctlPowerData_5G = {
  2725. {
  2726. {
  2727. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2728. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2729. }
  2730. },
  2731. {
  2732. {
  2733. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2734. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2735. }
  2736. },
  2737. {
  2738. {
  2739. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2740. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2741. }
  2742. },
  2743. {
  2744. {
  2745. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2746. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2747. }
  2748. },
  2749. {
  2750. {
  2751. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2752. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2753. }
  2754. },
  2755. {
  2756. {
  2757. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2758. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2759. }
  2760. },
  2761. {
  2762. {
  2763. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2764. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2765. }
  2766. },
  2767. {
  2768. {
  2769. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2770. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2771. }
  2772. },
  2773. {
  2774. {
  2775. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2776. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2777. }
  2778. },
  2779. }
  2780. };
  2781. static const struct ar9300_eeprom *ar9300_eep_templates[] = {
  2782. &ar9300_default,
  2783. &ar9300_x112,
  2784. &ar9300_h116,
  2785. &ar9300_h112,
  2786. &ar9300_x113,
  2787. };
  2788. static const struct ar9300_eeprom *ar9003_eeprom_struct_find_by_id(int id)
  2789. {
  2790. #define N_LOOP (sizeof(ar9300_eep_templates) / sizeof(ar9300_eep_templates[0]))
  2791. int it;
  2792. for (it = 0; it < N_LOOP; it++)
  2793. if (ar9300_eep_templates[it]->templateVersion == id)
  2794. return ar9300_eep_templates[it];
  2795. return NULL;
  2796. #undef N_LOOP
  2797. }
  2798. static int ath9k_hw_ar9300_check_eeprom(struct ath_hw *ah)
  2799. {
  2800. return 0;
  2801. }
  2802. static int interpolate(int x, int xa, int xb, int ya, int yb)
  2803. {
  2804. int bf, factor, plus;
  2805. bf = 2 * (yb - ya) * (x - xa) / (xb - xa);
  2806. factor = bf / 2;
  2807. plus = bf % 2;
  2808. return ya + factor + plus;
  2809. }
  2810. static u32 ath9k_hw_ar9300_get_eeprom(struct ath_hw *ah,
  2811. enum eeprom_param param)
  2812. {
  2813. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  2814. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  2815. switch (param) {
  2816. case EEP_MAC_LSW:
  2817. return get_unaligned_be16(eep->macAddr);
  2818. case EEP_MAC_MID:
  2819. return get_unaligned_be16(eep->macAddr + 2);
  2820. case EEP_MAC_MSW:
  2821. return get_unaligned_be16(eep->macAddr + 4);
  2822. case EEP_REG_0:
  2823. return le16_to_cpu(pBase->regDmn[0]);
  2824. case EEP_OP_CAP:
  2825. return pBase->deviceCap;
  2826. case EEP_OP_MODE:
  2827. return pBase->opCapFlags.opFlags;
  2828. case EEP_RF_SILENT:
  2829. return pBase->rfSilent;
  2830. case EEP_TX_MASK:
  2831. return (pBase->txrxMask >> 4) & 0xf;
  2832. case EEP_RX_MASK:
  2833. return pBase->txrxMask & 0xf;
  2834. case EEP_PAPRD:
  2835. if (AR_SREV_9462(ah))
  2836. return false;
  2837. if (!ah->config.enable_paprd);
  2838. return false;
  2839. return !!(pBase->featureEnable & BIT(5));
  2840. case EEP_CHAIN_MASK_REDUCE:
  2841. return (pBase->miscConfiguration >> 0x3) & 0x1;
  2842. case EEP_ANT_DIV_CTL1:
  2843. return eep->base_ext1.ant_div_control;
  2844. case EEP_ANTENNA_GAIN_5G:
  2845. return eep->modalHeader5G.antennaGain;
  2846. case EEP_ANTENNA_GAIN_2G:
  2847. return eep->modalHeader2G.antennaGain;
  2848. default:
  2849. return 0;
  2850. }
  2851. }
  2852. static bool ar9300_eeprom_read_byte(struct ath_common *common, int address,
  2853. u8 *buffer)
  2854. {
  2855. u16 val;
  2856. if (unlikely(!ath9k_hw_nvram_read(common, address / 2, &val)))
  2857. return false;
  2858. *buffer = (val >> (8 * (address % 2))) & 0xff;
  2859. return true;
  2860. }
  2861. static bool ar9300_eeprom_read_word(struct ath_common *common, int address,
  2862. u8 *buffer)
  2863. {
  2864. u16 val;
  2865. if (unlikely(!ath9k_hw_nvram_read(common, address / 2, &val)))
  2866. return false;
  2867. buffer[0] = val >> 8;
  2868. buffer[1] = val & 0xff;
  2869. return true;
  2870. }
  2871. static bool ar9300_read_eeprom(struct ath_hw *ah, int address, u8 *buffer,
  2872. int count)
  2873. {
  2874. struct ath_common *common = ath9k_hw_common(ah);
  2875. int i;
  2876. if ((address < 0) || ((address + count) / 2 > AR9300_EEPROM_SIZE - 1)) {
  2877. ath_dbg(common, EEPROM, "eeprom address not in range\n");
  2878. return false;
  2879. }
  2880. /*
  2881. * Since we're reading the bytes in reverse order from a little-endian
  2882. * word stream, an even address means we only use the lower half of
  2883. * the 16-bit word at that address
  2884. */
  2885. if (address % 2 == 0) {
  2886. if (!ar9300_eeprom_read_byte(common, address--, buffer++))
  2887. goto error;
  2888. count--;
  2889. }
  2890. for (i = 0; i < count / 2; i++) {
  2891. if (!ar9300_eeprom_read_word(common, address, buffer))
  2892. goto error;
  2893. address -= 2;
  2894. buffer += 2;
  2895. }
  2896. if (count % 2)
  2897. if (!ar9300_eeprom_read_byte(common, address, buffer))
  2898. goto error;
  2899. return true;
  2900. error:
  2901. ath_dbg(common, EEPROM, "unable to read eeprom region at offset %d\n",
  2902. address);
  2903. return false;
  2904. }
  2905. static bool ar9300_otp_read_word(struct ath_hw *ah, int addr, u32 *data)
  2906. {
  2907. REG_READ(ah, AR9300_OTP_BASE + (4 * addr));
  2908. if (!ath9k_hw_wait(ah, AR9300_OTP_STATUS, AR9300_OTP_STATUS_TYPE,
  2909. AR9300_OTP_STATUS_VALID, 1000))
  2910. return false;
  2911. *data = REG_READ(ah, AR9300_OTP_READ_DATA);
  2912. return true;
  2913. }
  2914. static bool ar9300_read_otp(struct ath_hw *ah, int address, u8 *buffer,
  2915. int count)
  2916. {
  2917. u32 data;
  2918. int i;
  2919. for (i = 0; i < count; i++) {
  2920. int offset = 8 * ((address - i) % 4);
  2921. if (!ar9300_otp_read_word(ah, (address - i) / 4, &data))
  2922. return false;
  2923. buffer[i] = (data >> offset) & 0xff;
  2924. }
  2925. return true;
  2926. }
  2927. static void ar9300_comp_hdr_unpack(u8 *best, int *code, int *reference,
  2928. int *length, int *major, int *minor)
  2929. {
  2930. unsigned long value[4];
  2931. value[0] = best[0];
  2932. value[1] = best[1];
  2933. value[2] = best[2];
  2934. value[3] = best[3];
  2935. *code = ((value[0] >> 5) & 0x0007);
  2936. *reference = (value[0] & 0x001f) | ((value[1] >> 2) & 0x0020);
  2937. *length = ((value[1] << 4) & 0x07f0) | ((value[2] >> 4) & 0x000f);
  2938. *major = (value[2] & 0x000f);
  2939. *minor = (value[3] & 0x00ff);
  2940. }
  2941. static u16 ar9300_comp_cksum(u8 *data, int dsize)
  2942. {
  2943. int it, checksum = 0;
  2944. for (it = 0; it < dsize; it++) {
  2945. checksum += data[it];
  2946. checksum &= 0xffff;
  2947. }
  2948. return checksum;
  2949. }
  2950. static bool ar9300_uncompress_block(struct ath_hw *ah,
  2951. u8 *mptr,
  2952. int mdataSize,
  2953. u8 *block,
  2954. int size)
  2955. {
  2956. int it;
  2957. int spot;
  2958. int offset;
  2959. int length;
  2960. struct ath_common *common = ath9k_hw_common(ah);
  2961. spot = 0;
  2962. for (it = 0; it < size; it += (length+2)) {
  2963. offset = block[it];
  2964. offset &= 0xff;
  2965. spot += offset;
  2966. length = block[it+1];
  2967. length &= 0xff;
  2968. if (length > 0 && spot >= 0 && spot+length <= mdataSize) {
  2969. ath_dbg(common, EEPROM,
  2970. "Restore at %d: spot=%d offset=%d length=%d\n",
  2971. it, spot, offset, length);
  2972. memcpy(&mptr[spot], &block[it+2], length);
  2973. spot += length;
  2974. } else if (length > 0) {
  2975. ath_dbg(common, EEPROM,
  2976. "Bad restore at %d: spot=%d offset=%d length=%d\n",
  2977. it, spot, offset, length);
  2978. return false;
  2979. }
  2980. }
  2981. return true;
  2982. }
  2983. static int ar9300_compress_decision(struct ath_hw *ah,
  2984. int it,
  2985. int code,
  2986. int reference,
  2987. u8 *mptr,
  2988. u8 *word, int length, int mdata_size)
  2989. {
  2990. struct ath_common *common = ath9k_hw_common(ah);
  2991. const struct ar9300_eeprom *eep = NULL;
  2992. switch (code) {
  2993. case _CompressNone:
  2994. if (length != mdata_size) {
  2995. ath_dbg(common, EEPROM,
  2996. "EEPROM structure size mismatch memory=%d eeprom=%d\n",
  2997. mdata_size, length);
  2998. return -1;
  2999. }
  3000. memcpy(mptr, word + COMP_HDR_LEN, length);
  3001. ath_dbg(common, EEPROM,
  3002. "restored eeprom %d: uncompressed, length %d\n",
  3003. it, length);
  3004. break;
  3005. case _CompressBlock:
  3006. if (reference == 0) {
  3007. } else {
  3008. eep = ar9003_eeprom_struct_find_by_id(reference);
  3009. if (eep == NULL) {
  3010. ath_dbg(common, EEPROM,
  3011. "can't find reference eeprom struct %d\n",
  3012. reference);
  3013. return -1;
  3014. }
  3015. memcpy(mptr, eep, mdata_size);
  3016. }
  3017. ath_dbg(common, EEPROM,
  3018. "restore eeprom %d: block, reference %d, length %d\n",
  3019. it, reference, length);
  3020. ar9300_uncompress_block(ah, mptr, mdata_size,
  3021. (word + COMP_HDR_LEN), length);
  3022. break;
  3023. default:
  3024. ath_dbg(common, EEPROM, "unknown compression code %d\n", code);
  3025. return -1;
  3026. }
  3027. return 0;
  3028. }
  3029. typedef bool (*eeprom_read_op)(struct ath_hw *ah, int address, u8 *buffer,
  3030. int count);
  3031. static bool ar9300_check_header(void *data)
  3032. {
  3033. u32 *word = data;
  3034. return !(*word == 0 || *word == ~0);
  3035. }
  3036. static bool ar9300_check_eeprom_header(struct ath_hw *ah, eeprom_read_op read,
  3037. int base_addr)
  3038. {
  3039. u8 header[4];
  3040. if (!read(ah, base_addr, header, 4))
  3041. return false;
  3042. return ar9300_check_header(header);
  3043. }
  3044. static int ar9300_eeprom_restore_flash(struct ath_hw *ah, u8 *mptr,
  3045. int mdata_size)
  3046. {
  3047. struct ath_common *common = ath9k_hw_common(ah);
  3048. u16 *data = (u16 *) mptr;
  3049. int i;
  3050. for (i = 0; i < mdata_size / 2; i++, data++)
  3051. ath9k_hw_nvram_read(common, i, data);
  3052. return 0;
  3053. }
  3054. /*
  3055. * Read the configuration data from the eeprom.
  3056. * The data can be put in any specified memory buffer.
  3057. *
  3058. * Returns -1 on error.
  3059. * Returns address of next memory location on success.
  3060. */
  3061. static int ar9300_eeprom_restore_internal(struct ath_hw *ah,
  3062. u8 *mptr, int mdata_size)
  3063. {
  3064. #define MDEFAULT 15
  3065. #define MSTATE 100
  3066. int cptr;
  3067. u8 *word;
  3068. int code;
  3069. int reference, length, major, minor;
  3070. int osize;
  3071. int it;
  3072. u16 checksum, mchecksum;
  3073. struct ath_common *common = ath9k_hw_common(ah);
  3074. struct ar9300_eeprom *eep;
  3075. eeprom_read_op read;
  3076. if (ath9k_hw_use_flash(ah)) {
  3077. u8 txrx;
  3078. ar9300_eeprom_restore_flash(ah, mptr, mdata_size);
  3079. /* check if eeprom contains valid data */
  3080. eep = (struct ar9300_eeprom *) mptr;
  3081. txrx = eep->baseEepHeader.txrxMask;
  3082. if (txrx != 0 && txrx != 0xff)
  3083. return 0;
  3084. }
  3085. word = kzalloc(2048, GFP_KERNEL);
  3086. if (!word)
  3087. return -ENOMEM;
  3088. memcpy(mptr, &ar9300_default, mdata_size);
  3089. read = ar9300_read_eeprom;
  3090. if (AR_SREV_9485(ah))
  3091. cptr = AR9300_BASE_ADDR_4K;
  3092. else if (AR_SREV_9330(ah))
  3093. cptr = AR9300_BASE_ADDR_512;
  3094. else
  3095. cptr = AR9300_BASE_ADDR;
  3096. ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
  3097. cptr);
  3098. if (ar9300_check_eeprom_header(ah, read, cptr))
  3099. goto found;
  3100. cptr = AR9300_BASE_ADDR_512;
  3101. ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
  3102. cptr);
  3103. if (ar9300_check_eeprom_header(ah, read, cptr))
  3104. goto found;
  3105. read = ar9300_read_otp;
  3106. cptr = AR9300_BASE_ADDR;
  3107. ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
  3108. if (ar9300_check_eeprom_header(ah, read, cptr))
  3109. goto found;
  3110. cptr = AR9300_BASE_ADDR_512;
  3111. ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
  3112. if (ar9300_check_eeprom_header(ah, read, cptr))
  3113. goto found;
  3114. goto fail;
  3115. found:
  3116. ath_dbg(common, EEPROM, "Found valid EEPROM data\n");
  3117. for (it = 0; it < MSTATE; it++) {
  3118. if (!read(ah, cptr, word, COMP_HDR_LEN))
  3119. goto fail;
  3120. if (!ar9300_check_header(word))
  3121. break;
  3122. ar9300_comp_hdr_unpack(word, &code, &reference,
  3123. &length, &major, &minor);
  3124. ath_dbg(common, EEPROM,
  3125. "Found block at %x: code=%d ref=%d length=%d major=%d minor=%d\n",
  3126. cptr, code, reference, length, major, minor);
  3127. if ((!AR_SREV_9485(ah) && length >= 1024) ||
  3128. (AR_SREV_9485(ah) && length > EEPROM_DATA_LEN_9485)) {
  3129. ath_dbg(common, EEPROM, "Skipping bad header\n");
  3130. cptr -= COMP_HDR_LEN;
  3131. continue;
  3132. }
  3133. osize = length;
  3134. read(ah, cptr, word, COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3135. checksum = ar9300_comp_cksum(&word[COMP_HDR_LEN], length);
  3136. mchecksum = get_unaligned_le16(&word[COMP_HDR_LEN + osize]);
  3137. ath_dbg(common, EEPROM, "checksum %x %x\n",
  3138. checksum, mchecksum);
  3139. if (checksum == mchecksum) {
  3140. ar9300_compress_decision(ah, it, code, reference, mptr,
  3141. word, length, mdata_size);
  3142. } else {
  3143. ath_dbg(common, EEPROM,
  3144. "skipping block with bad checksum\n");
  3145. }
  3146. cptr -= (COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3147. }
  3148. kfree(word);
  3149. return cptr;
  3150. fail:
  3151. kfree(word);
  3152. return -1;
  3153. }
  3154. /*
  3155. * Restore the configuration structure by reading the eeprom.
  3156. * This function destroys any existing in-memory structure
  3157. * content.
  3158. */
  3159. static bool ath9k_hw_ar9300_fill_eeprom(struct ath_hw *ah)
  3160. {
  3161. u8 *mptr = (u8 *) &ah->eeprom.ar9300_eep;
  3162. if (ar9300_eeprom_restore_internal(ah, mptr,
  3163. sizeof(struct ar9300_eeprom)) < 0)
  3164. return false;
  3165. return true;
  3166. }
  3167. #if defined(CONFIG_ATH9K_DEBUGFS) || defined(CONFIG_ATH9K_HTC_DEBUGFS)
  3168. static u32 ar9003_dump_modal_eeprom(char *buf, u32 len, u32 size,
  3169. struct ar9300_modal_eep_header *modal_hdr)
  3170. {
  3171. PR_EEP("Chain0 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[0]));
  3172. PR_EEP("Chain1 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[1]));
  3173. PR_EEP("Chain2 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[2]));
  3174. PR_EEP("Ant. Common Control", le32_to_cpu(modal_hdr->antCtrlCommon));
  3175. PR_EEP("Ant. Common Control2", le32_to_cpu(modal_hdr->antCtrlCommon2));
  3176. PR_EEP("Ant. Gain", modal_hdr->antennaGain);
  3177. PR_EEP("Switch Settle", modal_hdr->switchSettling);
  3178. PR_EEP("Chain0 xatten1DB", modal_hdr->xatten1DB[0]);
  3179. PR_EEP("Chain1 xatten1DB", modal_hdr->xatten1DB[1]);
  3180. PR_EEP("Chain2 xatten1DB", modal_hdr->xatten1DB[2]);
  3181. PR_EEP("Chain0 xatten1Margin", modal_hdr->xatten1Margin[0]);
  3182. PR_EEP("Chain1 xatten1Margin", modal_hdr->xatten1Margin[1]);
  3183. PR_EEP("Chain2 xatten1Margin", modal_hdr->xatten1Margin[2]);
  3184. PR_EEP("Temp Slope", modal_hdr->tempSlope);
  3185. PR_EEP("Volt Slope", modal_hdr->voltSlope);
  3186. PR_EEP("spur Channels0", modal_hdr->spurChans[0]);
  3187. PR_EEP("spur Channels1", modal_hdr->spurChans[1]);
  3188. PR_EEP("spur Channels2", modal_hdr->spurChans[2]);
  3189. PR_EEP("spur Channels3", modal_hdr->spurChans[3]);
  3190. PR_EEP("spur Channels4", modal_hdr->spurChans[4]);
  3191. PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
  3192. PR_EEP("Chain1 NF Threshold", modal_hdr->noiseFloorThreshCh[1]);
  3193. PR_EEP("Chain2 NF Threshold", modal_hdr->noiseFloorThreshCh[2]);
  3194. PR_EEP("Quick Drop", modal_hdr->quick_drop);
  3195. PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
  3196. PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
  3197. PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
  3198. PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
  3199. PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
  3200. PR_EEP("txClip", modal_hdr->txClip);
  3201. PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
  3202. return len;
  3203. }
  3204. static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  3205. u8 *buf, u32 len, u32 size)
  3206. {
  3207. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3208. struct ar9300_base_eep_hdr *pBase;
  3209. if (!dump_base_hdr) {
  3210. len += snprintf(buf + len, size - len,
  3211. "%20s :\n", "2GHz modal Header");
  3212. len = ar9003_dump_modal_eeprom(buf, len, size,
  3213. &eep->modalHeader2G);
  3214. len += snprintf(buf + len, size - len,
  3215. "%20s :\n", "5GHz modal Header");
  3216. len = ar9003_dump_modal_eeprom(buf, len, size,
  3217. &eep->modalHeader5G);
  3218. goto out;
  3219. }
  3220. pBase = &eep->baseEepHeader;
  3221. PR_EEP("EEPROM Version", ah->eeprom.ar9300_eep.eepromVersion);
  3222. PR_EEP("RegDomain1", le16_to_cpu(pBase->regDmn[0]));
  3223. PR_EEP("RegDomain2", le16_to_cpu(pBase->regDmn[1]));
  3224. PR_EEP("TX Mask", (pBase->txrxMask >> 4));
  3225. PR_EEP("RX Mask", (pBase->txrxMask & 0x0f));
  3226. PR_EEP("Allow 5GHz", !!(pBase->opCapFlags.opFlags &
  3227. AR5416_OPFLAGS_11A));
  3228. PR_EEP("Allow 2GHz", !!(pBase->opCapFlags.opFlags &
  3229. AR5416_OPFLAGS_11G));
  3230. PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags.opFlags &
  3231. AR5416_OPFLAGS_N_2G_HT20));
  3232. PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags.opFlags &
  3233. AR5416_OPFLAGS_N_2G_HT40));
  3234. PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags.opFlags &
  3235. AR5416_OPFLAGS_N_5G_HT20));
  3236. PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags.opFlags &
  3237. AR5416_OPFLAGS_N_5G_HT40));
  3238. PR_EEP("Big Endian", !!(pBase->opCapFlags.eepMisc & 0x01));
  3239. PR_EEP("RF Silent", pBase->rfSilent);
  3240. PR_EEP("BT option", pBase->blueToothOptions);
  3241. PR_EEP("Device Cap", pBase->deviceCap);
  3242. PR_EEP("Device Type", pBase->deviceType);
  3243. PR_EEP("Power Table Offset", pBase->pwrTableOffset);
  3244. PR_EEP("Tuning Caps1", pBase->params_for_tuning_caps[0]);
  3245. PR_EEP("Tuning Caps2", pBase->params_for_tuning_caps[1]);
  3246. PR_EEP("Enable Tx Temp Comp", !!(pBase->featureEnable & BIT(0)));
  3247. PR_EEP("Enable Tx Volt Comp", !!(pBase->featureEnable & BIT(1)));
  3248. PR_EEP("Enable fast clock", !!(pBase->featureEnable & BIT(2)));
  3249. PR_EEP("Enable doubling", !!(pBase->featureEnable & BIT(3)));
  3250. PR_EEP("Internal regulator", !!(pBase->featureEnable & BIT(4)));
  3251. PR_EEP("Enable Paprd", !!(pBase->featureEnable & BIT(5)));
  3252. PR_EEP("Driver Strength", !!(pBase->miscConfiguration & BIT(0)));
  3253. PR_EEP("Quick Drop", !!(pBase->miscConfiguration & BIT(1)));
  3254. PR_EEP("Chain mask Reduce", (pBase->miscConfiguration >> 0x3) & 0x1);
  3255. PR_EEP("Write enable Gpio", pBase->eepromWriteEnableGpio);
  3256. PR_EEP("WLAN Disable Gpio", pBase->wlanDisableGpio);
  3257. PR_EEP("WLAN LED Gpio", pBase->wlanLedGpio);
  3258. PR_EEP("Rx Band Select Gpio", pBase->rxBandSelectGpio);
  3259. PR_EEP("Tx Gain", pBase->txrxgain >> 4);
  3260. PR_EEP("Rx Gain", pBase->txrxgain & 0xf);
  3261. PR_EEP("SW Reg", le32_to_cpu(pBase->swreg));
  3262. len += snprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
  3263. ah->eeprom.ar9300_eep.macAddr);
  3264. out:
  3265. if (len > size)
  3266. len = size;
  3267. return len;
  3268. }
  3269. #else
  3270. static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  3271. u8 *buf, u32 len, u32 size)
  3272. {
  3273. return 0;
  3274. }
  3275. #endif
  3276. /* XXX: review hardware docs */
  3277. static int ath9k_hw_ar9300_get_eeprom_ver(struct ath_hw *ah)
  3278. {
  3279. return ah->eeprom.ar9300_eep.eepromVersion;
  3280. }
  3281. /* XXX: could be read from the eepromVersion, not sure yet */
  3282. static int ath9k_hw_ar9300_get_eeprom_rev(struct ath_hw *ah)
  3283. {
  3284. return 0;
  3285. }
  3286. static struct ar9300_modal_eep_header *ar9003_modal_header(struct ath_hw *ah,
  3287. bool is2ghz)
  3288. {
  3289. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3290. if (is2ghz)
  3291. return &eep->modalHeader2G;
  3292. else
  3293. return &eep->modalHeader5G;
  3294. }
  3295. static void ar9003_hw_xpa_bias_level_apply(struct ath_hw *ah, bool is2ghz)
  3296. {
  3297. int bias = ar9003_modal_header(ah, is2ghz)->xpaBiasLvl;
  3298. if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah))
  3299. REG_RMW_FIELD(ah, AR_CH0_TOP2, AR_CH0_TOP2_XPABIASLVL, bias);
  3300. else if (AR_SREV_9462(ah) || AR_SREV_9550(ah) || AR_SREV_9565(ah))
  3301. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3302. else {
  3303. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3304. REG_RMW_FIELD(ah, AR_CH0_THERM,
  3305. AR_CH0_THERM_XPABIASLVL_MSB,
  3306. bias >> 2);
  3307. REG_RMW_FIELD(ah, AR_CH0_THERM,
  3308. AR_CH0_THERM_XPASHORT2GND, 1);
  3309. }
  3310. }
  3311. static u16 ar9003_switch_com_spdt_get(struct ath_hw *ah, bool is2ghz)
  3312. {
  3313. return le16_to_cpu(ar9003_modal_header(ah, is2ghz)->switchcomspdt);
  3314. }
  3315. static u32 ar9003_hw_ant_ctrl_common_get(struct ath_hw *ah, bool is2ghz)
  3316. {
  3317. return le32_to_cpu(ar9003_modal_header(ah, is2ghz)->antCtrlCommon);
  3318. }
  3319. static u32 ar9003_hw_ant_ctrl_common_2_get(struct ath_hw *ah, bool is2ghz)
  3320. {
  3321. return le32_to_cpu(ar9003_modal_header(ah, is2ghz)->antCtrlCommon2);
  3322. }
  3323. static u16 ar9003_hw_ant_ctrl_chain_get(struct ath_hw *ah, int chain,
  3324. bool is2ghz)
  3325. {
  3326. __le16 val = ar9003_modal_header(ah, is2ghz)->antCtrlChain[chain];
  3327. return le16_to_cpu(val);
  3328. }
  3329. static void ar9003_hw_ant_ctrl_apply(struct ath_hw *ah, bool is2ghz)
  3330. {
  3331. struct ath9k_hw_capabilities *pCap = &ah->caps;
  3332. int chain;
  3333. u32 regval;
  3334. static const u32 switch_chain_reg[AR9300_MAX_CHAINS] = {
  3335. AR_PHY_SWITCH_CHAIN_0,
  3336. AR_PHY_SWITCH_CHAIN_1,
  3337. AR_PHY_SWITCH_CHAIN_2,
  3338. };
  3339. u32 value = ar9003_hw_ant_ctrl_common_get(ah, is2ghz);
  3340. if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  3341. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3342. AR_SWITCH_TABLE_COM_AR9462_ALL, value);
  3343. } else if (AR_SREV_9550(ah)) {
  3344. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3345. AR_SWITCH_TABLE_COM_AR9550_ALL, value);
  3346. } else
  3347. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3348. AR_SWITCH_TABLE_COM_ALL, value);
  3349. /*
  3350. * AR9462 defines new switch table for BT/WLAN,
  3351. * here's new field name in XXX.ref for both 2G and 5G.
  3352. * Register: [GLB_CONTROL] GLB_CONTROL (@0x20044)
  3353. * 15:12 R/W SWITCH_TABLE_COM_SPDT_WLAN_RX
  3354. * SWITCH_TABLE_COM_SPDT_WLAN_RX
  3355. *
  3356. * 11:8 R/W SWITCH_TABLE_COM_SPDT_WLAN_TX
  3357. * SWITCH_TABLE_COM_SPDT_WLAN_TX
  3358. *
  3359. * 7:4 R/W SWITCH_TABLE_COM_SPDT_WLAN_IDLE
  3360. * SWITCH_TABLE_COM_SPDT_WLAN_IDLE
  3361. */
  3362. if (AR_SREV_9462_20_OR_LATER(ah)) {
  3363. value = ar9003_switch_com_spdt_get(ah, is2ghz);
  3364. REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL,
  3365. AR_SWITCH_TABLE_COM_SPDT_ALL, value);
  3366. REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_SPDT_ENABLE);
  3367. }
  3368. value = ar9003_hw_ant_ctrl_common_2_get(ah, is2ghz);
  3369. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM_2, AR_SWITCH_TABLE_COM2_ALL, value);
  3370. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  3371. if ((ah->rxchainmask & BIT(chain)) ||
  3372. (ah->txchainmask & BIT(chain))) {
  3373. value = ar9003_hw_ant_ctrl_chain_get(ah, chain,
  3374. is2ghz);
  3375. REG_RMW_FIELD(ah, switch_chain_reg[chain],
  3376. AR_SWITCH_TABLE_ALL, value);
  3377. }
  3378. }
  3379. if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
  3380. value = ath9k_hw_ar9300_get_eeprom(ah, EEP_ANT_DIV_CTL1);
  3381. /*
  3382. * main_lnaconf, alt_lnaconf, main_tb, alt_tb
  3383. * are the fields present
  3384. */
  3385. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  3386. regval &= (~AR_ANT_DIV_CTRL_ALL);
  3387. regval |= (value & 0x3f) << AR_ANT_DIV_CTRL_ALL_S;
  3388. /* enable_lnadiv */
  3389. regval &= (~AR_PHY_ANT_DIV_LNADIV);
  3390. regval |= ((value >> 6) & 0x1) << AR_PHY_ANT_DIV_LNADIV_S;
  3391. if (AR_SREV_9565(ah)) {
  3392. if (ah->shared_chain_lnadiv) {
  3393. regval |= (1 << AR_PHY_ANT_SW_RX_PROT_S);
  3394. } else {
  3395. regval &= ~(1 << AR_PHY_ANT_DIV_LNADIV_S);
  3396. regval &= ~(1 << AR_PHY_ANT_SW_RX_PROT_S);
  3397. }
  3398. }
  3399. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  3400. /*enable fast_div */
  3401. regval = REG_READ(ah, AR_PHY_CCK_DETECT);
  3402. regval &= (~AR_FAST_DIV_ENABLE);
  3403. regval |= ((value >> 7) & 0x1) << AR_FAST_DIV_ENABLE_S;
  3404. REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
  3405. if (pCap->hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
  3406. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  3407. /*
  3408. * clear bits 25-30 main_lnaconf, alt_lnaconf,
  3409. * main_tb, alt_tb
  3410. */
  3411. regval &= (~(AR_PHY_ANT_DIV_MAIN_LNACONF |
  3412. AR_PHY_ANT_DIV_ALT_LNACONF |
  3413. AR_PHY_ANT_DIV_ALT_GAINTB |
  3414. AR_PHY_ANT_DIV_MAIN_GAINTB));
  3415. /* by default use LNA1 for the main antenna */
  3416. regval |= (AR_PHY_ANT_DIV_LNA1 <<
  3417. AR_PHY_ANT_DIV_MAIN_LNACONF_S);
  3418. regval |= (AR_PHY_ANT_DIV_LNA2 <<
  3419. AR_PHY_ANT_DIV_ALT_LNACONF_S);
  3420. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  3421. }
  3422. }
  3423. }
  3424. static void ar9003_hw_drive_strength_apply(struct ath_hw *ah)
  3425. {
  3426. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3427. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3428. int drive_strength;
  3429. unsigned long reg;
  3430. drive_strength = pBase->miscConfiguration & BIT(0);
  3431. if (!drive_strength)
  3432. return;
  3433. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS1);
  3434. reg &= ~0x00ffffc0;
  3435. reg |= 0x5 << 21;
  3436. reg |= 0x5 << 18;
  3437. reg |= 0x5 << 15;
  3438. reg |= 0x5 << 12;
  3439. reg |= 0x5 << 9;
  3440. reg |= 0x5 << 6;
  3441. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS1, reg);
  3442. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS2);
  3443. reg &= ~0xffffffe0;
  3444. reg |= 0x5 << 29;
  3445. reg |= 0x5 << 26;
  3446. reg |= 0x5 << 23;
  3447. reg |= 0x5 << 20;
  3448. reg |= 0x5 << 17;
  3449. reg |= 0x5 << 14;
  3450. reg |= 0x5 << 11;
  3451. reg |= 0x5 << 8;
  3452. reg |= 0x5 << 5;
  3453. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS2, reg);
  3454. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS4);
  3455. reg &= ~0xff800000;
  3456. reg |= 0x5 << 29;
  3457. reg |= 0x5 << 26;
  3458. reg |= 0x5 << 23;
  3459. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS4, reg);
  3460. }
  3461. static u16 ar9003_hw_atten_chain_get(struct ath_hw *ah, int chain,
  3462. struct ath9k_channel *chan)
  3463. {
  3464. int f[3], t[3];
  3465. u16 value;
  3466. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3467. if (chain >= 0 && chain < 3) {
  3468. if (IS_CHAN_2GHZ(chan))
  3469. return eep->modalHeader2G.xatten1DB[chain];
  3470. else if (eep->base_ext2.xatten1DBLow[chain] != 0) {
  3471. t[0] = eep->base_ext2.xatten1DBLow[chain];
  3472. f[0] = 5180;
  3473. t[1] = eep->modalHeader5G.xatten1DB[chain];
  3474. f[1] = 5500;
  3475. t[2] = eep->base_ext2.xatten1DBHigh[chain];
  3476. f[2] = 5785;
  3477. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3478. f, t, 3);
  3479. return value;
  3480. } else
  3481. return eep->modalHeader5G.xatten1DB[chain];
  3482. }
  3483. return 0;
  3484. }
  3485. static u16 ar9003_hw_atten_chain_get_margin(struct ath_hw *ah, int chain,
  3486. struct ath9k_channel *chan)
  3487. {
  3488. int f[3], t[3];
  3489. u16 value;
  3490. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3491. if (chain >= 0 && chain < 3) {
  3492. if (IS_CHAN_2GHZ(chan))
  3493. return eep->modalHeader2G.xatten1Margin[chain];
  3494. else if (eep->base_ext2.xatten1MarginLow[chain] != 0) {
  3495. t[0] = eep->base_ext2.xatten1MarginLow[chain];
  3496. f[0] = 5180;
  3497. t[1] = eep->modalHeader5G.xatten1Margin[chain];
  3498. f[1] = 5500;
  3499. t[2] = eep->base_ext2.xatten1MarginHigh[chain];
  3500. f[2] = 5785;
  3501. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3502. f, t, 3);
  3503. return value;
  3504. } else
  3505. return eep->modalHeader5G.xatten1Margin[chain];
  3506. }
  3507. return 0;
  3508. }
  3509. static void ar9003_hw_atten_apply(struct ath_hw *ah, struct ath9k_channel *chan)
  3510. {
  3511. int i;
  3512. u16 value;
  3513. unsigned long ext_atten_reg[3] = {AR_PHY_EXT_ATTEN_CTL_0,
  3514. AR_PHY_EXT_ATTEN_CTL_1,
  3515. AR_PHY_EXT_ATTEN_CTL_2,
  3516. };
  3517. /* Test value. if 0 then attenuation is unused. Don't load anything. */
  3518. for (i = 0; i < 3; i++) {
  3519. if (ah->txchainmask & BIT(i)) {
  3520. value = ar9003_hw_atten_chain_get(ah, i, chan);
  3521. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3522. AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
  3523. value = ar9003_hw_atten_chain_get_margin(ah, i, chan);
  3524. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3525. AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
  3526. value);
  3527. }
  3528. }
  3529. }
  3530. static bool is_pmu_set(struct ath_hw *ah, u32 pmu_reg, int pmu_set)
  3531. {
  3532. int timeout = 100;
  3533. while (pmu_set != REG_READ(ah, pmu_reg)) {
  3534. if (timeout-- == 0)
  3535. return false;
  3536. REG_WRITE(ah, pmu_reg, pmu_set);
  3537. udelay(10);
  3538. }
  3539. return true;
  3540. }
  3541. void ar9003_hw_internal_regulator_apply(struct ath_hw *ah)
  3542. {
  3543. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3544. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3545. u32 reg_val;
  3546. if (pBase->featureEnable & BIT(4)) {
  3547. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3548. int reg_pmu_set;
  3549. reg_pmu_set = REG_READ(ah, AR_PHY_PMU2) & ~AR_PHY_PMU2_PGM;
  3550. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3551. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3552. return;
  3553. if (AR_SREV_9330(ah)) {
  3554. if (ah->is_clk_25mhz) {
  3555. reg_pmu_set = (3 << 1) | (8 << 4) |
  3556. (3 << 8) | (1 << 14) |
  3557. (6 << 17) | (1 << 20) |
  3558. (3 << 24);
  3559. } else {
  3560. reg_pmu_set = (4 << 1) | (7 << 4) |
  3561. (3 << 8) | (1 << 14) |
  3562. (6 << 17) | (1 << 20) |
  3563. (3 << 24);
  3564. }
  3565. } else {
  3566. reg_pmu_set = (5 << 1) | (7 << 4) |
  3567. (2 << 8) | (2 << 14) |
  3568. (6 << 17) | (1 << 20) |
  3569. (3 << 24) | (1 << 28);
  3570. }
  3571. REG_WRITE(ah, AR_PHY_PMU1, reg_pmu_set);
  3572. if (!is_pmu_set(ah, AR_PHY_PMU1, reg_pmu_set))
  3573. return;
  3574. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0xFFC00000)
  3575. | (4 << 26);
  3576. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3577. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3578. return;
  3579. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0x00200000)
  3580. | (1 << 21);
  3581. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3582. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3583. return;
  3584. } else if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
  3585. reg_val = le32_to_cpu(pBase->swreg);
  3586. REG_WRITE(ah, AR_PHY_PMU1, reg_val);
  3587. } else {
  3588. /* Internal regulator is ON. Write swreg register. */
  3589. reg_val = le32_to_cpu(pBase->swreg);
  3590. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3591. REG_READ(ah, AR_RTC_REG_CONTROL1) &
  3592. (~AR_RTC_REG_CONTROL1_SWREG_PROGRAM));
  3593. REG_WRITE(ah, AR_RTC_REG_CONTROL0, reg_val);
  3594. /* Set REG_CONTROL1.SWREG_PROGRAM */
  3595. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3596. REG_READ(ah,
  3597. AR_RTC_REG_CONTROL1) |
  3598. AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
  3599. }
  3600. } else {
  3601. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3602. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0);
  3603. while (REG_READ_FIELD(ah, AR_PHY_PMU2,
  3604. AR_PHY_PMU2_PGM))
  3605. udelay(10);
  3606. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3607. while (!REG_READ_FIELD(ah, AR_PHY_PMU1,
  3608. AR_PHY_PMU1_PWD))
  3609. udelay(10);
  3610. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0x1);
  3611. while (!REG_READ_FIELD(ah, AR_PHY_PMU2,
  3612. AR_PHY_PMU2_PGM))
  3613. udelay(10);
  3614. } else if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
  3615. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3616. else {
  3617. reg_val = REG_READ(ah, AR_RTC_SLEEP_CLK) |
  3618. AR_RTC_FORCE_SWREG_PRD;
  3619. REG_WRITE(ah, AR_RTC_SLEEP_CLK, reg_val);
  3620. }
  3621. }
  3622. }
  3623. static void ar9003_hw_apply_tuning_caps(struct ath_hw *ah)
  3624. {
  3625. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3626. u8 tuning_caps_param = eep->baseEepHeader.params_for_tuning_caps[0];
  3627. if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah))
  3628. return;
  3629. if (eep->baseEepHeader.featureEnable & 0x40) {
  3630. tuning_caps_param &= 0x7f;
  3631. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPINDAC,
  3632. tuning_caps_param);
  3633. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPOUTDAC,
  3634. tuning_caps_param);
  3635. }
  3636. }
  3637. static void ar9003_hw_quick_drop_apply(struct ath_hw *ah, u16 freq)
  3638. {
  3639. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3640. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3641. int quick_drop;
  3642. s32 t[3], f[3] = {5180, 5500, 5785};
  3643. if (!(pBase->miscConfiguration & BIT(1)))
  3644. return;
  3645. if (freq < 4000)
  3646. quick_drop = eep->modalHeader2G.quick_drop;
  3647. else {
  3648. t[0] = eep->base_ext1.quick_drop_low;
  3649. t[1] = eep->modalHeader5G.quick_drop;
  3650. t[2] = eep->base_ext1.quick_drop_high;
  3651. quick_drop = ar9003_hw_power_interpolate(freq, f, t, 3);
  3652. }
  3653. REG_RMW_FIELD(ah, AR_PHY_AGC, AR_PHY_AGC_QUICK_DROP, quick_drop);
  3654. }
  3655. static void ar9003_hw_txend_to_xpa_off_apply(struct ath_hw *ah, bool is2ghz)
  3656. {
  3657. u32 value;
  3658. value = ar9003_modal_header(ah, is2ghz)->txEndToXpaOff;
  3659. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3660. AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF, value);
  3661. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3662. AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF, value);
  3663. }
  3664. static void ar9003_hw_xpa_timing_control_apply(struct ath_hw *ah, bool is2ghz)
  3665. {
  3666. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3667. u8 xpa_ctl;
  3668. if (!(eep->baseEepHeader.featureEnable & 0x80))
  3669. return;
  3670. if (!AR_SREV_9300(ah) && !AR_SREV_9340(ah) && !AR_SREV_9580(ah))
  3671. return;
  3672. xpa_ctl = ar9003_modal_header(ah, is2ghz)->txFrameToXpaOn;
  3673. if (is2ghz)
  3674. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3675. AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON, xpa_ctl);
  3676. else
  3677. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3678. AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON, xpa_ctl);
  3679. }
  3680. static void ar9003_hw_xlna_bias_strength_apply(struct ath_hw *ah, bool is2ghz)
  3681. {
  3682. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3683. u8 bias;
  3684. if (!(eep->baseEepHeader.featureEnable & 0x40))
  3685. return;
  3686. if (!AR_SREV_9300(ah))
  3687. return;
  3688. bias = ar9003_modal_header(ah, is2ghz)->xlna_bias_strength;
  3689. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
  3690. bias & 0x3);
  3691. bias >>= 2;
  3692. REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
  3693. bias & 0x3);
  3694. bias >>= 2;
  3695. REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4, AR_PHY_65NM_RXTX4_XLNA_BIAS,
  3696. bias & 0x3);
  3697. }
  3698. static int ar9003_hw_get_thermometer(struct ath_hw *ah)
  3699. {
  3700. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3701. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  3702. int thermometer = (pBase->miscConfiguration >> 1) & 0x3;
  3703. return --thermometer;
  3704. }
  3705. static void ar9003_hw_thermometer_apply(struct ath_hw *ah)
  3706. {
  3707. int thermometer = ar9003_hw_get_thermometer(ah);
  3708. u8 therm_on = (thermometer < 0) ? 0 : 1;
  3709. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4,
  3710. AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
  3711. if (ah->caps.tx_chainmask & BIT(1))
  3712. REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4,
  3713. AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
  3714. if (ah->caps.tx_chainmask & BIT(2))
  3715. REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4,
  3716. AR_PHY_65NM_CH0_RXTX4_THERM_ON_OVR, therm_on);
  3717. therm_on = (thermometer < 0) ? 0 : (thermometer == 0);
  3718. REG_RMW_FIELD(ah, AR_PHY_65NM_CH0_RXTX4,
  3719. AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
  3720. if (ah->caps.tx_chainmask & BIT(1)) {
  3721. therm_on = (thermometer < 0) ? 0 : (thermometer == 1);
  3722. REG_RMW_FIELD(ah, AR_PHY_65NM_CH1_RXTX4,
  3723. AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
  3724. }
  3725. if (ah->caps.tx_chainmask & BIT(2)) {
  3726. therm_on = (thermometer < 0) ? 0 : (thermometer == 2);
  3727. REG_RMW_FIELD(ah, AR_PHY_65NM_CH2_RXTX4,
  3728. AR_PHY_65NM_CH0_RXTX4_THERM_ON, therm_on);
  3729. }
  3730. }
  3731. static void ar9003_hw_thermo_cal_apply(struct ath_hw *ah)
  3732. {
  3733. u32 data, ko, kg;
  3734. if (!AR_SREV_9462_20(ah))
  3735. return;
  3736. ar9300_otp_read_word(ah, 1, &data);
  3737. ko = data & 0xff;
  3738. kg = (data >> 8) & 0xff;
  3739. if (ko || kg) {
  3740. REG_RMW_FIELD(ah, AR_PHY_BB_THERM_ADC_3,
  3741. AR_PHY_BB_THERM_ADC_3_THERM_ADC_OFFSET, ko);
  3742. REG_RMW_FIELD(ah, AR_PHY_BB_THERM_ADC_3,
  3743. AR_PHY_BB_THERM_ADC_3_THERM_ADC_SCALE_GAIN,
  3744. kg + 256);
  3745. }
  3746. }
  3747. static void ath9k_hw_ar9300_set_board_values(struct ath_hw *ah,
  3748. struct ath9k_channel *chan)
  3749. {
  3750. bool is2ghz = IS_CHAN_2GHZ(chan);
  3751. ar9003_hw_xpa_timing_control_apply(ah, is2ghz);
  3752. ar9003_hw_xpa_bias_level_apply(ah, is2ghz);
  3753. ar9003_hw_ant_ctrl_apply(ah, is2ghz);
  3754. ar9003_hw_drive_strength_apply(ah);
  3755. ar9003_hw_xlna_bias_strength_apply(ah, is2ghz);
  3756. ar9003_hw_atten_apply(ah, chan);
  3757. ar9003_hw_quick_drop_apply(ah, chan->channel);
  3758. if (!AR_SREV_9330(ah) && !AR_SREV_9340(ah) && !AR_SREV_9550(ah))
  3759. ar9003_hw_internal_regulator_apply(ah);
  3760. ar9003_hw_apply_tuning_caps(ah);
  3761. ar9003_hw_txend_to_xpa_off_apply(ah, is2ghz);
  3762. ar9003_hw_thermometer_apply(ah);
  3763. ar9003_hw_thermo_cal_apply(ah);
  3764. }
  3765. static void ath9k_hw_ar9300_set_addac(struct ath_hw *ah,
  3766. struct ath9k_channel *chan)
  3767. {
  3768. }
  3769. /*
  3770. * Returns the interpolated y value corresponding to the specified x value
  3771. * from the np ordered pairs of data (px,py).
  3772. * The pairs do not have to be in any order.
  3773. * If the specified x value is less than any of the px,
  3774. * the returned y value is equal to the py for the lowest px.
  3775. * If the specified x value is greater than any of the px,
  3776. * the returned y value is equal to the py for the highest px.
  3777. */
  3778. static int ar9003_hw_power_interpolate(int32_t x,
  3779. int32_t *px, int32_t *py, u_int16_t np)
  3780. {
  3781. int ip = 0;
  3782. int lx = 0, ly = 0, lhave = 0;
  3783. int hx = 0, hy = 0, hhave = 0;
  3784. int dx = 0;
  3785. int y = 0;
  3786. lhave = 0;
  3787. hhave = 0;
  3788. /* identify best lower and higher x calibration measurement */
  3789. for (ip = 0; ip < np; ip++) {
  3790. dx = x - px[ip];
  3791. /* this measurement is higher than our desired x */
  3792. if (dx <= 0) {
  3793. if (!hhave || dx > (x - hx)) {
  3794. /* new best higher x measurement */
  3795. hx = px[ip];
  3796. hy = py[ip];
  3797. hhave = 1;
  3798. }
  3799. }
  3800. /* this measurement is lower than our desired x */
  3801. if (dx >= 0) {
  3802. if (!lhave || dx < (x - lx)) {
  3803. /* new best lower x measurement */
  3804. lx = px[ip];
  3805. ly = py[ip];
  3806. lhave = 1;
  3807. }
  3808. }
  3809. }
  3810. /* the low x is good */
  3811. if (lhave) {
  3812. /* so is the high x */
  3813. if (hhave) {
  3814. /* they're the same, so just pick one */
  3815. if (hx == lx)
  3816. y = ly;
  3817. else /* interpolate */
  3818. y = interpolate(x, lx, hx, ly, hy);
  3819. } else /* only low is good, use it */
  3820. y = ly;
  3821. } else if (hhave) /* only high is good, use it */
  3822. y = hy;
  3823. else /* nothing is good,this should never happen unless np=0, ???? */
  3824. y = -(1 << 30);
  3825. return y;
  3826. }
  3827. static u8 ar9003_hw_eeprom_get_tgt_pwr(struct ath_hw *ah,
  3828. u16 rateIndex, u16 freq, bool is2GHz)
  3829. {
  3830. u16 numPiers, i;
  3831. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3832. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3833. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3834. struct cal_tgt_pow_legacy *pEepromTargetPwr;
  3835. u8 *pFreqBin;
  3836. if (is2GHz) {
  3837. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3838. pEepromTargetPwr = eep->calTargetPower2G;
  3839. pFreqBin = eep->calTarget_freqbin_2G;
  3840. } else {
  3841. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3842. pEepromTargetPwr = eep->calTargetPower5G;
  3843. pFreqBin = eep->calTarget_freqbin_5G;
  3844. }
  3845. /*
  3846. * create array of channels and targetpower from
  3847. * targetpower piers stored on eeprom
  3848. */
  3849. for (i = 0; i < numPiers; i++) {
  3850. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3851. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3852. }
  3853. /* interpolate to get target power for given frequency */
  3854. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3855. freqArray,
  3856. targetPowerArray, numPiers);
  3857. }
  3858. static u8 ar9003_hw_eeprom_get_ht20_tgt_pwr(struct ath_hw *ah,
  3859. u16 rateIndex,
  3860. u16 freq, bool is2GHz)
  3861. {
  3862. u16 numPiers, i;
  3863. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3864. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3865. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3866. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3867. u8 *pFreqBin;
  3868. if (is2GHz) {
  3869. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3870. pEepromTargetPwr = eep->calTargetPower2GHT20;
  3871. pFreqBin = eep->calTarget_freqbin_2GHT20;
  3872. } else {
  3873. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3874. pEepromTargetPwr = eep->calTargetPower5GHT20;
  3875. pFreqBin = eep->calTarget_freqbin_5GHT20;
  3876. }
  3877. /*
  3878. * create array of channels and targetpower
  3879. * from targetpower piers stored on eeprom
  3880. */
  3881. for (i = 0; i < numPiers; i++) {
  3882. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3883. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3884. }
  3885. /* interpolate to get target power for given frequency */
  3886. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3887. freqArray,
  3888. targetPowerArray, numPiers);
  3889. }
  3890. static u8 ar9003_hw_eeprom_get_ht40_tgt_pwr(struct ath_hw *ah,
  3891. u16 rateIndex,
  3892. u16 freq, bool is2GHz)
  3893. {
  3894. u16 numPiers, i;
  3895. s32 targetPowerArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3896. s32 freqArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3897. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3898. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3899. u8 *pFreqBin;
  3900. if (is2GHz) {
  3901. numPiers = AR9300_NUM_2G_40_TARGET_POWERS;
  3902. pEepromTargetPwr = eep->calTargetPower2GHT40;
  3903. pFreqBin = eep->calTarget_freqbin_2GHT40;
  3904. } else {
  3905. numPiers = AR9300_NUM_5G_40_TARGET_POWERS;
  3906. pEepromTargetPwr = eep->calTargetPower5GHT40;
  3907. pFreqBin = eep->calTarget_freqbin_5GHT40;
  3908. }
  3909. /*
  3910. * create array of channels and targetpower from
  3911. * targetpower piers stored on eeprom
  3912. */
  3913. for (i = 0; i < numPiers; i++) {
  3914. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3915. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3916. }
  3917. /* interpolate to get target power for given frequency */
  3918. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3919. freqArray,
  3920. targetPowerArray, numPiers);
  3921. }
  3922. static u8 ar9003_hw_eeprom_get_cck_tgt_pwr(struct ath_hw *ah,
  3923. u16 rateIndex, u16 freq)
  3924. {
  3925. u16 numPiers = AR9300_NUM_2G_CCK_TARGET_POWERS, i;
  3926. s32 targetPowerArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3927. s32 freqArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3928. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3929. struct cal_tgt_pow_legacy *pEepromTargetPwr = eep->calTargetPowerCck;
  3930. u8 *pFreqBin = eep->calTarget_freqbin_Cck;
  3931. /*
  3932. * create array of channels and targetpower from
  3933. * targetpower piers stored on eeprom
  3934. */
  3935. for (i = 0; i < numPiers; i++) {
  3936. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], 1);
  3937. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3938. }
  3939. /* interpolate to get target power for given frequency */
  3940. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3941. freqArray,
  3942. targetPowerArray, numPiers);
  3943. }
  3944. /* Set tx power registers to array of values passed in */
  3945. static int ar9003_hw_tx_power_regwrite(struct ath_hw *ah, u8 * pPwrArray)
  3946. {
  3947. #define POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  3948. /* make sure forced gain is not set */
  3949. REG_WRITE(ah, AR_PHY_TX_FORCED_GAIN, 0);
  3950. /* Write the OFDM power per rate set */
  3951. /* 6 (LSB), 9, 12, 18 (MSB) */
  3952. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(0),
  3953. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  3954. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 16) |
  3955. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  3956. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  3957. /* 24 (LSB), 36, 48, 54 (MSB) */
  3958. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(1),
  3959. POW_SM(pPwrArray[ALL_TARGET_LEGACY_54], 24) |
  3960. POW_SM(pPwrArray[ALL_TARGET_LEGACY_48], 16) |
  3961. POW_SM(pPwrArray[ALL_TARGET_LEGACY_36], 8) |
  3962. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  3963. /* Write the CCK power per rate set */
  3964. /* 1L (LSB), reserved, 2L, 2S (MSB) */
  3965. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(2),
  3966. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 24) |
  3967. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  3968. /* POW_SM(txPowerTimes2, 8) | this is reserved for AR9003 */
  3969. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0));
  3970. /* 5.5L (LSB), 5.5S, 11L, 11S (MSB) */
  3971. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(3),
  3972. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11S], 24) |
  3973. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11L], 16) |
  3974. POW_SM(pPwrArray[ALL_TARGET_LEGACY_5S], 8) |
  3975. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  3976. );
  3977. /* Write the power for duplicated frames - HT40 */
  3978. /* dup40_cck (LSB), dup40_ofdm, ext20_cck, ext20_ofdm (MSB) */
  3979. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(8),
  3980. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  3981. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  3982. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  3983. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  3984. );
  3985. /* Write the HT20 power per rate set */
  3986. /* 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB) */
  3987. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(4),
  3988. POW_SM(pPwrArray[ALL_TARGET_HT20_5], 24) |
  3989. POW_SM(pPwrArray[ALL_TARGET_HT20_4], 16) |
  3990. POW_SM(pPwrArray[ALL_TARGET_HT20_1_3_9_11_17_19], 8) |
  3991. POW_SM(pPwrArray[ALL_TARGET_HT20_0_8_16], 0)
  3992. );
  3993. /* 6 (LSB), 7, 12, 13 (MSB) */
  3994. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(5),
  3995. POW_SM(pPwrArray[ALL_TARGET_HT20_13], 24) |
  3996. POW_SM(pPwrArray[ALL_TARGET_HT20_12], 16) |
  3997. POW_SM(pPwrArray[ALL_TARGET_HT20_7], 8) |
  3998. POW_SM(pPwrArray[ALL_TARGET_HT20_6], 0)
  3999. );
  4000. /* 14 (LSB), 15, 20, 21 */
  4001. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(9),
  4002. POW_SM(pPwrArray[ALL_TARGET_HT20_21], 24) |
  4003. POW_SM(pPwrArray[ALL_TARGET_HT20_20], 16) |
  4004. POW_SM(pPwrArray[ALL_TARGET_HT20_15], 8) |
  4005. POW_SM(pPwrArray[ALL_TARGET_HT20_14], 0)
  4006. );
  4007. /* Mixed HT20 and HT40 rates */
  4008. /* HT20 22 (LSB), HT20 23, HT40 22, HT40 23 (MSB) */
  4009. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(10),
  4010. POW_SM(pPwrArray[ALL_TARGET_HT40_23], 24) |
  4011. POW_SM(pPwrArray[ALL_TARGET_HT40_22], 16) |
  4012. POW_SM(pPwrArray[ALL_TARGET_HT20_23], 8) |
  4013. POW_SM(pPwrArray[ALL_TARGET_HT20_22], 0)
  4014. );
  4015. /*
  4016. * Write the HT40 power per rate set
  4017. * correct PAR difference between HT40 and HT20/LEGACY
  4018. * 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB)
  4019. */
  4020. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(6),
  4021. POW_SM(pPwrArray[ALL_TARGET_HT40_5], 24) |
  4022. POW_SM(pPwrArray[ALL_TARGET_HT40_4], 16) |
  4023. POW_SM(pPwrArray[ALL_TARGET_HT40_1_3_9_11_17_19], 8) |
  4024. POW_SM(pPwrArray[ALL_TARGET_HT40_0_8_16], 0)
  4025. );
  4026. /* 6 (LSB), 7, 12, 13 (MSB) */
  4027. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(7),
  4028. POW_SM(pPwrArray[ALL_TARGET_HT40_13], 24) |
  4029. POW_SM(pPwrArray[ALL_TARGET_HT40_12], 16) |
  4030. POW_SM(pPwrArray[ALL_TARGET_HT40_7], 8) |
  4031. POW_SM(pPwrArray[ALL_TARGET_HT40_6], 0)
  4032. );
  4033. /* 14 (LSB), 15, 20, 21 */
  4034. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(11),
  4035. POW_SM(pPwrArray[ALL_TARGET_HT40_21], 24) |
  4036. POW_SM(pPwrArray[ALL_TARGET_HT40_20], 16) |
  4037. POW_SM(pPwrArray[ALL_TARGET_HT40_15], 8) |
  4038. POW_SM(pPwrArray[ALL_TARGET_HT40_14], 0)
  4039. );
  4040. return 0;
  4041. #undef POW_SM
  4042. }
  4043. static void ar9003_hw_get_legacy_target_powers(struct ath_hw *ah, u16 freq,
  4044. u8 *targetPowerValT2,
  4045. bool is2GHz)
  4046. {
  4047. targetPowerValT2[ALL_TARGET_LEGACY_6_24] =
  4048. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_6_24, freq,
  4049. is2GHz);
  4050. targetPowerValT2[ALL_TARGET_LEGACY_36] =
  4051. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_36, freq,
  4052. is2GHz);
  4053. targetPowerValT2[ALL_TARGET_LEGACY_48] =
  4054. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_48, freq,
  4055. is2GHz);
  4056. targetPowerValT2[ALL_TARGET_LEGACY_54] =
  4057. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_54, freq,
  4058. is2GHz);
  4059. }
  4060. static void ar9003_hw_get_cck_target_powers(struct ath_hw *ah, u16 freq,
  4061. u8 *targetPowerValT2)
  4062. {
  4063. targetPowerValT2[ALL_TARGET_LEGACY_1L_5L] =
  4064. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_1L_5L,
  4065. freq);
  4066. targetPowerValT2[ALL_TARGET_LEGACY_5S] =
  4067. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_5S, freq);
  4068. targetPowerValT2[ALL_TARGET_LEGACY_11L] =
  4069. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11L, freq);
  4070. targetPowerValT2[ALL_TARGET_LEGACY_11S] =
  4071. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11S, freq);
  4072. }
  4073. static void ar9003_hw_get_ht20_target_powers(struct ath_hw *ah, u16 freq,
  4074. u8 *targetPowerValT2, bool is2GHz)
  4075. {
  4076. targetPowerValT2[ALL_TARGET_HT20_0_8_16] =
  4077. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  4078. is2GHz);
  4079. targetPowerValT2[ALL_TARGET_HT20_1_3_9_11_17_19] =
  4080. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  4081. freq, is2GHz);
  4082. targetPowerValT2[ALL_TARGET_HT20_4] =
  4083. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  4084. is2GHz);
  4085. targetPowerValT2[ALL_TARGET_HT20_5] =
  4086. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  4087. is2GHz);
  4088. targetPowerValT2[ALL_TARGET_HT20_6] =
  4089. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  4090. is2GHz);
  4091. targetPowerValT2[ALL_TARGET_HT20_7] =
  4092. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  4093. is2GHz);
  4094. targetPowerValT2[ALL_TARGET_HT20_12] =
  4095. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  4096. is2GHz);
  4097. targetPowerValT2[ALL_TARGET_HT20_13] =
  4098. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  4099. is2GHz);
  4100. targetPowerValT2[ALL_TARGET_HT20_14] =
  4101. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  4102. is2GHz);
  4103. targetPowerValT2[ALL_TARGET_HT20_15] =
  4104. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  4105. is2GHz);
  4106. targetPowerValT2[ALL_TARGET_HT20_20] =
  4107. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  4108. is2GHz);
  4109. targetPowerValT2[ALL_TARGET_HT20_21] =
  4110. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  4111. is2GHz);
  4112. targetPowerValT2[ALL_TARGET_HT20_22] =
  4113. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  4114. is2GHz);
  4115. targetPowerValT2[ALL_TARGET_HT20_23] =
  4116. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  4117. is2GHz);
  4118. }
  4119. static void ar9003_hw_get_ht40_target_powers(struct ath_hw *ah,
  4120. u16 freq,
  4121. u8 *targetPowerValT2,
  4122. bool is2GHz)
  4123. {
  4124. /* XXX: hard code for now, need to get from eeprom struct */
  4125. u8 ht40PowerIncForPdadc = 0;
  4126. targetPowerValT2[ALL_TARGET_HT40_0_8_16] =
  4127. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  4128. is2GHz) + ht40PowerIncForPdadc;
  4129. targetPowerValT2[ALL_TARGET_HT40_1_3_9_11_17_19] =
  4130. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  4131. freq,
  4132. is2GHz) + ht40PowerIncForPdadc;
  4133. targetPowerValT2[ALL_TARGET_HT40_4] =
  4134. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  4135. is2GHz) + ht40PowerIncForPdadc;
  4136. targetPowerValT2[ALL_TARGET_HT40_5] =
  4137. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  4138. is2GHz) + ht40PowerIncForPdadc;
  4139. targetPowerValT2[ALL_TARGET_HT40_6] =
  4140. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  4141. is2GHz) + ht40PowerIncForPdadc;
  4142. targetPowerValT2[ALL_TARGET_HT40_7] =
  4143. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  4144. is2GHz) + ht40PowerIncForPdadc;
  4145. targetPowerValT2[ALL_TARGET_HT40_12] =
  4146. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  4147. is2GHz) + ht40PowerIncForPdadc;
  4148. targetPowerValT2[ALL_TARGET_HT40_13] =
  4149. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  4150. is2GHz) + ht40PowerIncForPdadc;
  4151. targetPowerValT2[ALL_TARGET_HT40_14] =
  4152. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  4153. is2GHz) + ht40PowerIncForPdadc;
  4154. targetPowerValT2[ALL_TARGET_HT40_15] =
  4155. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  4156. is2GHz) + ht40PowerIncForPdadc;
  4157. targetPowerValT2[ALL_TARGET_HT40_20] =
  4158. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  4159. is2GHz) + ht40PowerIncForPdadc;
  4160. targetPowerValT2[ALL_TARGET_HT40_21] =
  4161. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  4162. is2GHz) + ht40PowerIncForPdadc;
  4163. targetPowerValT2[ALL_TARGET_HT40_22] =
  4164. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  4165. is2GHz) + ht40PowerIncForPdadc;
  4166. targetPowerValT2[ALL_TARGET_HT40_23] =
  4167. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  4168. is2GHz) + ht40PowerIncForPdadc;
  4169. }
  4170. static void ar9003_hw_get_target_power_eeprom(struct ath_hw *ah,
  4171. struct ath9k_channel *chan,
  4172. u8 *targetPowerValT2)
  4173. {
  4174. bool is2GHz = IS_CHAN_2GHZ(chan);
  4175. unsigned int i = 0;
  4176. struct ath_common *common = ath9k_hw_common(ah);
  4177. u16 freq = chan->channel;
  4178. if (is2GHz)
  4179. ar9003_hw_get_cck_target_powers(ah, freq, targetPowerValT2);
  4180. ar9003_hw_get_legacy_target_powers(ah, freq, targetPowerValT2, is2GHz);
  4181. ar9003_hw_get_ht20_target_powers(ah, freq, targetPowerValT2, is2GHz);
  4182. if (IS_CHAN_HT40(chan))
  4183. ar9003_hw_get_ht40_target_powers(ah, freq, targetPowerValT2,
  4184. is2GHz);
  4185. for (i = 0; i < ar9300RateSize; i++) {
  4186. ath_dbg(common, EEPROM, "TPC[%02d] 0x%08x\n",
  4187. i, targetPowerValT2[i]);
  4188. }
  4189. }
  4190. static int ar9003_hw_cal_pier_get(struct ath_hw *ah,
  4191. int mode,
  4192. int ipier,
  4193. int ichain,
  4194. int *pfrequency,
  4195. int *pcorrection,
  4196. int *ptemperature, int *pvoltage)
  4197. {
  4198. u8 *pCalPier;
  4199. struct ar9300_cal_data_per_freq_op_loop *pCalPierStruct;
  4200. int is2GHz;
  4201. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4202. struct ath_common *common = ath9k_hw_common(ah);
  4203. if (ichain >= AR9300_MAX_CHAINS) {
  4204. ath_dbg(common, EEPROM,
  4205. "Invalid chain index, must be less than %d\n",
  4206. AR9300_MAX_CHAINS);
  4207. return -1;
  4208. }
  4209. if (mode) { /* 5GHz */
  4210. if (ipier >= AR9300_NUM_5G_CAL_PIERS) {
  4211. ath_dbg(common, EEPROM,
  4212. "Invalid 5GHz cal pier index, must be less than %d\n",
  4213. AR9300_NUM_5G_CAL_PIERS);
  4214. return -1;
  4215. }
  4216. pCalPier = &(eep->calFreqPier5G[ipier]);
  4217. pCalPierStruct = &(eep->calPierData5G[ichain][ipier]);
  4218. is2GHz = 0;
  4219. } else {
  4220. if (ipier >= AR9300_NUM_2G_CAL_PIERS) {
  4221. ath_dbg(common, EEPROM,
  4222. "Invalid 2GHz cal pier index, must be less than %d\n",
  4223. AR9300_NUM_2G_CAL_PIERS);
  4224. return -1;
  4225. }
  4226. pCalPier = &(eep->calFreqPier2G[ipier]);
  4227. pCalPierStruct = &(eep->calPierData2G[ichain][ipier]);
  4228. is2GHz = 1;
  4229. }
  4230. *pfrequency = ath9k_hw_fbin2freq(*pCalPier, is2GHz);
  4231. *pcorrection = pCalPierStruct->refPower;
  4232. *ptemperature = pCalPierStruct->tempMeas;
  4233. *pvoltage = pCalPierStruct->voltMeas;
  4234. return 0;
  4235. }
  4236. static int ar9003_hw_power_control_override(struct ath_hw *ah,
  4237. int frequency,
  4238. int *correction,
  4239. int *voltage, int *temperature)
  4240. {
  4241. int tempSlope = 0;
  4242. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4243. int f[8], t[8], i;
  4244. REG_RMW(ah, AR_PHY_TPC_11_B0,
  4245. (correction[0] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4246. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4247. if (ah->caps.tx_chainmask & BIT(1))
  4248. REG_RMW(ah, AR_PHY_TPC_11_B1,
  4249. (correction[1] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4250. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4251. if (ah->caps.tx_chainmask & BIT(2))
  4252. REG_RMW(ah, AR_PHY_TPC_11_B2,
  4253. (correction[2] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4254. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4255. /* enable open loop power control on chip */
  4256. REG_RMW(ah, AR_PHY_TPC_6_B0,
  4257. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4258. AR_PHY_TPC_6_ERROR_EST_MODE);
  4259. if (ah->caps.tx_chainmask & BIT(1))
  4260. REG_RMW(ah, AR_PHY_TPC_6_B1,
  4261. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4262. AR_PHY_TPC_6_ERROR_EST_MODE);
  4263. if (ah->caps.tx_chainmask & BIT(2))
  4264. REG_RMW(ah, AR_PHY_TPC_6_B2,
  4265. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4266. AR_PHY_TPC_6_ERROR_EST_MODE);
  4267. /*
  4268. * enable temperature compensation
  4269. * Need to use register names
  4270. */
  4271. if (frequency < 4000)
  4272. tempSlope = eep->modalHeader2G.tempSlope;
  4273. else if ((eep->baseEepHeader.miscConfiguration & 0x20) != 0) {
  4274. for (i = 0; i < 8; i++) {
  4275. t[i] = eep->base_ext1.tempslopextension[i];
  4276. f[i] = FBIN2FREQ(eep->calFreqPier5G[i], 0);
  4277. }
  4278. tempSlope = ar9003_hw_power_interpolate((s32) frequency,
  4279. f, t, 8);
  4280. } else if (eep->base_ext2.tempSlopeLow != 0) {
  4281. t[0] = eep->base_ext2.tempSlopeLow;
  4282. f[0] = 5180;
  4283. t[1] = eep->modalHeader5G.tempSlope;
  4284. f[1] = 5500;
  4285. t[2] = eep->base_ext2.tempSlopeHigh;
  4286. f[2] = 5785;
  4287. tempSlope = ar9003_hw_power_interpolate((s32) frequency,
  4288. f, t, 3);
  4289. } else
  4290. tempSlope = eep->modalHeader5G.tempSlope;
  4291. REG_RMW_FIELD(ah, AR_PHY_TPC_19, AR_PHY_TPC_19_ALPHA_THERM, tempSlope);
  4292. if (AR_SREV_9462_20(ah))
  4293. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
  4294. AR_PHY_TPC_19_B1_ALPHA_THERM, tempSlope);
  4295. REG_RMW_FIELD(ah, AR_PHY_TPC_18, AR_PHY_TPC_18_THERM_CAL_VALUE,
  4296. temperature[0]);
  4297. return 0;
  4298. }
  4299. /* Apply the recorded correction values. */
  4300. static int ar9003_hw_calibration_apply(struct ath_hw *ah, int frequency)
  4301. {
  4302. int ichain, ipier, npier;
  4303. int mode;
  4304. int lfrequency[AR9300_MAX_CHAINS],
  4305. lcorrection[AR9300_MAX_CHAINS],
  4306. ltemperature[AR9300_MAX_CHAINS], lvoltage[AR9300_MAX_CHAINS];
  4307. int hfrequency[AR9300_MAX_CHAINS],
  4308. hcorrection[AR9300_MAX_CHAINS],
  4309. htemperature[AR9300_MAX_CHAINS], hvoltage[AR9300_MAX_CHAINS];
  4310. int fdiff;
  4311. int correction[AR9300_MAX_CHAINS],
  4312. voltage[AR9300_MAX_CHAINS], temperature[AR9300_MAX_CHAINS];
  4313. int pfrequency, pcorrection, ptemperature, pvoltage;
  4314. struct ath_common *common = ath9k_hw_common(ah);
  4315. mode = (frequency >= 4000);
  4316. if (mode)
  4317. npier = AR9300_NUM_5G_CAL_PIERS;
  4318. else
  4319. npier = AR9300_NUM_2G_CAL_PIERS;
  4320. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4321. lfrequency[ichain] = 0;
  4322. hfrequency[ichain] = 100000;
  4323. }
  4324. /* identify best lower and higher frequency calibration measurement */
  4325. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4326. for (ipier = 0; ipier < npier; ipier++) {
  4327. if (!ar9003_hw_cal_pier_get(ah, mode, ipier, ichain,
  4328. &pfrequency, &pcorrection,
  4329. &ptemperature, &pvoltage)) {
  4330. fdiff = frequency - pfrequency;
  4331. /*
  4332. * this measurement is higher than
  4333. * our desired frequency
  4334. */
  4335. if (fdiff <= 0) {
  4336. if (hfrequency[ichain] <= 0 ||
  4337. hfrequency[ichain] >= 100000 ||
  4338. fdiff >
  4339. (frequency - hfrequency[ichain])) {
  4340. /*
  4341. * new best higher
  4342. * frequency measurement
  4343. */
  4344. hfrequency[ichain] = pfrequency;
  4345. hcorrection[ichain] =
  4346. pcorrection;
  4347. htemperature[ichain] =
  4348. ptemperature;
  4349. hvoltage[ichain] = pvoltage;
  4350. }
  4351. }
  4352. if (fdiff >= 0) {
  4353. if (lfrequency[ichain] <= 0
  4354. || fdiff <
  4355. (frequency - lfrequency[ichain])) {
  4356. /*
  4357. * new best lower
  4358. * frequency measurement
  4359. */
  4360. lfrequency[ichain] = pfrequency;
  4361. lcorrection[ichain] =
  4362. pcorrection;
  4363. ltemperature[ichain] =
  4364. ptemperature;
  4365. lvoltage[ichain] = pvoltage;
  4366. }
  4367. }
  4368. }
  4369. }
  4370. }
  4371. /* interpolate */
  4372. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4373. ath_dbg(common, EEPROM, "ch=%d f=%d low=%d %d h=%d %d\n",
  4374. ichain, frequency, lfrequency[ichain],
  4375. lcorrection[ichain], hfrequency[ichain],
  4376. hcorrection[ichain]);
  4377. /* they're the same, so just pick one */
  4378. if (hfrequency[ichain] == lfrequency[ichain]) {
  4379. correction[ichain] = lcorrection[ichain];
  4380. voltage[ichain] = lvoltage[ichain];
  4381. temperature[ichain] = ltemperature[ichain];
  4382. }
  4383. /* the low frequency is good */
  4384. else if (frequency - lfrequency[ichain] < 1000) {
  4385. /* so is the high frequency, interpolate */
  4386. if (hfrequency[ichain] - frequency < 1000) {
  4387. correction[ichain] = interpolate(frequency,
  4388. lfrequency[ichain],
  4389. hfrequency[ichain],
  4390. lcorrection[ichain],
  4391. hcorrection[ichain]);
  4392. temperature[ichain] = interpolate(frequency,
  4393. lfrequency[ichain],
  4394. hfrequency[ichain],
  4395. ltemperature[ichain],
  4396. htemperature[ichain]);
  4397. voltage[ichain] = interpolate(frequency,
  4398. lfrequency[ichain],
  4399. hfrequency[ichain],
  4400. lvoltage[ichain],
  4401. hvoltage[ichain]);
  4402. }
  4403. /* only low is good, use it */
  4404. else {
  4405. correction[ichain] = lcorrection[ichain];
  4406. temperature[ichain] = ltemperature[ichain];
  4407. voltage[ichain] = lvoltage[ichain];
  4408. }
  4409. }
  4410. /* only high is good, use it */
  4411. else if (hfrequency[ichain] - frequency < 1000) {
  4412. correction[ichain] = hcorrection[ichain];
  4413. temperature[ichain] = htemperature[ichain];
  4414. voltage[ichain] = hvoltage[ichain];
  4415. } else { /* nothing is good, presume 0???? */
  4416. correction[ichain] = 0;
  4417. temperature[ichain] = 0;
  4418. voltage[ichain] = 0;
  4419. }
  4420. }
  4421. ar9003_hw_power_control_override(ah, frequency, correction, voltage,
  4422. temperature);
  4423. ath_dbg(common, EEPROM,
  4424. "for frequency=%d, calibration correction = %d %d %d\n",
  4425. frequency, correction[0], correction[1], correction[2]);
  4426. return 0;
  4427. }
  4428. static u16 ar9003_hw_get_direct_edge_power(struct ar9300_eeprom *eep,
  4429. int idx,
  4430. int edge,
  4431. bool is2GHz)
  4432. {
  4433. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4434. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4435. if (is2GHz)
  4436. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge]);
  4437. else
  4438. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge]);
  4439. }
  4440. static u16 ar9003_hw_get_indirect_edge_power(struct ar9300_eeprom *eep,
  4441. int idx,
  4442. unsigned int edge,
  4443. u16 freq,
  4444. bool is2GHz)
  4445. {
  4446. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4447. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4448. u8 *ctl_freqbin = is2GHz ?
  4449. &eep->ctl_freqbin_2G[idx][0] :
  4450. &eep->ctl_freqbin_5G[idx][0];
  4451. if (is2GHz) {
  4452. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 1) < freq &&
  4453. CTL_EDGE_FLAGS(ctl_2g[idx].ctlEdges[edge - 1]))
  4454. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge - 1]);
  4455. } else {
  4456. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 0) < freq &&
  4457. CTL_EDGE_FLAGS(ctl_5g[idx].ctlEdges[edge - 1]))
  4458. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge - 1]);
  4459. }
  4460. return MAX_RATE_POWER;
  4461. }
  4462. /*
  4463. * Find the maximum conformance test limit for the given channel and CTL info
  4464. */
  4465. static u16 ar9003_hw_get_max_edge_power(struct ar9300_eeprom *eep,
  4466. u16 freq, int idx, bool is2GHz)
  4467. {
  4468. u16 twiceMaxEdgePower = MAX_RATE_POWER;
  4469. u8 *ctl_freqbin = is2GHz ?
  4470. &eep->ctl_freqbin_2G[idx][0] :
  4471. &eep->ctl_freqbin_5G[idx][0];
  4472. u16 num_edges = is2GHz ?
  4473. AR9300_NUM_BAND_EDGES_2G : AR9300_NUM_BAND_EDGES_5G;
  4474. unsigned int edge;
  4475. /* Get the edge power */
  4476. for (edge = 0;
  4477. (edge < num_edges) && (ctl_freqbin[edge] != AR5416_BCHAN_UNUSED);
  4478. edge++) {
  4479. /*
  4480. * If there's an exact channel match or an inband flag set
  4481. * on the lower channel use the given rdEdgePower
  4482. */
  4483. if (freq == ath9k_hw_fbin2freq(ctl_freqbin[edge], is2GHz)) {
  4484. twiceMaxEdgePower =
  4485. ar9003_hw_get_direct_edge_power(eep, idx,
  4486. edge, is2GHz);
  4487. break;
  4488. } else if ((edge > 0) &&
  4489. (freq < ath9k_hw_fbin2freq(ctl_freqbin[edge],
  4490. is2GHz))) {
  4491. twiceMaxEdgePower =
  4492. ar9003_hw_get_indirect_edge_power(eep, idx,
  4493. edge, freq,
  4494. is2GHz);
  4495. /*
  4496. * Leave loop - no more affecting edges possible in
  4497. * this monotonic increasing list
  4498. */
  4499. break;
  4500. }
  4501. }
  4502. return twiceMaxEdgePower;
  4503. }
  4504. static void ar9003_hw_set_power_per_rate_table(struct ath_hw *ah,
  4505. struct ath9k_channel *chan,
  4506. u8 *pPwrArray, u16 cfgCtl,
  4507. u8 antenna_reduction,
  4508. u16 powerLimit)
  4509. {
  4510. struct ath_common *common = ath9k_hw_common(ah);
  4511. struct ar9300_eeprom *pEepData = &ah->eeprom.ar9300_eep;
  4512. u16 twiceMaxEdgePower;
  4513. int i;
  4514. u16 scaledPower = 0, minCtlPower;
  4515. static const u16 ctlModesFor11a[] = {
  4516. CTL_11A, CTL_5GHT20, CTL_11A_EXT, CTL_5GHT40
  4517. };
  4518. static const u16 ctlModesFor11g[] = {
  4519. CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT,
  4520. CTL_11G_EXT, CTL_2GHT40
  4521. };
  4522. u16 numCtlModes;
  4523. const u16 *pCtlMode;
  4524. u16 ctlMode, freq;
  4525. struct chan_centers centers;
  4526. u8 *ctlIndex;
  4527. u8 ctlNum;
  4528. u16 twiceMinEdgePower;
  4529. bool is2ghz = IS_CHAN_2GHZ(chan);
  4530. ath9k_hw_get_channel_centers(ah, chan, &centers);
  4531. scaledPower = ath9k_hw_get_scaled_power(ah, powerLimit,
  4532. antenna_reduction);
  4533. if (is2ghz) {
  4534. /* Setup for CTL modes */
  4535. /* CTL_11B, CTL_11G, CTL_2GHT20 */
  4536. numCtlModes =
  4537. ARRAY_SIZE(ctlModesFor11g) -
  4538. SUB_NUM_CTL_MODES_AT_2G_40;
  4539. pCtlMode = ctlModesFor11g;
  4540. if (IS_CHAN_HT40(chan))
  4541. /* All 2G CTL's */
  4542. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  4543. } else {
  4544. /* Setup for CTL modes */
  4545. /* CTL_11A, CTL_5GHT20 */
  4546. numCtlModes = ARRAY_SIZE(ctlModesFor11a) -
  4547. SUB_NUM_CTL_MODES_AT_5G_40;
  4548. pCtlMode = ctlModesFor11a;
  4549. if (IS_CHAN_HT40(chan))
  4550. /* All 5G CTL's */
  4551. numCtlModes = ARRAY_SIZE(ctlModesFor11a);
  4552. }
  4553. /*
  4554. * For MIMO, need to apply regulatory caps individually across
  4555. * dynamically running modes: CCK, OFDM, HT20, HT40
  4556. *
  4557. * The outer loop walks through each possible applicable runtime mode.
  4558. * The inner loop walks through each ctlIndex entry in EEPROM.
  4559. * The ctl value is encoded as [7:4] == test group, [3:0] == test mode.
  4560. */
  4561. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  4562. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  4563. (pCtlMode[ctlMode] == CTL_2GHT40);
  4564. if (isHt40CtlMode)
  4565. freq = centers.synth_center;
  4566. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  4567. freq = centers.ext_center;
  4568. else
  4569. freq = centers.ctl_center;
  4570. ath_dbg(common, REGULATORY,
  4571. "LOOP-Mode ctlMode %d < %d, isHt40CtlMode %d, EXT_ADDITIVE %d\n",
  4572. ctlMode, numCtlModes, isHt40CtlMode,
  4573. (pCtlMode[ctlMode] & EXT_ADDITIVE));
  4574. /* walk through each CTL index stored in EEPROM */
  4575. if (is2ghz) {
  4576. ctlIndex = pEepData->ctlIndex_2G;
  4577. ctlNum = AR9300_NUM_CTLS_2G;
  4578. } else {
  4579. ctlIndex = pEepData->ctlIndex_5G;
  4580. ctlNum = AR9300_NUM_CTLS_5G;
  4581. }
  4582. twiceMaxEdgePower = MAX_RATE_POWER;
  4583. for (i = 0; (i < ctlNum) && ctlIndex[i]; i++) {
  4584. ath_dbg(common, REGULATORY,
  4585. "LOOP-Ctlidx %d: cfgCtl 0x%2.2x pCtlMode 0x%2.2x ctlIndex 0x%2.2x chan %d\n",
  4586. i, cfgCtl, pCtlMode[ctlMode], ctlIndex[i],
  4587. chan->channel);
  4588. /*
  4589. * compare test group from regulatory
  4590. * channel list with test mode from pCtlMode
  4591. * list
  4592. */
  4593. if ((((cfgCtl & ~CTL_MODE_M) |
  4594. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4595. ctlIndex[i]) ||
  4596. (((cfgCtl & ~CTL_MODE_M) |
  4597. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4598. ((ctlIndex[i] & CTL_MODE_M) |
  4599. SD_NO_CTL))) {
  4600. twiceMinEdgePower =
  4601. ar9003_hw_get_max_edge_power(pEepData,
  4602. freq, i,
  4603. is2ghz);
  4604. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL)
  4605. /*
  4606. * Find the minimum of all CTL
  4607. * edge powers that apply to
  4608. * this channel
  4609. */
  4610. twiceMaxEdgePower =
  4611. min(twiceMaxEdgePower,
  4612. twiceMinEdgePower);
  4613. else {
  4614. /* specific */
  4615. twiceMaxEdgePower = twiceMinEdgePower;
  4616. break;
  4617. }
  4618. }
  4619. }
  4620. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  4621. ath_dbg(common, REGULATORY,
  4622. "SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n",
  4623. ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower,
  4624. scaledPower, minCtlPower);
  4625. /* Apply ctl mode to correct target power set */
  4626. switch (pCtlMode[ctlMode]) {
  4627. case CTL_11B:
  4628. for (i = ALL_TARGET_LEGACY_1L_5L;
  4629. i <= ALL_TARGET_LEGACY_11S; i++)
  4630. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4631. minCtlPower);
  4632. break;
  4633. case CTL_11A:
  4634. case CTL_11G:
  4635. for (i = ALL_TARGET_LEGACY_6_24;
  4636. i <= ALL_TARGET_LEGACY_54; i++)
  4637. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4638. minCtlPower);
  4639. break;
  4640. case CTL_5GHT20:
  4641. case CTL_2GHT20:
  4642. for (i = ALL_TARGET_HT20_0_8_16;
  4643. i <= ALL_TARGET_HT20_23; i++)
  4644. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4645. minCtlPower);
  4646. break;
  4647. case CTL_5GHT40:
  4648. case CTL_2GHT40:
  4649. for (i = ALL_TARGET_HT40_0_8_16;
  4650. i <= ALL_TARGET_HT40_23; i++)
  4651. pPwrArray[i] = (u8)min((u16)pPwrArray[i],
  4652. minCtlPower);
  4653. break;
  4654. default:
  4655. break;
  4656. }
  4657. } /* end ctl mode checking */
  4658. }
  4659. static inline u8 mcsidx_to_tgtpwridx(unsigned int mcs_idx, u8 base_pwridx)
  4660. {
  4661. u8 mod_idx = mcs_idx % 8;
  4662. if (mod_idx <= 3)
  4663. return mod_idx ? (base_pwridx + 1) : base_pwridx;
  4664. else
  4665. return base_pwridx + 4 * (mcs_idx / 8) + mod_idx - 2;
  4666. }
  4667. static void ath9k_hw_ar9300_set_txpower(struct ath_hw *ah,
  4668. struct ath9k_channel *chan, u16 cfgCtl,
  4669. u8 twiceAntennaReduction,
  4670. u8 powerLimit, bool test)
  4671. {
  4672. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  4673. struct ath_common *common = ath9k_hw_common(ah);
  4674. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4675. struct ar9300_modal_eep_header *modal_hdr;
  4676. u8 targetPowerValT2[ar9300RateSize];
  4677. u8 target_power_val_t2_eep[ar9300RateSize];
  4678. unsigned int i = 0, paprd_scale_factor = 0;
  4679. u8 pwr_idx, min_pwridx = 0;
  4680. memset(targetPowerValT2, 0 , sizeof(targetPowerValT2));
  4681. /*
  4682. * Get target powers from EEPROM - our baseline for TX Power
  4683. */
  4684. ar9003_hw_get_target_power_eeprom(ah, chan, targetPowerValT2);
  4685. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) {
  4686. if (IS_CHAN_2GHZ(chan))
  4687. modal_hdr = &eep->modalHeader2G;
  4688. else
  4689. modal_hdr = &eep->modalHeader5G;
  4690. ah->paprd_ratemask =
  4691. le32_to_cpu(modal_hdr->papdRateMaskHt20) &
  4692. AR9300_PAPRD_RATE_MASK;
  4693. ah->paprd_ratemask_ht40 =
  4694. le32_to_cpu(modal_hdr->papdRateMaskHt40) &
  4695. AR9300_PAPRD_RATE_MASK;
  4696. paprd_scale_factor = ar9003_get_paprd_scale_factor(ah, chan);
  4697. min_pwridx = IS_CHAN_HT40(chan) ? ALL_TARGET_HT40_0_8_16 :
  4698. ALL_TARGET_HT20_0_8_16;
  4699. if (!ah->paprd_table_write_done) {
  4700. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4701. sizeof(targetPowerValT2));
  4702. for (i = 0; i < 24; i++) {
  4703. pwr_idx = mcsidx_to_tgtpwridx(i, min_pwridx);
  4704. if (ah->paprd_ratemask & (1 << i)) {
  4705. if (targetPowerValT2[pwr_idx] &&
  4706. targetPowerValT2[pwr_idx] ==
  4707. target_power_val_t2_eep[pwr_idx])
  4708. targetPowerValT2[pwr_idx] -=
  4709. paprd_scale_factor;
  4710. }
  4711. }
  4712. }
  4713. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4714. sizeof(targetPowerValT2));
  4715. }
  4716. ar9003_hw_set_power_per_rate_table(ah, chan,
  4717. targetPowerValT2, cfgCtl,
  4718. twiceAntennaReduction,
  4719. powerLimit);
  4720. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) {
  4721. for (i = 0; i < ar9300RateSize; i++) {
  4722. if ((ah->paprd_ratemask & (1 << i)) &&
  4723. (abs(targetPowerValT2[i] -
  4724. target_power_val_t2_eep[i]) >
  4725. paprd_scale_factor)) {
  4726. ah->paprd_ratemask &= ~(1 << i);
  4727. ath_dbg(common, EEPROM,
  4728. "paprd disabled for mcs %d\n", i);
  4729. }
  4730. }
  4731. }
  4732. regulatory->max_power_level = 0;
  4733. for (i = 0; i < ar9300RateSize; i++) {
  4734. if (targetPowerValT2[i] > regulatory->max_power_level)
  4735. regulatory->max_power_level = targetPowerValT2[i];
  4736. }
  4737. ath9k_hw_update_regulatory_maxpower(ah);
  4738. if (test)
  4739. return;
  4740. for (i = 0; i < ar9300RateSize; i++) {
  4741. ath_dbg(common, EEPROM, "TPC[%02d] 0x%08x\n",
  4742. i, targetPowerValT2[i]);
  4743. }
  4744. /* Write target power array to registers */
  4745. ar9003_hw_tx_power_regwrite(ah, targetPowerValT2);
  4746. ar9003_hw_calibration_apply(ah, chan->channel);
  4747. if (IS_CHAN_2GHZ(chan)) {
  4748. if (IS_CHAN_HT40(chan))
  4749. i = ALL_TARGET_HT40_0_8_16;
  4750. else
  4751. i = ALL_TARGET_HT20_0_8_16;
  4752. } else {
  4753. if (IS_CHAN_HT40(chan))
  4754. i = ALL_TARGET_HT40_7;
  4755. else
  4756. i = ALL_TARGET_HT20_7;
  4757. }
  4758. ah->paprd_target_power = targetPowerValT2[i];
  4759. }
  4760. static u16 ath9k_hw_ar9300_get_spur_channel(struct ath_hw *ah,
  4761. u16 i, bool is2GHz)
  4762. {
  4763. return AR_NO_SPUR;
  4764. }
  4765. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah)
  4766. {
  4767. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4768. return (eep->baseEepHeader.txrxgain >> 4) & 0xf; /* bits 7:4 */
  4769. }
  4770. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah)
  4771. {
  4772. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4773. return (eep->baseEepHeader.txrxgain) & 0xf; /* bits 3:0 */
  4774. }
  4775. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is2ghz)
  4776. {
  4777. return ar9003_modal_header(ah, is2ghz)->spurChans;
  4778. }
  4779. unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
  4780. struct ath9k_channel *chan)
  4781. {
  4782. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4783. if (IS_CHAN_2GHZ(chan))
  4784. return MS(le32_to_cpu(eep->modalHeader2G.papdRateMaskHt20),
  4785. AR9300_PAPRD_SCALE_1);
  4786. else {
  4787. if (chan->channel >= 5700)
  4788. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt20),
  4789. AR9300_PAPRD_SCALE_1);
  4790. else if (chan->channel >= 5400)
  4791. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4792. AR9300_PAPRD_SCALE_2);
  4793. else
  4794. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4795. AR9300_PAPRD_SCALE_1);
  4796. }
  4797. }
  4798. const struct eeprom_ops eep_ar9300_ops = {
  4799. .check_eeprom = ath9k_hw_ar9300_check_eeprom,
  4800. .get_eeprom = ath9k_hw_ar9300_get_eeprom,
  4801. .fill_eeprom = ath9k_hw_ar9300_fill_eeprom,
  4802. .dump_eeprom = ath9k_hw_ar9003_dump_eeprom,
  4803. .get_eeprom_ver = ath9k_hw_ar9300_get_eeprom_ver,
  4804. .get_eeprom_rev = ath9k_hw_ar9300_get_eeprom_rev,
  4805. .set_board_values = ath9k_hw_ar9300_set_board_values,
  4806. .set_addac = ath9k_hw_ar9300_set_addac,
  4807. .set_txpower = ath9k_hw_ar9300_set_txpower,
  4808. .get_spur_channel = ath9k_hw_ar9300_get_spur_channel
  4809. };