smsc95xx.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include <linux/slab.h>
  31. #include "smsc95xx.h"
  32. #define SMSC_CHIPNAME "smsc95xx"
  33. #define SMSC_DRIVER_VERSION "1.0.4"
  34. #define HS_USB_PKT_SIZE (512)
  35. #define FS_USB_PKT_SIZE (64)
  36. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  37. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  38. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  39. #define MAX_SINGLE_PACKET_SIZE (2048)
  40. #define LAN95XX_EEPROM_MAGIC (0x9500)
  41. #define EEPROM_MAC_OFFSET (0x01)
  42. #define DEFAULT_TX_CSUM_ENABLE (true)
  43. #define DEFAULT_RX_CSUM_ENABLE (true)
  44. #define SMSC95XX_INTERNAL_PHY_ID (1)
  45. #define SMSC95XX_TX_OVERHEAD (8)
  46. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  47. #define SUPPORTED_WAKE (WAKE_MAGIC)
  48. #define check_warn(ret, fmt, args...) \
  49. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  50. #define check_warn_return(ret, fmt, args...) \
  51. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  52. #define check_warn_goto_done(ret, fmt, args...) \
  53. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  54. struct smsc95xx_priv {
  55. u32 mac_cr;
  56. u32 hash_hi;
  57. u32 hash_lo;
  58. u32 wolopts;
  59. spinlock_t mac_cr_lock;
  60. };
  61. struct usb_context {
  62. struct usb_ctrlrequest req;
  63. struct usbnet *dev;
  64. };
  65. static bool turbo_mode = true;
  66. module_param(turbo_mode, bool, 0644);
  67. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  68. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  69. u32 *data)
  70. {
  71. u32 *buf = kmalloc(4, GFP_KERNEL);
  72. int ret;
  73. BUG_ON(!dev);
  74. if (!buf)
  75. return -ENOMEM;
  76. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  77. USB_VENDOR_REQUEST_READ_REGISTER,
  78. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  79. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  80. if (unlikely(ret < 0))
  81. netdev_warn(dev->net, "Failed to read register index 0x%08x\n", index);
  82. le32_to_cpus(buf);
  83. *data = *buf;
  84. kfree(buf);
  85. return ret;
  86. }
  87. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  88. u32 data)
  89. {
  90. u32 *buf = kmalloc(4, GFP_KERNEL);
  91. int ret;
  92. BUG_ON(!dev);
  93. if (!buf)
  94. return -ENOMEM;
  95. *buf = data;
  96. cpu_to_le32s(buf);
  97. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  98. USB_VENDOR_REQUEST_WRITE_REGISTER,
  99. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  100. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  101. if (unlikely(ret < 0))
  102. netdev_warn(dev->net, "Failed to write register index 0x%08x\n", index);
  103. kfree(buf);
  104. return ret;
  105. }
  106. static int smsc95xx_set_feature(struct usbnet *dev, u32 feature)
  107. {
  108. if (WARN_ON_ONCE(!dev))
  109. return -EINVAL;
  110. cpu_to_le32s(&feature);
  111. return usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  112. USB_REQ_SET_FEATURE, USB_RECIP_DEVICE, feature, 0, NULL, 0,
  113. USB_CTRL_SET_TIMEOUT);
  114. }
  115. static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature)
  116. {
  117. if (WARN_ON_ONCE(!dev))
  118. return -EINVAL;
  119. cpu_to_le32s(&feature);
  120. return usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  121. USB_REQ_CLEAR_FEATURE, USB_RECIP_DEVICE, feature, 0, NULL, 0,
  122. USB_CTRL_SET_TIMEOUT);
  123. }
  124. /* Loop until the read is completed with timeout
  125. * called with phy_mutex held */
  126. static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  127. {
  128. unsigned long start_time = jiffies;
  129. u32 val;
  130. int ret;
  131. do {
  132. ret = smsc95xx_read_reg(dev, MII_ADDR, &val);
  133. check_warn_return(ret, "Error reading MII_ACCESS");
  134. if (!(val & MII_BUSY_))
  135. return 0;
  136. } while (!time_after(jiffies, start_time + HZ));
  137. return -EIO;
  138. }
  139. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  140. {
  141. struct usbnet *dev = netdev_priv(netdev);
  142. u32 val, addr;
  143. int ret;
  144. mutex_lock(&dev->phy_mutex);
  145. /* confirm MII not busy */
  146. ret = smsc95xx_phy_wait_not_busy(dev);
  147. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read");
  148. /* set the address, index & direction (read from PHY) */
  149. phy_id &= dev->mii.phy_id_mask;
  150. idx &= dev->mii.reg_num_mask;
  151. addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
  152. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  153. check_warn_goto_done(ret, "Error writing MII_ADDR");
  154. ret = smsc95xx_phy_wait_not_busy(dev);
  155. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  156. ret = smsc95xx_read_reg(dev, MII_DATA, &val);
  157. check_warn_goto_done(ret, "Error reading MII_DATA");
  158. ret = (u16)(val & 0xFFFF);
  159. done:
  160. mutex_unlock(&dev->phy_mutex);
  161. return ret;
  162. }
  163. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  164. int regval)
  165. {
  166. struct usbnet *dev = netdev_priv(netdev);
  167. u32 val, addr;
  168. int ret;
  169. mutex_lock(&dev->phy_mutex);
  170. /* confirm MII not busy */
  171. ret = smsc95xx_phy_wait_not_busy(dev);
  172. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write");
  173. val = regval;
  174. ret = smsc95xx_write_reg(dev, MII_DATA, val);
  175. check_warn_goto_done(ret, "Error writing MII_DATA");
  176. /* set the address, index & direction (write to PHY) */
  177. phy_id &= dev->mii.phy_id_mask;
  178. idx &= dev->mii.reg_num_mask;
  179. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
  180. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  181. check_warn_goto_done(ret, "Error writing MII_ADDR");
  182. ret = smsc95xx_phy_wait_not_busy(dev);
  183. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  184. done:
  185. mutex_unlock(&dev->phy_mutex);
  186. }
  187. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  188. {
  189. unsigned long start_time = jiffies;
  190. u32 val;
  191. int ret;
  192. do {
  193. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  194. check_warn_return(ret, "Error reading E2P_CMD");
  195. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  196. break;
  197. udelay(40);
  198. } while (!time_after(jiffies, start_time + HZ));
  199. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  200. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  201. return -EIO;
  202. }
  203. return 0;
  204. }
  205. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  206. {
  207. unsigned long start_time = jiffies;
  208. u32 val;
  209. int ret;
  210. do {
  211. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  212. check_warn_return(ret, "Error reading E2P_CMD");
  213. if (!(val & E2P_CMD_BUSY_))
  214. return 0;
  215. udelay(40);
  216. } while (!time_after(jiffies, start_time + HZ));
  217. netdev_warn(dev->net, "EEPROM is busy\n");
  218. return -EIO;
  219. }
  220. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  221. u8 *data)
  222. {
  223. u32 val;
  224. int i, ret;
  225. BUG_ON(!dev);
  226. BUG_ON(!data);
  227. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  228. if (ret)
  229. return ret;
  230. for (i = 0; i < length; i++) {
  231. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  232. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  233. check_warn_return(ret, "Error writing E2P_CMD");
  234. ret = smsc95xx_wait_eeprom(dev);
  235. if (ret < 0)
  236. return ret;
  237. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  238. check_warn_return(ret, "Error reading E2P_DATA");
  239. data[i] = val & 0xFF;
  240. offset++;
  241. }
  242. return 0;
  243. }
  244. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  245. u8 *data)
  246. {
  247. u32 val;
  248. int i, ret;
  249. BUG_ON(!dev);
  250. BUG_ON(!data);
  251. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  252. if (ret)
  253. return ret;
  254. /* Issue write/erase enable command */
  255. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  256. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  257. check_warn_return(ret, "Error writing E2P_DATA");
  258. ret = smsc95xx_wait_eeprom(dev);
  259. if (ret < 0)
  260. return ret;
  261. for (i = 0; i < length; i++) {
  262. /* Fill data register */
  263. val = data[i];
  264. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  265. check_warn_return(ret, "Error writing E2P_DATA");
  266. /* Send "write" command */
  267. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  268. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  269. check_warn_return(ret, "Error writing E2P_CMD");
  270. ret = smsc95xx_wait_eeprom(dev);
  271. if (ret < 0)
  272. return ret;
  273. offset++;
  274. }
  275. return 0;
  276. }
  277. static void smsc95xx_async_cmd_callback(struct urb *urb)
  278. {
  279. struct usb_context *usb_context = urb->context;
  280. struct usbnet *dev = usb_context->dev;
  281. int status = urb->status;
  282. check_warn(status, "async callback failed with %d\n", status);
  283. kfree(usb_context);
  284. usb_free_urb(urb);
  285. }
  286. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  287. u32 *data)
  288. {
  289. struct usb_context *usb_context;
  290. int status;
  291. struct urb *urb;
  292. const u16 size = 4;
  293. urb = usb_alloc_urb(0, GFP_ATOMIC);
  294. if (!urb) {
  295. netdev_warn(dev->net, "Error allocating URB\n");
  296. return -ENOMEM;
  297. }
  298. usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC);
  299. if (usb_context == NULL) {
  300. netdev_warn(dev->net, "Error allocating control msg\n");
  301. usb_free_urb(urb);
  302. return -ENOMEM;
  303. }
  304. usb_context->req.bRequestType =
  305. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
  306. usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER;
  307. usb_context->req.wValue = 00;
  308. usb_context->req.wIndex = cpu_to_le16(index);
  309. usb_context->req.wLength = cpu_to_le16(size);
  310. usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0),
  311. (void *)&usb_context->req, data, size,
  312. smsc95xx_async_cmd_callback,
  313. (void *)usb_context);
  314. status = usb_submit_urb(urb, GFP_ATOMIC);
  315. if (status < 0) {
  316. netdev_warn(dev->net, "Error submitting control msg, sts=%d\n",
  317. status);
  318. kfree(usb_context);
  319. usb_free_urb(urb);
  320. }
  321. return status;
  322. }
  323. /* returns hash bit number for given MAC address
  324. * example:
  325. * 01 00 5E 00 00 01 -> returns bit number 31 */
  326. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  327. {
  328. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  329. }
  330. static void smsc95xx_set_multicast(struct net_device *netdev)
  331. {
  332. struct usbnet *dev = netdev_priv(netdev);
  333. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  334. unsigned long flags;
  335. int ret;
  336. pdata->hash_hi = 0;
  337. pdata->hash_lo = 0;
  338. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  339. if (dev->net->flags & IFF_PROMISC) {
  340. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  341. pdata->mac_cr |= MAC_CR_PRMS_;
  342. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  343. } else if (dev->net->flags & IFF_ALLMULTI) {
  344. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  345. pdata->mac_cr |= MAC_CR_MCPAS_;
  346. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  347. } else if (!netdev_mc_empty(dev->net)) {
  348. struct netdev_hw_addr *ha;
  349. pdata->mac_cr |= MAC_CR_HPFILT_;
  350. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  351. netdev_for_each_mc_addr(ha, netdev) {
  352. u32 bitnum = smsc95xx_hash(ha->addr);
  353. u32 mask = 0x01 << (bitnum & 0x1F);
  354. if (bitnum & 0x20)
  355. pdata->hash_hi |= mask;
  356. else
  357. pdata->hash_lo |= mask;
  358. }
  359. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  360. pdata->hash_hi, pdata->hash_lo);
  361. } else {
  362. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  363. pdata->mac_cr &=
  364. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  365. }
  366. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  367. /* Initiate async writes, as we can't wait for completion here */
  368. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  369. check_warn(ret, "failed to initiate async write to HASHH");
  370. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  371. check_warn(ret, "failed to initiate async write to HASHL");
  372. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  373. check_warn(ret, "failed to initiate async write to MAC_CR");
  374. }
  375. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  376. u16 lcladv, u16 rmtadv)
  377. {
  378. u32 flow, afc_cfg = 0;
  379. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  380. check_warn_return(ret, "Error reading AFC_CFG");
  381. if (duplex == DUPLEX_FULL) {
  382. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  383. if (cap & FLOW_CTRL_RX)
  384. flow = 0xFFFF0002;
  385. else
  386. flow = 0;
  387. if (cap & FLOW_CTRL_TX)
  388. afc_cfg |= 0xF;
  389. else
  390. afc_cfg &= ~0xF;
  391. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  392. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  393. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  394. } else {
  395. netif_dbg(dev, link, dev->net, "half duplex\n");
  396. flow = 0;
  397. afc_cfg |= 0xF;
  398. }
  399. ret = smsc95xx_write_reg(dev, FLOW, flow);
  400. check_warn_return(ret, "Error writing FLOW");
  401. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  402. check_warn_return(ret, "Error writing AFC_CFG");
  403. return 0;
  404. }
  405. static int smsc95xx_link_reset(struct usbnet *dev)
  406. {
  407. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  408. struct mii_if_info *mii = &dev->mii;
  409. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  410. unsigned long flags;
  411. u16 lcladv, rmtadv;
  412. int ret;
  413. /* clear interrupt status */
  414. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  415. check_warn_return(ret, "Error reading PHY_INT_SRC");
  416. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  417. check_warn_return(ret, "Error writing INT_STS");
  418. mii_check_media(mii, 1, 1);
  419. mii_ethtool_gset(&dev->mii, &ecmd);
  420. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  421. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  422. netif_dbg(dev, link, dev->net,
  423. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  424. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  425. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  426. if (ecmd.duplex != DUPLEX_FULL) {
  427. pdata->mac_cr &= ~MAC_CR_FDPX_;
  428. pdata->mac_cr |= MAC_CR_RCVOWN_;
  429. } else {
  430. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  431. pdata->mac_cr |= MAC_CR_FDPX_;
  432. }
  433. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  434. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  435. check_warn_return(ret, "Error writing MAC_CR");
  436. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  437. check_warn_return(ret, "Error updating PHY flow control");
  438. return 0;
  439. }
  440. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  441. {
  442. u32 intdata;
  443. if (urb->actual_length != 4) {
  444. netdev_warn(dev->net, "unexpected urb length %d\n",
  445. urb->actual_length);
  446. return;
  447. }
  448. memcpy(&intdata, urb->transfer_buffer, 4);
  449. le32_to_cpus(&intdata);
  450. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  451. if (intdata & INT_ENP_PHY_INT_)
  452. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  453. else
  454. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  455. intdata);
  456. }
  457. /* Enable or disable Tx & Rx checksum offload engines */
  458. static int smsc95xx_set_features(struct net_device *netdev,
  459. netdev_features_t features)
  460. {
  461. struct usbnet *dev = netdev_priv(netdev);
  462. u32 read_buf;
  463. int ret;
  464. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  465. check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
  466. if (features & NETIF_F_HW_CSUM)
  467. read_buf |= Tx_COE_EN_;
  468. else
  469. read_buf &= ~Tx_COE_EN_;
  470. if (features & NETIF_F_RXCSUM)
  471. read_buf |= Rx_COE_EN_;
  472. else
  473. read_buf &= ~Rx_COE_EN_;
  474. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  475. check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
  476. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  477. return 0;
  478. }
  479. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  480. {
  481. return MAX_EEPROM_SIZE;
  482. }
  483. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  484. struct ethtool_eeprom *ee, u8 *data)
  485. {
  486. struct usbnet *dev = netdev_priv(netdev);
  487. ee->magic = LAN95XX_EEPROM_MAGIC;
  488. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  489. }
  490. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  491. struct ethtool_eeprom *ee, u8 *data)
  492. {
  493. struct usbnet *dev = netdev_priv(netdev);
  494. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  495. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  496. ee->magic);
  497. return -EINVAL;
  498. }
  499. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  500. }
  501. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  502. {
  503. /* all smsc95xx registers */
  504. return COE_CR - ID_REV + 1;
  505. }
  506. static void
  507. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  508. void *buf)
  509. {
  510. struct usbnet *dev = netdev_priv(netdev);
  511. unsigned int i, j;
  512. int retval;
  513. u32 *data = buf;
  514. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  515. if (retval < 0) {
  516. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  517. return;
  518. }
  519. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  520. retval = smsc95xx_read_reg(dev, i, &data[j]);
  521. if (retval < 0) {
  522. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  523. return;
  524. }
  525. }
  526. }
  527. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  528. struct ethtool_wolinfo *wolinfo)
  529. {
  530. struct usbnet *dev = netdev_priv(net);
  531. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  532. wolinfo->supported = SUPPORTED_WAKE;
  533. wolinfo->wolopts = pdata->wolopts;
  534. }
  535. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  536. struct ethtool_wolinfo *wolinfo)
  537. {
  538. struct usbnet *dev = netdev_priv(net);
  539. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  540. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  541. return 0;
  542. }
  543. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  544. .get_link = usbnet_get_link,
  545. .nway_reset = usbnet_nway_reset,
  546. .get_drvinfo = usbnet_get_drvinfo,
  547. .get_msglevel = usbnet_get_msglevel,
  548. .set_msglevel = usbnet_set_msglevel,
  549. .get_settings = usbnet_get_settings,
  550. .set_settings = usbnet_set_settings,
  551. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  552. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  553. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  554. .get_regs_len = smsc95xx_ethtool_getregslen,
  555. .get_regs = smsc95xx_ethtool_getregs,
  556. .get_wol = smsc95xx_ethtool_get_wol,
  557. .set_wol = smsc95xx_ethtool_set_wol,
  558. };
  559. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  560. {
  561. struct usbnet *dev = netdev_priv(netdev);
  562. if (!netif_running(netdev))
  563. return -EINVAL;
  564. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  565. }
  566. static void smsc95xx_init_mac_address(struct usbnet *dev)
  567. {
  568. /* try reading mac address from EEPROM */
  569. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  570. dev->net->dev_addr) == 0) {
  571. if (is_valid_ether_addr(dev->net->dev_addr)) {
  572. /* eeprom values are valid so use them */
  573. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  574. return;
  575. }
  576. }
  577. /* no eeprom, or eeprom values are invalid. generate random MAC */
  578. eth_hw_addr_random(dev->net);
  579. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  580. }
  581. static int smsc95xx_set_mac_address(struct usbnet *dev)
  582. {
  583. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  584. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  585. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  586. int ret;
  587. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  588. check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
  589. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  590. check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
  591. return 0;
  592. }
  593. /* starts the TX path */
  594. static int smsc95xx_start_tx_path(struct usbnet *dev)
  595. {
  596. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  597. unsigned long flags;
  598. int ret;
  599. /* Enable Tx at MAC */
  600. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  601. pdata->mac_cr |= MAC_CR_TXEN_;
  602. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  603. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  604. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  605. /* Enable Tx at SCSRs */
  606. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  607. check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
  608. return 0;
  609. }
  610. /* Starts the Receive path */
  611. static int smsc95xx_start_rx_path(struct usbnet *dev)
  612. {
  613. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  614. unsigned long flags;
  615. int ret;
  616. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  617. pdata->mac_cr |= MAC_CR_RXEN_;
  618. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  619. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  620. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  621. return 0;
  622. }
  623. static int smsc95xx_phy_initialize(struct usbnet *dev)
  624. {
  625. int bmcr, ret, timeout = 0;
  626. /* Initialize MII structure */
  627. dev->mii.dev = dev->net;
  628. dev->mii.mdio_read = smsc95xx_mdio_read;
  629. dev->mii.mdio_write = smsc95xx_mdio_write;
  630. dev->mii.phy_id_mask = 0x1f;
  631. dev->mii.reg_num_mask = 0x1f;
  632. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  633. /* reset phy and wait for reset to complete */
  634. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  635. do {
  636. msleep(10);
  637. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  638. timeout++;
  639. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  640. if (timeout >= 100) {
  641. netdev_warn(dev->net, "timeout on PHY Reset");
  642. return -EIO;
  643. }
  644. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  645. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  646. ADVERTISE_PAUSE_ASYM);
  647. /* read to clear */
  648. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  649. check_warn_return(ret, "Failed to read PHY_INT_SRC during init");
  650. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  651. PHY_INT_MASK_DEFAULT_);
  652. mii_nway_restart(&dev->mii);
  653. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  654. return 0;
  655. }
  656. static int smsc95xx_reset(struct usbnet *dev)
  657. {
  658. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  659. u32 read_buf, write_buf, burst_cap;
  660. int ret = 0, timeout;
  661. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  662. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  663. check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  664. timeout = 0;
  665. do {
  666. msleep(10);
  667. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  668. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  669. timeout++;
  670. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  671. if (timeout >= 100) {
  672. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  673. return ret;
  674. }
  675. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  676. check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
  677. timeout = 0;
  678. do {
  679. msleep(10);
  680. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  681. check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
  682. timeout++;
  683. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  684. if (timeout >= 100) {
  685. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  686. return ret;
  687. }
  688. ret = smsc95xx_set_mac_address(dev);
  689. if (ret < 0)
  690. return ret;
  691. netif_dbg(dev, ifup, dev->net,
  692. "MAC Address: %pM\n", dev->net->dev_addr);
  693. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  694. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  695. netif_dbg(dev, ifup, dev->net,
  696. "Read Value from HW_CFG : 0x%08x\n", read_buf);
  697. read_buf |= HW_CFG_BIR_;
  698. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  699. check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  700. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  701. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  702. netif_dbg(dev, ifup, dev->net,
  703. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  704. read_buf);
  705. if (!turbo_mode) {
  706. burst_cap = 0;
  707. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  708. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  709. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  710. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  711. } else {
  712. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  713. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  714. }
  715. netif_dbg(dev, ifup, dev->net,
  716. "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
  717. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  718. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  719. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  720. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  721. netif_dbg(dev, ifup, dev->net,
  722. "Read Value from BURST_CAP after writing: 0x%08x\n",
  723. read_buf);
  724. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  725. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  726. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  727. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  728. netif_dbg(dev, ifup, dev->net,
  729. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  730. read_buf);
  731. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  732. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  733. netif_dbg(dev, ifup, dev->net,
  734. "Read Value from HW_CFG: 0x%08x\n", read_buf);
  735. if (turbo_mode)
  736. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  737. read_buf &= ~HW_CFG_RXDOFF_;
  738. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  739. read_buf |= NET_IP_ALIGN << 9;
  740. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  741. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  742. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  743. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  744. netif_dbg(dev, ifup, dev->net,
  745. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  746. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  747. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  748. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  749. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  750. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  751. /* Configure GPIO pins as LED outputs */
  752. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  753. LED_GPIO_CFG_FDX_LED;
  754. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  755. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
  756. /* Init Tx */
  757. ret = smsc95xx_write_reg(dev, FLOW, 0);
  758. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  759. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  760. check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
  761. /* Don't need mac_cr_lock during initialisation */
  762. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  763. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  764. /* Init Rx */
  765. /* Set Vlan */
  766. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  767. check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
  768. /* Enable or disable checksum offload engines */
  769. ret = smsc95xx_set_features(dev->net, dev->net->features);
  770. check_warn_return(ret, "Failed to set checksum offload features");
  771. smsc95xx_set_multicast(dev->net);
  772. ret = smsc95xx_phy_initialize(dev);
  773. check_warn_return(ret, "Failed to init PHY");
  774. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  775. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  776. /* enable PHY interrupts */
  777. read_buf |= INT_EP_CTL_PHY_INT_;
  778. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  779. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  780. ret = smsc95xx_start_tx_path(dev);
  781. check_warn_return(ret, "Failed to start TX path");
  782. ret = smsc95xx_start_rx_path(dev);
  783. check_warn_return(ret, "Failed to start RX path");
  784. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  785. return 0;
  786. }
  787. static const struct net_device_ops smsc95xx_netdev_ops = {
  788. .ndo_open = usbnet_open,
  789. .ndo_stop = usbnet_stop,
  790. .ndo_start_xmit = usbnet_start_xmit,
  791. .ndo_tx_timeout = usbnet_tx_timeout,
  792. .ndo_change_mtu = usbnet_change_mtu,
  793. .ndo_set_mac_address = eth_mac_addr,
  794. .ndo_validate_addr = eth_validate_addr,
  795. .ndo_do_ioctl = smsc95xx_ioctl,
  796. .ndo_set_rx_mode = smsc95xx_set_multicast,
  797. .ndo_set_features = smsc95xx_set_features,
  798. };
  799. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  800. {
  801. struct smsc95xx_priv *pdata = NULL;
  802. int ret;
  803. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  804. ret = usbnet_get_endpoints(dev, intf);
  805. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  806. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  807. GFP_KERNEL);
  808. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  809. if (!pdata) {
  810. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  811. return -ENOMEM;
  812. }
  813. spin_lock_init(&pdata->mac_cr_lock);
  814. if (DEFAULT_TX_CSUM_ENABLE)
  815. dev->net->features |= NETIF_F_HW_CSUM;
  816. if (DEFAULT_RX_CSUM_ENABLE)
  817. dev->net->features |= NETIF_F_RXCSUM;
  818. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  819. smsc95xx_init_mac_address(dev);
  820. /* Init all registers */
  821. ret = smsc95xx_reset(dev);
  822. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  823. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  824. dev->net->flags |= IFF_MULTICAST;
  825. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  826. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  827. return 0;
  828. }
  829. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  830. {
  831. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  832. if (pdata) {
  833. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  834. kfree(pdata);
  835. pdata = NULL;
  836. dev->data[0] = 0;
  837. }
  838. }
  839. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  840. {
  841. struct usbnet *dev = usb_get_intfdata(intf);
  842. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  843. int ret;
  844. u32 val;
  845. ret = usbnet_suspend(intf, message);
  846. check_warn_return(ret, "usbnet_suspend error");
  847. /* if no wol options set, enter lowest power SUSPEND2 mode */
  848. if (!(pdata->wolopts & SUPPORTED_WAKE)) {
  849. netdev_info(dev->net, "entering SUSPEND2 mode");
  850. /* disable energy detect (link up) & wake up events */
  851. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  852. check_warn_return(ret, "Error reading WUCSR");
  853. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  854. ret = smsc95xx_write_reg(dev, WUCSR, val);
  855. check_warn_return(ret, "Error writing WUCSR");
  856. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  857. check_warn_return(ret, "Error reading PM_CTRL");
  858. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  859. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  860. check_warn_return(ret, "Error writing PM_CTRL");
  861. /* enter suspend2 mode */
  862. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  863. check_warn_return(ret, "Error reading PM_CTRL");
  864. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  865. val |= PM_CTL_SUS_MODE_2;
  866. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  867. check_warn_return(ret, "Error writing PM_CTRL");
  868. return 0;
  869. }
  870. if (pdata->wolopts & WAKE_MAGIC) {
  871. /* clear any pending magic packet status */
  872. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  873. check_warn_return(ret, "Error reading WUCSR");
  874. val |= WUCSR_MPR_;
  875. ret = smsc95xx_write_reg(dev, WUCSR, val);
  876. check_warn_return(ret, "Error writing WUCSR");
  877. }
  878. /* enable/disable magic packup wake */
  879. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  880. check_warn_return(ret, "Error reading WUCSR");
  881. if (pdata->wolopts & WAKE_MAGIC) {
  882. netdev_info(dev->net, "enabling magic packet wakeup");
  883. val |= WUCSR_MPEN_;
  884. } else {
  885. netdev_info(dev->net, "disabling magic packet wakeup");
  886. val &= ~WUCSR_MPEN_;
  887. }
  888. ret = smsc95xx_write_reg(dev, WUCSR, val);
  889. check_warn_return(ret, "Error writing WUCSR");
  890. /* enable wol wakeup source */
  891. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  892. check_warn_return(ret, "Error reading PM_CTRL");
  893. val |= PM_CTL_WOL_EN_;
  894. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  895. check_warn_return(ret, "Error writing PM_CTRL");
  896. /* enable receiver */
  897. smsc95xx_start_rx_path(dev);
  898. /* some wol options are enabled, so enter SUSPEND0 */
  899. netdev_info(dev->net, "entering SUSPEND0 mode");
  900. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  901. check_warn_return(ret, "Error reading PM_CTRL");
  902. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  903. val |= PM_CTL_SUS_MODE_0;
  904. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  905. check_warn_return(ret, "Error writing PM_CTRL");
  906. /* clear wol status */
  907. val &= ~PM_CTL_WUPS_;
  908. val |= PM_CTL_WUPS_WOL_;
  909. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  910. check_warn_return(ret, "Error writing PM_CTRL");
  911. /* read back PM_CTRL */
  912. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  913. check_warn_return(ret, "Error reading PM_CTRL");
  914. smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  915. return 0;
  916. }
  917. static int smsc95xx_resume(struct usb_interface *intf)
  918. {
  919. struct usbnet *dev = usb_get_intfdata(intf);
  920. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  921. int ret;
  922. u32 val;
  923. BUG_ON(!dev);
  924. if (pdata->wolopts & WAKE_MAGIC) {
  925. smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  926. /* Disable magic packup wake */
  927. ret = smsc95xx_read_reg(dev, WUCSR, &val);
  928. check_warn_return(ret, "Error reading WUCSR");
  929. val &= ~WUCSR_MPEN_;
  930. ret = smsc95xx_write_reg(dev, WUCSR, val);
  931. check_warn_return(ret, "Error writing WUCSR");
  932. /* clear wake-up status */
  933. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  934. check_warn_return(ret, "Error reading PM_CTRL");
  935. val &= ~PM_CTL_WOL_EN_;
  936. val |= PM_CTL_WUPS_;
  937. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  938. check_warn_return(ret, "Error writing PM_CTRL");
  939. }
  940. return usbnet_resume(intf);
  941. check_warn_return(ret, "usbnet_resume error");
  942. return 0;
  943. }
  944. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  945. {
  946. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  947. skb->ip_summed = CHECKSUM_COMPLETE;
  948. skb_trim(skb, skb->len - 2);
  949. }
  950. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  951. {
  952. while (skb->len > 0) {
  953. u32 header, align_count;
  954. struct sk_buff *ax_skb;
  955. unsigned char *packet;
  956. u16 size;
  957. memcpy(&header, skb->data, sizeof(header));
  958. le32_to_cpus(&header);
  959. skb_pull(skb, 4 + NET_IP_ALIGN);
  960. packet = skb->data;
  961. /* get the packet length */
  962. size = (u16)((header & RX_STS_FL_) >> 16);
  963. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  964. if (unlikely(header & RX_STS_ES_)) {
  965. netif_dbg(dev, rx_err, dev->net,
  966. "Error header=0x%08x\n", header);
  967. dev->net->stats.rx_errors++;
  968. dev->net->stats.rx_dropped++;
  969. if (header & RX_STS_CRC_) {
  970. dev->net->stats.rx_crc_errors++;
  971. } else {
  972. if (header & (RX_STS_TL_ | RX_STS_RF_))
  973. dev->net->stats.rx_frame_errors++;
  974. if ((header & RX_STS_LE_) &&
  975. (!(header & RX_STS_FT_)))
  976. dev->net->stats.rx_length_errors++;
  977. }
  978. } else {
  979. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  980. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  981. netif_dbg(dev, rx_err, dev->net,
  982. "size err header=0x%08x\n", header);
  983. return 0;
  984. }
  985. /* last frame in this batch */
  986. if (skb->len == size) {
  987. if (dev->net->features & NETIF_F_RXCSUM)
  988. smsc95xx_rx_csum_offload(skb);
  989. skb_trim(skb, skb->len - 4); /* remove fcs */
  990. skb->truesize = size + sizeof(struct sk_buff);
  991. return 1;
  992. }
  993. ax_skb = skb_clone(skb, GFP_ATOMIC);
  994. if (unlikely(!ax_skb)) {
  995. netdev_warn(dev->net, "Error allocating skb\n");
  996. return 0;
  997. }
  998. ax_skb->len = size;
  999. ax_skb->data = packet;
  1000. skb_set_tail_pointer(ax_skb, size);
  1001. if (dev->net->features & NETIF_F_RXCSUM)
  1002. smsc95xx_rx_csum_offload(ax_skb);
  1003. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1004. ax_skb->truesize = size + sizeof(struct sk_buff);
  1005. usbnet_skb_return(dev, ax_skb);
  1006. }
  1007. skb_pull(skb, size);
  1008. /* padding bytes before the next frame starts */
  1009. if (skb->len)
  1010. skb_pull(skb, align_count);
  1011. }
  1012. if (unlikely(skb->len < 0)) {
  1013. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1014. return 0;
  1015. }
  1016. return 1;
  1017. }
  1018. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1019. {
  1020. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1021. u16 high_16 = low_16 + skb->csum_offset;
  1022. return (high_16 << 16) | low_16;
  1023. }
  1024. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1025. struct sk_buff *skb, gfp_t flags)
  1026. {
  1027. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1028. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1029. u32 tx_cmd_a, tx_cmd_b;
  1030. /* We do not advertise SG, so skbs should be already linearized */
  1031. BUG_ON(skb_shinfo(skb)->nr_frags);
  1032. if (skb_headroom(skb) < overhead) {
  1033. struct sk_buff *skb2 = skb_copy_expand(skb,
  1034. overhead, 0, flags);
  1035. dev_kfree_skb_any(skb);
  1036. skb = skb2;
  1037. if (!skb)
  1038. return NULL;
  1039. }
  1040. if (csum) {
  1041. if (skb->len <= 45) {
  1042. /* workaround - hardware tx checksum does not work
  1043. * properly with extremely small packets */
  1044. long csstart = skb_checksum_start_offset(skb);
  1045. __wsum calc = csum_partial(skb->data + csstart,
  1046. skb->len - csstart, 0);
  1047. *((__sum16 *)(skb->data + csstart
  1048. + skb->csum_offset)) = csum_fold(calc);
  1049. csum = false;
  1050. } else {
  1051. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1052. skb_push(skb, 4);
  1053. cpu_to_le32s(&csum_preamble);
  1054. memcpy(skb->data, &csum_preamble, 4);
  1055. }
  1056. }
  1057. skb_push(skb, 4);
  1058. tx_cmd_b = (u32)(skb->len - 4);
  1059. if (csum)
  1060. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1061. cpu_to_le32s(&tx_cmd_b);
  1062. memcpy(skb->data, &tx_cmd_b, 4);
  1063. skb_push(skb, 4);
  1064. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1065. TX_CMD_A_LAST_SEG_;
  1066. cpu_to_le32s(&tx_cmd_a);
  1067. memcpy(skb->data, &tx_cmd_a, 4);
  1068. return skb;
  1069. }
  1070. static const struct driver_info smsc95xx_info = {
  1071. .description = "smsc95xx USB 2.0 Ethernet",
  1072. .bind = smsc95xx_bind,
  1073. .unbind = smsc95xx_unbind,
  1074. .link_reset = smsc95xx_link_reset,
  1075. .reset = smsc95xx_reset,
  1076. .rx_fixup = smsc95xx_rx_fixup,
  1077. .tx_fixup = smsc95xx_tx_fixup,
  1078. .status = smsc95xx_status,
  1079. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1080. };
  1081. static const struct usb_device_id products[] = {
  1082. {
  1083. /* SMSC9500 USB Ethernet Device */
  1084. USB_DEVICE(0x0424, 0x9500),
  1085. .driver_info = (unsigned long) &smsc95xx_info,
  1086. },
  1087. {
  1088. /* SMSC9505 USB Ethernet Device */
  1089. USB_DEVICE(0x0424, 0x9505),
  1090. .driver_info = (unsigned long) &smsc95xx_info,
  1091. },
  1092. {
  1093. /* SMSC9500A USB Ethernet Device */
  1094. USB_DEVICE(0x0424, 0x9E00),
  1095. .driver_info = (unsigned long) &smsc95xx_info,
  1096. },
  1097. {
  1098. /* SMSC9505A USB Ethernet Device */
  1099. USB_DEVICE(0x0424, 0x9E01),
  1100. .driver_info = (unsigned long) &smsc95xx_info,
  1101. },
  1102. {
  1103. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1104. USB_DEVICE(0x0424, 0xec00),
  1105. .driver_info = (unsigned long) &smsc95xx_info,
  1106. },
  1107. {
  1108. /* SMSC9500 USB Ethernet Device (SAL10) */
  1109. USB_DEVICE(0x0424, 0x9900),
  1110. .driver_info = (unsigned long) &smsc95xx_info,
  1111. },
  1112. {
  1113. /* SMSC9505 USB Ethernet Device (SAL10) */
  1114. USB_DEVICE(0x0424, 0x9901),
  1115. .driver_info = (unsigned long) &smsc95xx_info,
  1116. },
  1117. {
  1118. /* SMSC9500A USB Ethernet Device (SAL10) */
  1119. USB_DEVICE(0x0424, 0x9902),
  1120. .driver_info = (unsigned long) &smsc95xx_info,
  1121. },
  1122. {
  1123. /* SMSC9505A USB Ethernet Device (SAL10) */
  1124. USB_DEVICE(0x0424, 0x9903),
  1125. .driver_info = (unsigned long) &smsc95xx_info,
  1126. },
  1127. {
  1128. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1129. USB_DEVICE(0x0424, 0x9904),
  1130. .driver_info = (unsigned long) &smsc95xx_info,
  1131. },
  1132. {
  1133. /* SMSC9500A USB Ethernet Device (HAL) */
  1134. USB_DEVICE(0x0424, 0x9905),
  1135. .driver_info = (unsigned long) &smsc95xx_info,
  1136. },
  1137. {
  1138. /* SMSC9505A USB Ethernet Device (HAL) */
  1139. USB_DEVICE(0x0424, 0x9906),
  1140. .driver_info = (unsigned long) &smsc95xx_info,
  1141. },
  1142. {
  1143. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1144. USB_DEVICE(0x0424, 0x9907),
  1145. .driver_info = (unsigned long) &smsc95xx_info,
  1146. },
  1147. {
  1148. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1149. USB_DEVICE(0x0424, 0x9908),
  1150. .driver_info = (unsigned long) &smsc95xx_info,
  1151. },
  1152. {
  1153. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1154. USB_DEVICE(0x0424, 0x9909),
  1155. .driver_info = (unsigned long) &smsc95xx_info,
  1156. },
  1157. {
  1158. /* SMSC LAN9530 USB Ethernet Device */
  1159. USB_DEVICE(0x0424, 0x9530),
  1160. .driver_info = (unsigned long) &smsc95xx_info,
  1161. },
  1162. {
  1163. /* SMSC LAN9730 USB Ethernet Device */
  1164. USB_DEVICE(0x0424, 0x9730),
  1165. .driver_info = (unsigned long) &smsc95xx_info,
  1166. },
  1167. {
  1168. /* SMSC LAN89530 USB Ethernet Device */
  1169. USB_DEVICE(0x0424, 0x9E08),
  1170. .driver_info = (unsigned long) &smsc95xx_info,
  1171. },
  1172. { }, /* END */
  1173. };
  1174. MODULE_DEVICE_TABLE(usb, products);
  1175. static struct usb_driver smsc95xx_driver = {
  1176. .name = "smsc95xx",
  1177. .id_table = products,
  1178. .probe = usbnet_probe,
  1179. .suspend = smsc95xx_suspend,
  1180. .resume = smsc95xx_resume,
  1181. .reset_resume = smsc95xx_resume,
  1182. .disconnect = usbnet_disconnect,
  1183. .disable_hub_initiated_lpm = 1,
  1184. };
  1185. module_usb_driver(smsc95xx_driver);
  1186. MODULE_AUTHOR("Nancy Lin");
  1187. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1188. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1189. MODULE_LICENSE("GPL");