smsc75xx.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2010 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include <linux/slab.h>
  31. #include "smsc75xx.h"
  32. #define SMSC_CHIPNAME "smsc75xx"
  33. #define SMSC_DRIVER_VERSION "1.0.0"
  34. #define HS_USB_PKT_SIZE (512)
  35. #define FS_USB_PKT_SIZE (64)
  36. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  37. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  38. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  39. #define MAX_SINGLE_PACKET_SIZE (9000)
  40. #define LAN75XX_EEPROM_MAGIC (0x7500)
  41. #define EEPROM_MAC_OFFSET (0x01)
  42. #define DEFAULT_TX_CSUM_ENABLE (true)
  43. #define DEFAULT_RX_CSUM_ENABLE (true)
  44. #define DEFAULT_TSO_ENABLE (true)
  45. #define SMSC75XX_INTERNAL_PHY_ID (1)
  46. #define SMSC75XX_TX_OVERHEAD (8)
  47. #define MAX_RX_FIFO_SIZE (20 * 1024)
  48. #define MAX_TX_FIFO_SIZE (12 * 1024)
  49. #define USB_VENDOR_ID_SMSC (0x0424)
  50. #define USB_PRODUCT_ID_LAN7500 (0x7500)
  51. #define USB_PRODUCT_ID_LAN7505 (0x7505)
  52. #define RXW_PADDING 2
  53. #define SUPPORTED_WAKE (WAKE_MAGIC)
  54. #define check_warn(ret, fmt, args...) \
  55. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  56. #define check_warn_return(ret, fmt, args...) \
  57. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  58. #define check_warn_goto_done(ret, fmt, args...) \
  59. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  60. struct smsc75xx_priv {
  61. struct usbnet *dev;
  62. u32 rfe_ctl;
  63. u32 wolopts;
  64. u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
  65. struct mutex dataport_mutex;
  66. spinlock_t rfe_ctl_lock;
  67. struct work_struct set_multicast;
  68. };
  69. struct usb_context {
  70. struct usb_ctrlrequest req;
  71. struct usbnet *dev;
  72. };
  73. static bool turbo_mode = true;
  74. module_param(turbo_mode, bool, 0644);
  75. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  76. static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
  77. u32 *data)
  78. {
  79. u32 *buf = kmalloc(4, GFP_KERNEL);
  80. int ret;
  81. BUG_ON(!dev);
  82. if (!buf)
  83. return -ENOMEM;
  84. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  85. USB_VENDOR_REQUEST_READ_REGISTER,
  86. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  87. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  88. if (unlikely(ret < 0))
  89. netdev_warn(dev->net,
  90. "Failed to read reg index 0x%08x: %d", index, ret);
  91. le32_to_cpus(buf);
  92. *data = *buf;
  93. kfree(buf);
  94. return ret;
  95. }
  96. static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
  97. u32 data)
  98. {
  99. u32 *buf = kmalloc(4, GFP_KERNEL);
  100. int ret;
  101. BUG_ON(!dev);
  102. if (!buf)
  103. return -ENOMEM;
  104. *buf = data;
  105. cpu_to_le32s(buf);
  106. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  107. USB_VENDOR_REQUEST_WRITE_REGISTER,
  108. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  109. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  110. if (unlikely(ret < 0))
  111. netdev_warn(dev->net,
  112. "Failed to write reg index 0x%08x: %d", index, ret);
  113. kfree(buf);
  114. return ret;
  115. }
  116. static int smsc75xx_set_feature(struct usbnet *dev, u32 feature)
  117. {
  118. if (WARN_ON_ONCE(!dev))
  119. return -EINVAL;
  120. cpu_to_le32s(&feature);
  121. return usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  122. USB_REQ_SET_FEATURE, USB_RECIP_DEVICE, feature, 0, NULL, 0,
  123. USB_CTRL_SET_TIMEOUT);
  124. }
  125. static int smsc75xx_clear_feature(struct usbnet *dev, u32 feature)
  126. {
  127. if (WARN_ON_ONCE(!dev))
  128. return -EINVAL;
  129. cpu_to_le32s(&feature);
  130. return usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  131. USB_REQ_CLEAR_FEATURE, USB_RECIP_DEVICE, feature, 0, NULL, 0,
  132. USB_CTRL_SET_TIMEOUT);
  133. }
  134. /* Loop until the read is completed with timeout
  135. * called with phy_mutex held */
  136. static int smsc75xx_phy_wait_not_busy(struct usbnet *dev)
  137. {
  138. unsigned long start_time = jiffies;
  139. u32 val;
  140. int ret;
  141. do {
  142. ret = smsc75xx_read_reg(dev, MII_ACCESS, &val);
  143. check_warn_return(ret, "Error reading MII_ACCESS");
  144. if (!(val & MII_ACCESS_BUSY))
  145. return 0;
  146. } while (!time_after(jiffies, start_time + HZ));
  147. return -EIO;
  148. }
  149. static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  150. {
  151. struct usbnet *dev = netdev_priv(netdev);
  152. u32 val, addr;
  153. int ret;
  154. mutex_lock(&dev->phy_mutex);
  155. /* confirm MII not busy */
  156. ret = smsc75xx_phy_wait_not_busy(dev);
  157. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_read");
  158. /* set the address, index & direction (read from PHY) */
  159. phy_id &= dev->mii.phy_id_mask;
  160. idx &= dev->mii.reg_num_mask;
  161. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  162. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  163. | MII_ACCESS_READ | MII_ACCESS_BUSY;
  164. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  165. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  166. ret = smsc75xx_phy_wait_not_busy(dev);
  167. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  168. ret = smsc75xx_read_reg(dev, MII_DATA, &val);
  169. check_warn_goto_done(ret, "Error reading MII_DATA");
  170. ret = (u16)(val & 0xFFFF);
  171. done:
  172. mutex_unlock(&dev->phy_mutex);
  173. return ret;
  174. }
  175. static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  176. int regval)
  177. {
  178. struct usbnet *dev = netdev_priv(netdev);
  179. u32 val, addr;
  180. int ret;
  181. mutex_lock(&dev->phy_mutex);
  182. /* confirm MII not busy */
  183. ret = smsc75xx_phy_wait_not_busy(dev);
  184. check_warn_goto_done(ret, "MII is busy in smsc75xx_mdio_write");
  185. val = regval;
  186. ret = smsc75xx_write_reg(dev, MII_DATA, val);
  187. check_warn_goto_done(ret, "Error writing MII_DATA");
  188. /* set the address, index & direction (write to PHY) */
  189. phy_id &= dev->mii.phy_id_mask;
  190. idx &= dev->mii.reg_num_mask;
  191. addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
  192. | ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
  193. | MII_ACCESS_WRITE | MII_ACCESS_BUSY;
  194. ret = smsc75xx_write_reg(dev, MII_ACCESS, addr);
  195. check_warn_goto_done(ret, "Error writing MII_ACCESS");
  196. ret = smsc75xx_phy_wait_not_busy(dev);
  197. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  198. done:
  199. mutex_unlock(&dev->phy_mutex);
  200. }
  201. static int smsc75xx_wait_eeprom(struct usbnet *dev)
  202. {
  203. unsigned long start_time = jiffies;
  204. u32 val;
  205. int ret;
  206. do {
  207. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  208. check_warn_return(ret, "Error reading E2P_CMD");
  209. if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
  210. break;
  211. udelay(40);
  212. } while (!time_after(jiffies, start_time + HZ));
  213. if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
  214. netdev_warn(dev->net, "EEPROM read operation timeout");
  215. return -EIO;
  216. }
  217. return 0;
  218. }
  219. static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
  220. {
  221. unsigned long start_time = jiffies;
  222. u32 val;
  223. int ret;
  224. do {
  225. ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
  226. check_warn_return(ret, "Error reading E2P_CMD");
  227. if (!(val & E2P_CMD_BUSY))
  228. return 0;
  229. udelay(40);
  230. } while (!time_after(jiffies, start_time + HZ));
  231. netdev_warn(dev->net, "EEPROM is busy");
  232. return -EIO;
  233. }
  234. static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  235. u8 *data)
  236. {
  237. u32 val;
  238. int i, ret;
  239. BUG_ON(!dev);
  240. BUG_ON(!data);
  241. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  242. if (ret)
  243. return ret;
  244. for (i = 0; i < length; i++) {
  245. val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
  246. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  247. check_warn_return(ret, "Error writing E2P_CMD");
  248. ret = smsc75xx_wait_eeprom(dev);
  249. if (ret < 0)
  250. return ret;
  251. ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
  252. check_warn_return(ret, "Error reading E2P_DATA");
  253. data[i] = val & 0xFF;
  254. offset++;
  255. }
  256. return 0;
  257. }
  258. static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  259. u8 *data)
  260. {
  261. u32 val;
  262. int i, ret;
  263. BUG_ON(!dev);
  264. BUG_ON(!data);
  265. ret = smsc75xx_eeprom_confirm_not_busy(dev);
  266. if (ret)
  267. return ret;
  268. /* Issue write/erase enable command */
  269. val = E2P_CMD_BUSY | E2P_CMD_EWEN;
  270. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  271. check_warn_return(ret, "Error writing E2P_CMD");
  272. ret = smsc75xx_wait_eeprom(dev);
  273. if (ret < 0)
  274. return ret;
  275. for (i = 0; i < length; i++) {
  276. /* Fill data register */
  277. val = data[i];
  278. ret = smsc75xx_write_reg(dev, E2P_DATA, val);
  279. check_warn_return(ret, "Error writing E2P_DATA");
  280. /* Send "write" command */
  281. val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
  282. ret = smsc75xx_write_reg(dev, E2P_CMD, val);
  283. check_warn_return(ret, "Error writing E2P_CMD");
  284. ret = smsc75xx_wait_eeprom(dev);
  285. if (ret < 0)
  286. return ret;
  287. offset++;
  288. }
  289. return 0;
  290. }
  291. static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
  292. {
  293. int i, ret;
  294. for (i = 0; i < 100; i++) {
  295. u32 dp_sel;
  296. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  297. check_warn_return(ret, "Error reading DP_SEL");
  298. if (dp_sel & DP_SEL_DPRDY)
  299. return 0;
  300. udelay(40);
  301. }
  302. netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out");
  303. return -EIO;
  304. }
  305. static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
  306. u32 length, u32 *buf)
  307. {
  308. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  309. u32 dp_sel;
  310. int i, ret;
  311. mutex_lock(&pdata->dataport_mutex);
  312. ret = smsc75xx_dataport_wait_not_busy(dev);
  313. check_warn_goto_done(ret, "smsc75xx_dataport_write busy on entry");
  314. ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
  315. check_warn_goto_done(ret, "Error reading DP_SEL");
  316. dp_sel &= ~DP_SEL_RSEL;
  317. dp_sel |= ram_select;
  318. ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
  319. check_warn_goto_done(ret, "Error writing DP_SEL");
  320. for (i = 0; i < length; i++) {
  321. ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
  322. check_warn_goto_done(ret, "Error writing DP_ADDR");
  323. ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
  324. check_warn_goto_done(ret, "Error writing DP_DATA");
  325. ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
  326. check_warn_goto_done(ret, "Error writing DP_CMD");
  327. ret = smsc75xx_dataport_wait_not_busy(dev);
  328. check_warn_goto_done(ret, "smsc75xx_dataport_write timeout");
  329. }
  330. done:
  331. mutex_unlock(&pdata->dataport_mutex);
  332. return ret;
  333. }
  334. /* returns hash bit number for given MAC address */
  335. static u32 smsc75xx_hash(char addr[ETH_ALEN])
  336. {
  337. return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
  338. }
  339. static void smsc75xx_deferred_multicast_write(struct work_struct *param)
  340. {
  341. struct smsc75xx_priv *pdata =
  342. container_of(param, struct smsc75xx_priv, set_multicast);
  343. struct usbnet *dev = pdata->dev;
  344. int ret;
  345. netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x",
  346. pdata->rfe_ctl);
  347. smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
  348. DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
  349. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  350. check_warn(ret, "Error writing RFE_CRL");
  351. }
  352. static void smsc75xx_set_multicast(struct net_device *netdev)
  353. {
  354. struct usbnet *dev = netdev_priv(netdev);
  355. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  356. unsigned long flags;
  357. int i;
  358. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  359. pdata->rfe_ctl &=
  360. ~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
  361. pdata->rfe_ctl |= RFE_CTL_AB;
  362. for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
  363. pdata->multicast_hash_table[i] = 0;
  364. if (dev->net->flags & IFF_PROMISC) {
  365. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled");
  366. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
  367. } else if (dev->net->flags & IFF_ALLMULTI) {
  368. netif_dbg(dev, drv, dev->net, "receive all multicast enabled");
  369. pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
  370. } else if (!netdev_mc_empty(dev->net)) {
  371. struct netdev_hw_addr *ha;
  372. netif_dbg(dev, drv, dev->net, "receive multicast hash filter");
  373. pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
  374. netdev_for_each_mc_addr(ha, netdev) {
  375. u32 bitnum = smsc75xx_hash(ha->addr);
  376. pdata->multicast_hash_table[bitnum / 32] |=
  377. (1 << (bitnum % 32));
  378. }
  379. } else {
  380. netif_dbg(dev, drv, dev->net, "receive own packets only");
  381. pdata->rfe_ctl |= RFE_CTL_DPF;
  382. }
  383. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  384. /* defer register writes to a sleepable context */
  385. schedule_work(&pdata->set_multicast);
  386. }
  387. static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
  388. u16 lcladv, u16 rmtadv)
  389. {
  390. u32 flow = 0, fct_flow = 0;
  391. int ret;
  392. if (duplex == DUPLEX_FULL) {
  393. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  394. if (cap & FLOW_CTRL_TX) {
  395. flow = (FLOW_TX_FCEN | 0xFFFF);
  396. /* set fct_flow thresholds to 20% and 80% */
  397. fct_flow = (8 << 8) | 32;
  398. }
  399. if (cap & FLOW_CTRL_RX)
  400. flow |= FLOW_RX_FCEN;
  401. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s",
  402. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  403. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  404. } else {
  405. netif_dbg(dev, link, dev->net, "half duplex");
  406. }
  407. ret = smsc75xx_write_reg(dev, FLOW, flow);
  408. check_warn_return(ret, "Error writing FLOW");
  409. ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
  410. check_warn_return(ret, "Error writing FCT_FLOW");
  411. return 0;
  412. }
  413. static int smsc75xx_link_reset(struct usbnet *dev)
  414. {
  415. struct mii_if_info *mii = &dev->mii;
  416. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  417. u16 lcladv, rmtadv;
  418. int ret;
  419. /* write to clear phy interrupt status */
  420. smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
  421. PHY_INT_SRC_CLEAR_ALL);
  422. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  423. check_warn_return(ret, "Error writing INT_STS");
  424. mii_check_media(mii, 1, 1);
  425. mii_ethtool_gset(&dev->mii, &ecmd);
  426. lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  427. rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  428. netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x"
  429. " rmtadv: %04x", ethtool_cmd_speed(&ecmd),
  430. ecmd.duplex, lcladv, rmtadv);
  431. return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  432. }
  433. static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
  434. {
  435. u32 intdata;
  436. if (urb->actual_length != 4) {
  437. netdev_warn(dev->net,
  438. "unexpected urb length %d", urb->actual_length);
  439. return;
  440. }
  441. memcpy(&intdata, urb->transfer_buffer, 4);
  442. le32_to_cpus(&intdata);
  443. netif_dbg(dev, link, dev->net, "intdata: 0x%08X", intdata);
  444. if (intdata & INT_ENP_PHY_INT)
  445. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  446. else
  447. netdev_warn(dev->net,
  448. "unexpected interrupt, intdata=0x%08X", intdata);
  449. }
  450. static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
  451. {
  452. return MAX_EEPROM_SIZE;
  453. }
  454. static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
  455. struct ethtool_eeprom *ee, u8 *data)
  456. {
  457. struct usbnet *dev = netdev_priv(netdev);
  458. ee->magic = LAN75XX_EEPROM_MAGIC;
  459. return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
  460. }
  461. static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
  462. struct ethtool_eeprom *ee, u8 *data)
  463. {
  464. struct usbnet *dev = netdev_priv(netdev);
  465. if (ee->magic != LAN75XX_EEPROM_MAGIC) {
  466. netdev_warn(dev->net,
  467. "EEPROM: magic value mismatch: 0x%x", ee->magic);
  468. return -EINVAL;
  469. }
  470. return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
  471. }
  472. static void smsc75xx_ethtool_get_wol(struct net_device *net,
  473. struct ethtool_wolinfo *wolinfo)
  474. {
  475. struct usbnet *dev = netdev_priv(net);
  476. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  477. wolinfo->supported = SUPPORTED_WAKE;
  478. wolinfo->wolopts = pdata->wolopts;
  479. }
  480. static int smsc75xx_ethtool_set_wol(struct net_device *net,
  481. struct ethtool_wolinfo *wolinfo)
  482. {
  483. struct usbnet *dev = netdev_priv(net);
  484. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  485. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  486. return 0;
  487. }
  488. static const struct ethtool_ops smsc75xx_ethtool_ops = {
  489. .get_link = usbnet_get_link,
  490. .nway_reset = usbnet_nway_reset,
  491. .get_drvinfo = usbnet_get_drvinfo,
  492. .get_msglevel = usbnet_get_msglevel,
  493. .set_msglevel = usbnet_set_msglevel,
  494. .get_settings = usbnet_get_settings,
  495. .set_settings = usbnet_set_settings,
  496. .get_eeprom_len = smsc75xx_ethtool_get_eeprom_len,
  497. .get_eeprom = smsc75xx_ethtool_get_eeprom,
  498. .set_eeprom = smsc75xx_ethtool_set_eeprom,
  499. .get_wol = smsc75xx_ethtool_get_wol,
  500. .set_wol = smsc75xx_ethtool_set_wol,
  501. };
  502. static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  503. {
  504. struct usbnet *dev = netdev_priv(netdev);
  505. if (!netif_running(netdev))
  506. return -EINVAL;
  507. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  508. }
  509. static void smsc75xx_init_mac_address(struct usbnet *dev)
  510. {
  511. /* try reading mac address from EEPROM */
  512. if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  513. dev->net->dev_addr) == 0) {
  514. if (is_valid_ether_addr(dev->net->dev_addr)) {
  515. /* eeprom values are valid so use them */
  516. netif_dbg(dev, ifup, dev->net,
  517. "MAC address read from EEPROM");
  518. return;
  519. }
  520. }
  521. /* no eeprom, or eeprom values are invalid. generate random MAC */
  522. eth_hw_addr_random(dev->net);
  523. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr");
  524. }
  525. static int smsc75xx_set_mac_address(struct usbnet *dev)
  526. {
  527. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  528. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  529. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  530. int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
  531. check_warn_return(ret, "Failed to write RX_ADDRH: %d", ret);
  532. ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
  533. check_warn_return(ret, "Failed to write RX_ADDRL: %d", ret);
  534. addr_hi |= ADDR_FILTX_FB_VALID;
  535. ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
  536. check_warn_return(ret, "Failed to write ADDR_FILTX: %d", ret);
  537. ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
  538. check_warn_return(ret, "Failed to write ADDR_FILTX+4: %d", ret);
  539. return 0;
  540. }
  541. static int smsc75xx_phy_initialize(struct usbnet *dev)
  542. {
  543. int bmcr, ret, timeout = 0;
  544. /* Initialize MII structure */
  545. dev->mii.dev = dev->net;
  546. dev->mii.mdio_read = smsc75xx_mdio_read;
  547. dev->mii.mdio_write = smsc75xx_mdio_write;
  548. dev->mii.phy_id_mask = 0x1f;
  549. dev->mii.reg_num_mask = 0x1f;
  550. dev->mii.supports_gmii = 1;
  551. dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
  552. /* reset phy and wait for reset to complete */
  553. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  554. do {
  555. msleep(10);
  556. bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  557. check_warn_return(bmcr, "Error reading MII_BMCR");
  558. timeout++;
  559. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  560. if (timeout >= 100) {
  561. netdev_warn(dev->net, "timeout on PHY Reset");
  562. return -EIO;
  563. }
  564. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  565. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  566. ADVERTISE_PAUSE_ASYM);
  567. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
  568. ADVERTISE_1000FULL);
  569. /* read and write to clear phy interrupt status */
  570. ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  571. check_warn_return(ret, "Error reading PHY_INT_SRC");
  572. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
  573. smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  574. PHY_INT_MASK_DEFAULT);
  575. mii_nway_restart(&dev->mii);
  576. netif_dbg(dev, ifup, dev->net, "phy initialised successfully");
  577. return 0;
  578. }
  579. static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
  580. {
  581. int ret = 0;
  582. u32 buf;
  583. bool rxenabled;
  584. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  585. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  586. rxenabled = ((buf & MAC_RX_RXEN) != 0);
  587. if (rxenabled) {
  588. buf &= ~MAC_RX_RXEN;
  589. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  590. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  591. }
  592. /* add 4 to size for FCS */
  593. buf &= ~MAC_RX_MAX_SIZE;
  594. buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
  595. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  596. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  597. if (rxenabled) {
  598. buf |= MAC_RX_RXEN;
  599. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  600. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  601. }
  602. return 0;
  603. }
  604. static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
  605. {
  606. struct usbnet *dev = netdev_priv(netdev);
  607. int ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu);
  608. check_warn_return(ret, "Failed to set mac rx frame length");
  609. return usbnet_change_mtu(netdev, new_mtu);
  610. }
  611. /* Enable or disable Rx checksum offload engine */
  612. static int smsc75xx_set_features(struct net_device *netdev,
  613. netdev_features_t features)
  614. {
  615. struct usbnet *dev = netdev_priv(netdev);
  616. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  617. unsigned long flags;
  618. int ret;
  619. spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
  620. if (features & NETIF_F_RXCSUM)
  621. pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
  622. else
  623. pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
  624. spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
  625. /* it's racing here! */
  626. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  627. check_warn_return(ret, "Error writing RFE_CTL");
  628. return 0;
  629. }
  630. static int smsc75xx_wait_ready(struct usbnet *dev)
  631. {
  632. int timeout = 0;
  633. do {
  634. u32 buf;
  635. int ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  636. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  637. if (buf & PMT_CTL_DEV_RDY)
  638. return 0;
  639. msleep(10);
  640. timeout++;
  641. } while (timeout < 100);
  642. netdev_warn(dev->net, "timeout waiting for device ready");
  643. return -EIO;
  644. }
  645. static int smsc75xx_reset(struct usbnet *dev)
  646. {
  647. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  648. u32 buf;
  649. int ret = 0, timeout;
  650. netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset");
  651. ret = smsc75xx_wait_ready(dev);
  652. check_warn_return(ret, "device not ready in smsc75xx_reset");
  653. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  654. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  655. buf |= HW_CFG_LRST;
  656. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  657. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  658. timeout = 0;
  659. do {
  660. msleep(10);
  661. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  662. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  663. timeout++;
  664. } while ((buf & HW_CFG_LRST) && (timeout < 100));
  665. if (timeout >= 100) {
  666. netdev_warn(dev->net, "timeout on completion of Lite Reset");
  667. return -EIO;
  668. }
  669. netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY");
  670. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  671. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  672. buf |= PMT_CTL_PHY_RST;
  673. ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
  674. check_warn_return(ret, "Failed to write PMT_CTL: %d", ret);
  675. timeout = 0;
  676. do {
  677. msleep(10);
  678. ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
  679. check_warn_return(ret, "Failed to read PMT_CTL: %d", ret);
  680. timeout++;
  681. } while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
  682. if (timeout >= 100) {
  683. netdev_warn(dev->net, "timeout waiting for PHY Reset");
  684. return -EIO;
  685. }
  686. netif_dbg(dev, ifup, dev->net, "PHY reset complete");
  687. smsc75xx_init_mac_address(dev);
  688. ret = smsc75xx_set_mac_address(dev);
  689. check_warn_return(ret, "Failed to set mac address");
  690. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM", dev->net->dev_addr);
  691. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  692. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  693. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x", buf);
  694. buf |= HW_CFG_BIR;
  695. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  696. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  697. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  698. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  699. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after "
  700. "writing HW_CFG_BIR: 0x%08x", buf);
  701. if (!turbo_mode) {
  702. buf = 0;
  703. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  704. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  705. buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  706. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  707. } else {
  708. buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  709. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  710. }
  711. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld",
  712. (ulong)dev->rx_urb_size);
  713. ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
  714. check_warn_return(ret, "Failed to write BURST_CAP: %d", ret);
  715. ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
  716. check_warn_return(ret, "Failed to read BURST_CAP: %d", ret);
  717. netif_dbg(dev, ifup, dev->net,
  718. "Read Value from BURST_CAP after writing: 0x%08x", buf);
  719. ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  720. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d", ret);
  721. ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
  722. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d", ret);
  723. netif_dbg(dev, ifup, dev->net,
  724. "Read Value from BULK_IN_DLY after writing: 0x%08x", buf);
  725. if (turbo_mode) {
  726. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  727. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  728. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  729. buf |= (HW_CFG_MEF | HW_CFG_BCE);
  730. ret = smsc75xx_write_reg(dev, HW_CFG, buf);
  731. check_warn_return(ret, "Failed to write HW_CFG: %d", ret);
  732. ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
  733. check_warn_return(ret, "Failed to read HW_CFG: %d", ret);
  734. netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x", buf);
  735. }
  736. /* set FIFO sizes */
  737. buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  738. ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
  739. check_warn_return(ret, "Failed to write FCT_RX_FIFO_END: %d", ret);
  740. netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x", buf);
  741. buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  742. ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
  743. check_warn_return(ret, "Failed to write FCT_TX_FIFO_END: %d", ret);
  744. netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x", buf);
  745. ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
  746. check_warn_return(ret, "Failed to write INT_STS: %d", ret);
  747. ret = smsc75xx_read_reg(dev, ID_REV, &buf);
  748. check_warn_return(ret, "Failed to read ID_REV: %d", ret);
  749. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x", buf);
  750. ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
  751. check_warn_return(ret, "Failed to read E2P_CMD: %d", ret);
  752. /* only set default GPIO/LED settings if no EEPROM is detected */
  753. if (!(buf & E2P_CMD_LOADED)) {
  754. ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
  755. check_warn_return(ret, "Failed to read LED_GPIO_CFG: %d", ret);
  756. buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
  757. buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
  758. ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
  759. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d", ret);
  760. }
  761. ret = smsc75xx_write_reg(dev, FLOW, 0);
  762. check_warn_return(ret, "Failed to write FLOW: %d", ret);
  763. ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
  764. check_warn_return(ret, "Failed to write FCT_FLOW: %d", ret);
  765. /* Don't need rfe_ctl_lock during initialisation */
  766. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  767. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  768. pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
  769. ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
  770. check_warn_return(ret, "Failed to write RFE_CTL: %d", ret);
  771. ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
  772. check_warn_return(ret, "Failed to read RFE_CTL: %d", ret);
  773. netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x", pdata->rfe_ctl);
  774. /* Enable or disable checksum offload engines */
  775. smsc75xx_set_features(dev->net, dev->net->features);
  776. smsc75xx_set_multicast(dev->net);
  777. ret = smsc75xx_phy_initialize(dev);
  778. check_warn_return(ret, "Failed to initialize PHY: %d", ret);
  779. ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
  780. check_warn_return(ret, "Failed to read INT_EP_CTL: %d", ret);
  781. /* enable PHY interrupts */
  782. buf |= INT_ENP_PHY_INT;
  783. ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
  784. check_warn_return(ret, "Failed to write INT_EP_CTL: %d", ret);
  785. /* allow mac to detect speed and duplex from phy */
  786. ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
  787. check_warn_return(ret, "Failed to read MAC_CR: %d", ret);
  788. buf |= (MAC_CR_ADD | MAC_CR_ASD);
  789. ret = smsc75xx_write_reg(dev, MAC_CR, buf);
  790. check_warn_return(ret, "Failed to write MAC_CR: %d", ret);
  791. ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
  792. check_warn_return(ret, "Failed to read MAC_TX: %d", ret);
  793. buf |= MAC_TX_TXEN;
  794. ret = smsc75xx_write_reg(dev, MAC_TX, buf);
  795. check_warn_return(ret, "Failed to write MAC_TX: %d", ret);
  796. netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x", buf);
  797. ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
  798. check_warn_return(ret, "Failed to read FCT_TX_CTL: %d", ret);
  799. buf |= FCT_TX_CTL_EN;
  800. ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
  801. check_warn_return(ret, "Failed to write FCT_TX_CTL: %d", ret);
  802. netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x", buf);
  803. ret = smsc75xx_set_rx_max_frame_length(dev, 1514);
  804. check_warn_return(ret, "Failed to set max rx frame length");
  805. ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
  806. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  807. buf |= MAC_RX_RXEN;
  808. ret = smsc75xx_write_reg(dev, MAC_RX, buf);
  809. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  810. netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x", buf);
  811. ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
  812. check_warn_return(ret, "Failed to read FCT_RX_CTL: %d", ret);
  813. buf |= FCT_RX_CTL_EN;
  814. ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
  815. check_warn_return(ret, "Failed to write FCT_RX_CTL: %d", ret);
  816. netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x", buf);
  817. netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0");
  818. return 0;
  819. }
  820. static const struct net_device_ops smsc75xx_netdev_ops = {
  821. .ndo_open = usbnet_open,
  822. .ndo_stop = usbnet_stop,
  823. .ndo_start_xmit = usbnet_start_xmit,
  824. .ndo_tx_timeout = usbnet_tx_timeout,
  825. .ndo_change_mtu = smsc75xx_change_mtu,
  826. .ndo_set_mac_address = eth_mac_addr,
  827. .ndo_validate_addr = eth_validate_addr,
  828. .ndo_do_ioctl = smsc75xx_ioctl,
  829. .ndo_set_rx_mode = smsc75xx_set_multicast,
  830. .ndo_set_features = smsc75xx_set_features,
  831. };
  832. static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
  833. {
  834. struct smsc75xx_priv *pdata = NULL;
  835. int ret;
  836. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  837. ret = usbnet_get_endpoints(dev, intf);
  838. check_warn_return(ret, "usbnet_get_endpoints failed: %d", ret);
  839. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
  840. GFP_KERNEL);
  841. pdata = (struct smsc75xx_priv *)(dev->data[0]);
  842. if (!pdata) {
  843. netdev_warn(dev->net, "Unable to allocate smsc75xx_priv");
  844. return -ENOMEM;
  845. }
  846. pdata->dev = dev;
  847. spin_lock_init(&pdata->rfe_ctl_lock);
  848. mutex_init(&pdata->dataport_mutex);
  849. INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
  850. if (DEFAULT_TX_CSUM_ENABLE) {
  851. dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  852. if (DEFAULT_TSO_ENABLE)
  853. dev->net->features |= NETIF_F_SG |
  854. NETIF_F_TSO | NETIF_F_TSO6;
  855. }
  856. if (DEFAULT_RX_CSUM_ENABLE)
  857. dev->net->features |= NETIF_F_RXCSUM;
  858. dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  859. NETIF_F_SG | NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_RXCSUM;
  860. /* Init all registers */
  861. ret = smsc75xx_reset(dev);
  862. dev->net->netdev_ops = &smsc75xx_netdev_ops;
  863. dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
  864. dev->net->flags |= IFF_MULTICAST;
  865. dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
  866. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  867. return 0;
  868. }
  869. static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  870. {
  871. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  872. if (pdata) {
  873. netif_dbg(dev, ifdown, dev->net, "free pdata");
  874. kfree(pdata);
  875. pdata = NULL;
  876. dev->data[0] = 0;
  877. }
  878. }
  879. static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
  880. {
  881. struct usbnet *dev = usb_get_intfdata(intf);
  882. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  883. int ret;
  884. u32 val;
  885. ret = usbnet_suspend(intf, message);
  886. check_warn_return(ret, "usbnet_suspend error");
  887. /* if no wol options set, enter lowest power SUSPEND2 mode */
  888. if (!(pdata->wolopts & SUPPORTED_WAKE)) {
  889. netdev_info(dev->net, "entering SUSPEND2 mode");
  890. /* disable energy detect (link up) & wake up events */
  891. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  892. check_warn_return(ret, "Error reading WUCSR");
  893. val &= ~(WUCSR_MPEN | WUCSR_WUEN);
  894. ret = smsc75xx_write_reg(dev, WUCSR, val);
  895. check_warn_return(ret, "Error writing WUCSR");
  896. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  897. check_warn_return(ret, "Error reading PMT_CTL");
  898. val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
  899. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  900. check_warn_return(ret, "Error writing PMT_CTL");
  901. /* enter suspend2 mode */
  902. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  903. check_warn_return(ret, "Error reading PMT_CTL");
  904. val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
  905. val |= PMT_CTL_SUS_MODE_2;
  906. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  907. check_warn_return(ret, "Error writing PMT_CTL");
  908. return 0;
  909. }
  910. if (pdata->wolopts & WAKE_MAGIC) {
  911. /* clear any pending magic packet status */
  912. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  913. check_warn_return(ret, "Error reading WUCSR");
  914. val |= WUCSR_MPR;
  915. ret = smsc75xx_write_reg(dev, WUCSR, val);
  916. check_warn_return(ret, "Error writing WUCSR");
  917. }
  918. /* enable/disable magic packup wake */
  919. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  920. check_warn_return(ret, "Error reading WUCSR");
  921. if (pdata->wolopts & WAKE_MAGIC) {
  922. netdev_info(dev->net, "enabling magic packet wakeup");
  923. val |= WUCSR_MPEN;
  924. } else {
  925. netdev_info(dev->net, "disabling magic packet wakeup");
  926. val &= ~WUCSR_MPEN;
  927. }
  928. ret = smsc75xx_write_reg(dev, WUCSR, val);
  929. check_warn_return(ret, "Error writing WUCSR");
  930. /* enable wol wakeup source */
  931. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  932. check_warn_return(ret, "Error reading PMT_CTL");
  933. val |= PMT_CTL_WOL_EN;
  934. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  935. check_warn_return(ret, "Error writing PMT_CTL");
  936. /* enable receiver */
  937. ret = smsc75xx_read_reg(dev, MAC_RX, &val);
  938. check_warn_return(ret, "Failed to read MAC_RX: %d", ret);
  939. val |= MAC_RX_RXEN;
  940. ret = smsc75xx_write_reg(dev, MAC_RX, val);
  941. check_warn_return(ret, "Failed to write MAC_RX: %d", ret);
  942. /* some wol options are enabled, so enter SUSPEND0 */
  943. netdev_info(dev->net, "entering SUSPEND0 mode");
  944. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  945. check_warn_return(ret, "Error reading PMT_CTL");
  946. val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST));
  947. val |= PMT_CTL_SUS_MODE_0;
  948. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  949. check_warn_return(ret, "Error writing PMT_CTL");
  950. /* clear wol status */
  951. val &= ~PMT_CTL_WUPS;
  952. val |= PMT_CTL_WUPS_WOL;
  953. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  954. check_warn_return(ret, "Error writing PMT_CTL");
  955. /* read back PMT_CTL */
  956. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  957. check_warn_return(ret, "Error reading PMT_CTL");
  958. smsc75xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  959. return 0;
  960. }
  961. static int smsc75xx_resume(struct usb_interface *intf)
  962. {
  963. struct usbnet *dev = usb_get_intfdata(intf);
  964. struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
  965. int ret;
  966. u32 val;
  967. if (pdata->wolopts & WAKE_MAGIC) {
  968. netdev_info(dev->net, "resuming from SUSPEND0");
  969. smsc75xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  970. /* Disable magic packup wake */
  971. ret = smsc75xx_read_reg(dev, WUCSR, &val);
  972. check_warn_return(ret, "Error reading WUCSR");
  973. val &= ~WUCSR_MPEN;
  974. ret = smsc75xx_write_reg(dev, WUCSR, val);
  975. check_warn_return(ret, "Error writing WUCSR");
  976. /* clear wake-up status */
  977. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  978. check_warn_return(ret, "Error reading PMT_CTL");
  979. val &= ~PMT_CTL_WOL_EN;
  980. val |= PMT_CTL_WUPS;
  981. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  982. check_warn_return(ret, "Error writing PMT_CTL");
  983. } else {
  984. netdev_info(dev->net, "resuming from SUSPEND2");
  985. ret = smsc75xx_read_reg(dev, PMT_CTL, &val);
  986. check_warn_return(ret, "Error reading PMT_CTL");
  987. val |= PMT_CTL_PHY_PWRUP;
  988. ret = smsc75xx_write_reg(dev, PMT_CTL, val);
  989. check_warn_return(ret, "Error writing PMT_CTL");
  990. }
  991. ret = smsc75xx_wait_ready(dev);
  992. check_warn_return(ret, "device not ready in smsc75xx_resume");
  993. return usbnet_resume(intf);
  994. }
  995. static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
  996. u32 rx_cmd_a, u32 rx_cmd_b)
  997. {
  998. if (!(dev->net->features & NETIF_F_RXCSUM) ||
  999. unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
  1000. skb->ip_summed = CHECKSUM_NONE;
  1001. } else {
  1002. skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
  1003. skb->ip_summed = CHECKSUM_COMPLETE;
  1004. }
  1005. }
  1006. static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1007. {
  1008. while (skb->len > 0) {
  1009. u32 rx_cmd_a, rx_cmd_b, align_count, size;
  1010. struct sk_buff *ax_skb;
  1011. unsigned char *packet;
  1012. memcpy(&rx_cmd_a, skb->data, sizeof(rx_cmd_a));
  1013. le32_to_cpus(&rx_cmd_a);
  1014. skb_pull(skb, 4);
  1015. memcpy(&rx_cmd_b, skb->data, sizeof(rx_cmd_b));
  1016. le32_to_cpus(&rx_cmd_b);
  1017. skb_pull(skb, 4 + RXW_PADDING);
  1018. packet = skb->data;
  1019. /* get the packet length */
  1020. size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
  1021. align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
  1022. if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
  1023. netif_dbg(dev, rx_err, dev->net,
  1024. "Error rx_cmd_a=0x%08x", rx_cmd_a);
  1025. dev->net->stats.rx_errors++;
  1026. dev->net->stats.rx_dropped++;
  1027. if (rx_cmd_a & RX_CMD_A_FCS)
  1028. dev->net->stats.rx_crc_errors++;
  1029. else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
  1030. dev->net->stats.rx_frame_errors++;
  1031. } else {
  1032. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1033. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1034. netif_dbg(dev, rx_err, dev->net,
  1035. "size err rx_cmd_a=0x%08x", rx_cmd_a);
  1036. return 0;
  1037. }
  1038. /* last frame in this batch */
  1039. if (skb->len == size) {
  1040. smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
  1041. rx_cmd_b);
  1042. skb_trim(skb, skb->len - 4); /* remove fcs */
  1043. skb->truesize = size + sizeof(struct sk_buff);
  1044. return 1;
  1045. }
  1046. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1047. if (unlikely(!ax_skb)) {
  1048. netdev_warn(dev->net, "Error allocating skb");
  1049. return 0;
  1050. }
  1051. ax_skb->len = size;
  1052. ax_skb->data = packet;
  1053. skb_set_tail_pointer(ax_skb, size);
  1054. smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
  1055. rx_cmd_b);
  1056. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1057. ax_skb->truesize = size + sizeof(struct sk_buff);
  1058. usbnet_skb_return(dev, ax_skb);
  1059. }
  1060. skb_pull(skb, size);
  1061. /* padding bytes before the next frame starts */
  1062. if (skb->len)
  1063. skb_pull(skb, align_count);
  1064. }
  1065. if (unlikely(skb->len < 0)) {
  1066. netdev_warn(dev->net, "invalid rx length<0 %d", skb->len);
  1067. return 0;
  1068. }
  1069. return 1;
  1070. }
  1071. static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
  1072. struct sk_buff *skb, gfp_t flags)
  1073. {
  1074. u32 tx_cmd_a, tx_cmd_b;
  1075. skb_linearize(skb);
  1076. if (skb_headroom(skb) < SMSC75XX_TX_OVERHEAD) {
  1077. struct sk_buff *skb2 =
  1078. skb_copy_expand(skb, SMSC75XX_TX_OVERHEAD, 0, flags);
  1079. dev_kfree_skb_any(skb);
  1080. skb = skb2;
  1081. if (!skb)
  1082. return NULL;
  1083. }
  1084. tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
  1085. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1086. tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
  1087. if (skb_is_gso(skb)) {
  1088. u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
  1089. tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
  1090. tx_cmd_a |= TX_CMD_A_LSO;
  1091. } else {
  1092. tx_cmd_b = 0;
  1093. }
  1094. skb_push(skb, 4);
  1095. cpu_to_le32s(&tx_cmd_b);
  1096. memcpy(skb->data, &tx_cmd_b, 4);
  1097. skb_push(skb, 4);
  1098. cpu_to_le32s(&tx_cmd_a);
  1099. memcpy(skb->data, &tx_cmd_a, 4);
  1100. return skb;
  1101. }
  1102. static const struct driver_info smsc75xx_info = {
  1103. .description = "smsc75xx USB 2.0 Gigabit Ethernet",
  1104. .bind = smsc75xx_bind,
  1105. .unbind = smsc75xx_unbind,
  1106. .link_reset = smsc75xx_link_reset,
  1107. .reset = smsc75xx_reset,
  1108. .rx_fixup = smsc75xx_rx_fixup,
  1109. .tx_fixup = smsc75xx_tx_fixup,
  1110. .status = smsc75xx_status,
  1111. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1112. };
  1113. static const struct usb_device_id products[] = {
  1114. {
  1115. /* SMSC7500 USB Gigabit Ethernet Device */
  1116. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
  1117. .driver_info = (unsigned long) &smsc75xx_info,
  1118. },
  1119. {
  1120. /* SMSC7500 USB Gigabit Ethernet Device */
  1121. USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
  1122. .driver_info = (unsigned long) &smsc75xx_info,
  1123. },
  1124. { }, /* END */
  1125. };
  1126. MODULE_DEVICE_TABLE(usb, products);
  1127. static struct usb_driver smsc75xx_driver = {
  1128. .name = SMSC_CHIPNAME,
  1129. .id_table = products,
  1130. .probe = usbnet_probe,
  1131. .suspend = smsc75xx_suspend,
  1132. .resume = smsc75xx_resume,
  1133. .reset_resume = smsc75xx_resume,
  1134. .disconnect = usbnet_disconnect,
  1135. .disable_hub_initiated_lpm = 1,
  1136. };
  1137. module_usb_driver(smsc75xx_driver);
  1138. MODULE_AUTHOR("Nancy Lin");
  1139. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1140. MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
  1141. MODULE_LICENSE("GPL");