cxgb4.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * This file is part of the Chelsio T4 Ethernet driver for Linux.
  3. *
  4. * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #ifndef __CXGB4_H__
  35. #define __CXGB4_H__
  36. #include <linux/bitops.h>
  37. #include <linux/cache.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/list.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/pci.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/timer.h>
  44. #include <linux/vmalloc.h>
  45. #include <asm/io.h>
  46. #include "cxgb4_uld.h"
  47. #include "t4_hw.h"
  48. #define FW_VERSION_MAJOR 1
  49. #define FW_VERSION_MINOR 1
  50. #define FW_VERSION_MICRO 0
  51. #define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
  52. enum {
  53. MAX_NPORTS = 4, /* max # of ports */
  54. SERNUM_LEN = 24, /* Serial # length */
  55. EC_LEN = 16, /* E/C length */
  56. ID_LEN = 16, /* ID length */
  57. };
  58. enum {
  59. MEM_EDC0,
  60. MEM_EDC1,
  61. MEM_MC
  62. };
  63. enum {
  64. MEMWIN0_APERTURE = 2048,
  65. MEMWIN0_BASE = 0x1b800,
  66. MEMWIN1_APERTURE = 32768,
  67. MEMWIN1_BASE = 0x28000,
  68. MEMWIN2_APERTURE = 65536,
  69. MEMWIN2_BASE = 0x30000,
  70. };
  71. enum dev_master {
  72. MASTER_CANT,
  73. MASTER_MAY,
  74. MASTER_MUST
  75. };
  76. enum dev_state {
  77. DEV_STATE_UNINIT,
  78. DEV_STATE_INIT,
  79. DEV_STATE_ERR
  80. };
  81. enum {
  82. PAUSE_RX = 1 << 0,
  83. PAUSE_TX = 1 << 1,
  84. PAUSE_AUTONEG = 1 << 2
  85. };
  86. struct port_stats {
  87. u64 tx_octets; /* total # of octets in good frames */
  88. u64 tx_frames; /* all good frames */
  89. u64 tx_bcast_frames; /* all broadcast frames */
  90. u64 tx_mcast_frames; /* all multicast frames */
  91. u64 tx_ucast_frames; /* all unicast frames */
  92. u64 tx_error_frames; /* all error frames */
  93. u64 tx_frames_64; /* # of Tx frames in a particular range */
  94. u64 tx_frames_65_127;
  95. u64 tx_frames_128_255;
  96. u64 tx_frames_256_511;
  97. u64 tx_frames_512_1023;
  98. u64 tx_frames_1024_1518;
  99. u64 tx_frames_1519_max;
  100. u64 tx_drop; /* # of dropped Tx frames */
  101. u64 tx_pause; /* # of transmitted pause frames */
  102. u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
  103. u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
  104. u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
  105. u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
  106. u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
  107. u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
  108. u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
  109. u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
  110. u64 rx_octets; /* total # of octets in good frames */
  111. u64 rx_frames; /* all good frames */
  112. u64 rx_bcast_frames; /* all broadcast frames */
  113. u64 rx_mcast_frames; /* all multicast frames */
  114. u64 rx_ucast_frames; /* all unicast frames */
  115. u64 rx_too_long; /* # of frames exceeding MTU */
  116. u64 rx_jabber; /* # of jabber frames */
  117. u64 rx_fcs_err; /* # of received frames with bad FCS */
  118. u64 rx_len_err; /* # of received frames with length error */
  119. u64 rx_symbol_err; /* symbol errors */
  120. u64 rx_runt; /* # of short frames */
  121. u64 rx_frames_64; /* # of Rx frames in a particular range */
  122. u64 rx_frames_65_127;
  123. u64 rx_frames_128_255;
  124. u64 rx_frames_256_511;
  125. u64 rx_frames_512_1023;
  126. u64 rx_frames_1024_1518;
  127. u64 rx_frames_1519_max;
  128. u64 rx_pause; /* # of received pause frames */
  129. u64 rx_ppp0; /* # of received PPP prio 0 frames */
  130. u64 rx_ppp1; /* # of received PPP prio 1 frames */
  131. u64 rx_ppp2; /* # of received PPP prio 2 frames */
  132. u64 rx_ppp3; /* # of received PPP prio 3 frames */
  133. u64 rx_ppp4; /* # of received PPP prio 4 frames */
  134. u64 rx_ppp5; /* # of received PPP prio 5 frames */
  135. u64 rx_ppp6; /* # of received PPP prio 6 frames */
  136. u64 rx_ppp7; /* # of received PPP prio 7 frames */
  137. u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
  138. u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
  139. u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
  140. u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
  141. u64 rx_trunc0; /* buffer-group 0 truncated packets */
  142. u64 rx_trunc1; /* buffer-group 1 truncated packets */
  143. u64 rx_trunc2; /* buffer-group 2 truncated packets */
  144. u64 rx_trunc3; /* buffer-group 3 truncated packets */
  145. };
  146. struct lb_port_stats {
  147. u64 octets;
  148. u64 frames;
  149. u64 bcast_frames;
  150. u64 mcast_frames;
  151. u64 ucast_frames;
  152. u64 error_frames;
  153. u64 frames_64;
  154. u64 frames_65_127;
  155. u64 frames_128_255;
  156. u64 frames_256_511;
  157. u64 frames_512_1023;
  158. u64 frames_1024_1518;
  159. u64 frames_1519_max;
  160. u64 drop;
  161. u64 ovflow0;
  162. u64 ovflow1;
  163. u64 ovflow2;
  164. u64 ovflow3;
  165. u64 trunc0;
  166. u64 trunc1;
  167. u64 trunc2;
  168. u64 trunc3;
  169. };
  170. struct tp_tcp_stats {
  171. u32 tcpOutRsts;
  172. u64 tcpInSegs;
  173. u64 tcpOutSegs;
  174. u64 tcpRetransSegs;
  175. };
  176. struct tp_err_stats {
  177. u32 macInErrs[4];
  178. u32 hdrInErrs[4];
  179. u32 tcpInErrs[4];
  180. u32 tnlCongDrops[4];
  181. u32 ofldChanDrops[4];
  182. u32 tnlTxDrops[4];
  183. u32 ofldVlanDrops[4];
  184. u32 tcp6InErrs[4];
  185. u32 ofldNoNeigh;
  186. u32 ofldCongDefer;
  187. };
  188. struct tp_params {
  189. unsigned int ntxchan; /* # of Tx channels */
  190. unsigned int tre; /* log2 of core clocks per TP tick */
  191. uint32_t dack_re; /* DACK timer resolution */
  192. unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */
  193. };
  194. struct vpd_params {
  195. unsigned int cclk;
  196. u8 ec[EC_LEN + 1];
  197. u8 sn[SERNUM_LEN + 1];
  198. u8 id[ID_LEN + 1];
  199. };
  200. struct pci_params {
  201. unsigned char speed;
  202. unsigned char width;
  203. };
  204. struct adapter_params {
  205. struct tp_params tp;
  206. struct vpd_params vpd;
  207. struct pci_params pci;
  208. unsigned int sf_size; /* serial flash size in bytes */
  209. unsigned int sf_nsec; /* # of flash sectors */
  210. unsigned int sf_fw_start; /* start of FW image in flash */
  211. unsigned int fw_vers;
  212. unsigned int tp_vers;
  213. u8 api_vers[7];
  214. unsigned short mtus[NMTUS];
  215. unsigned short a_wnd[NCCTRL_WIN];
  216. unsigned short b_wnd[NCCTRL_WIN];
  217. unsigned char nports; /* # of ethernet ports */
  218. unsigned char portvec;
  219. unsigned char rev; /* chip revision */
  220. unsigned char offload;
  221. unsigned char bypass;
  222. unsigned int ofldq_wr_cred;
  223. };
  224. struct trace_params {
  225. u32 data[TRACE_LEN / 4];
  226. u32 mask[TRACE_LEN / 4];
  227. unsigned short snap_len;
  228. unsigned short min_len;
  229. unsigned char skip_ofst;
  230. unsigned char skip_len;
  231. unsigned char invert;
  232. unsigned char port;
  233. };
  234. struct link_config {
  235. unsigned short supported; /* link capabilities */
  236. unsigned short advertising; /* advertised capabilities */
  237. unsigned short requested_speed; /* speed user has requested */
  238. unsigned short speed; /* actual link speed */
  239. unsigned char requested_fc; /* flow control user has requested */
  240. unsigned char fc; /* actual link flow control */
  241. unsigned char autoneg; /* autonegotiating? */
  242. unsigned char link_ok; /* link up? */
  243. };
  244. #define FW_LEN16(fw_struct) FW_CMD_LEN16(sizeof(fw_struct) / 16)
  245. enum {
  246. MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
  247. MAX_OFLD_QSETS = 16, /* # of offload Tx/Rx queue sets */
  248. MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
  249. MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
  250. };
  251. enum {
  252. MAX_EGRQ = 128, /* max # of egress queues, including FLs */
  253. MAX_INGQ = 64 /* max # of interrupt-capable ingress queues */
  254. };
  255. struct adapter;
  256. struct sge_rspq;
  257. struct port_info {
  258. struct adapter *adapter;
  259. u16 viid;
  260. s16 xact_addr_filt; /* index of exact MAC address filter */
  261. u16 rss_size; /* size of VI's RSS table slice */
  262. s8 mdio_addr;
  263. u8 port_type;
  264. u8 mod_type;
  265. u8 port_id;
  266. u8 tx_chan;
  267. u8 lport; /* associated offload logical port */
  268. u8 nqsets; /* # of qsets */
  269. u8 first_qset; /* index of first qset */
  270. u8 rss_mode;
  271. struct link_config link_cfg;
  272. u16 *rss;
  273. };
  274. struct dentry;
  275. struct work_struct;
  276. enum { /* adapter flags */
  277. FULL_INIT_DONE = (1 << 0),
  278. USING_MSI = (1 << 1),
  279. USING_MSIX = (1 << 2),
  280. FW_OK = (1 << 4),
  281. RSS_TNLALLLOOKUP = (1 << 5),
  282. USING_SOFT_PARAMS = (1 << 6),
  283. MASTER_PF = (1 << 7),
  284. FW_OFLD_CONN = (1 << 9),
  285. };
  286. struct rx_sw_desc;
  287. struct sge_fl { /* SGE free-buffer queue state */
  288. unsigned int avail; /* # of available Rx buffers */
  289. unsigned int pend_cred; /* new buffers since last FL DB ring */
  290. unsigned int cidx; /* consumer index */
  291. unsigned int pidx; /* producer index */
  292. unsigned long alloc_failed; /* # of times buffer allocation failed */
  293. unsigned long large_alloc_failed;
  294. unsigned long starving;
  295. /* RO fields */
  296. unsigned int cntxt_id; /* SGE context id for the free list */
  297. unsigned int size; /* capacity of free list */
  298. struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
  299. __be64 *desc; /* address of HW Rx descriptor ring */
  300. dma_addr_t addr; /* bus address of HW ring start */
  301. };
  302. /* A packet gather list */
  303. struct pkt_gl {
  304. struct page_frag frags[MAX_SKB_FRAGS];
  305. void *va; /* virtual address of first byte */
  306. unsigned int nfrags; /* # of fragments */
  307. unsigned int tot_len; /* total length of fragments */
  308. };
  309. typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
  310. const struct pkt_gl *gl);
  311. struct sge_rspq { /* state for an SGE response queue */
  312. struct napi_struct napi;
  313. const __be64 *cur_desc; /* current descriptor in queue */
  314. unsigned int cidx; /* consumer index */
  315. u8 gen; /* current generation bit */
  316. u8 intr_params; /* interrupt holdoff parameters */
  317. u8 next_intr_params; /* holdoff params for next interrupt */
  318. u8 pktcnt_idx; /* interrupt packet threshold */
  319. u8 uld; /* ULD handling this queue */
  320. u8 idx; /* queue index within its group */
  321. int offset; /* offset into current Rx buffer */
  322. u16 cntxt_id; /* SGE context id for the response q */
  323. u16 abs_id; /* absolute SGE id for the response q */
  324. __be64 *desc; /* address of HW response ring */
  325. dma_addr_t phys_addr; /* physical address of the ring */
  326. unsigned int iqe_len; /* entry size */
  327. unsigned int size; /* capacity of response queue */
  328. struct adapter *adap;
  329. struct net_device *netdev; /* associated net device */
  330. rspq_handler_t handler;
  331. };
  332. struct sge_eth_stats { /* Ethernet queue statistics */
  333. unsigned long pkts; /* # of ethernet packets */
  334. unsigned long lro_pkts; /* # of LRO super packets */
  335. unsigned long lro_merged; /* # of wire packets merged by LRO */
  336. unsigned long rx_cso; /* # of Rx checksum offloads */
  337. unsigned long vlan_ex; /* # of Rx VLAN extractions */
  338. unsigned long rx_drops; /* # of packets dropped due to no mem */
  339. };
  340. struct sge_eth_rxq { /* SW Ethernet Rx queue */
  341. struct sge_rspq rspq;
  342. struct sge_fl fl;
  343. struct sge_eth_stats stats;
  344. } ____cacheline_aligned_in_smp;
  345. struct sge_ofld_stats { /* offload queue statistics */
  346. unsigned long pkts; /* # of packets */
  347. unsigned long imm; /* # of immediate-data packets */
  348. unsigned long an; /* # of asynchronous notifications */
  349. unsigned long nomem; /* # of responses deferred due to no mem */
  350. };
  351. struct sge_ofld_rxq { /* SW offload Rx queue */
  352. struct sge_rspq rspq;
  353. struct sge_fl fl;
  354. struct sge_ofld_stats stats;
  355. } ____cacheline_aligned_in_smp;
  356. struct tx_desc {
  357. __be64 flit[8];
  358. };
  359. struct tx_sw_desc;
  360. struct sge_txq {
  361. unsigned int in_use; /* # of in-use Tx descriptors */
  362. unsigned int size; /* # of descriptors */
  363. unsigned int cidx; /* SW consumer index */
  364. unsigned int pidx; /* producer index */
  365. unsigned long stops; /* # of times q has been stopped */
  366. unsigned long restarts; /* # of queue restarts */
  367. unsigned int cntxt_id; /* SGE context id for the Tx q */
  368. struct tx_desc *desc; /* address of HW Tx descriptor ring */
  369. struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
  370. struct sge_qstat *stat; /* queue status entry */
  371. dma_addr_t phys_addr; /* physical address of the ring */
  372. spinlock_t db_lock;
  373. int db_disabled;
  374. unsigned short db_pidx;
  375. };
  376. struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
  377. struct sge_txq q;
  378. struct netdev_queue *txq; /* associated netdev TX queue */
  379. unsigned long tso; /* # of TSO requests */
  380. unsigned long tx_cso; /* # of Tx checksum offloads */
  381. unsigned long vlan_ins; /* # of Tx VLAN insertions */
  382. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  383. } ____cacheline_aligned_in_smp;
  384. struct sge_ofld_txq { /* state for an SGE offload Tx queue */
  385. struct sge_txq q;
  386. struct adapter *adap;
  387. struct sk_buff_head sendq; /* list of backpressured packets */
  388. struct tasklet_struct qresume_tsk; /* restarts the queue */
  389. u8 full; /* the Tx ring is full */
  390. unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
  391. } ____cacheline_aligned_in_smp;
  392. struct sge_ctrl_txq { /* state for an SGE control Tx queue */
  393. struct sge_txq q;
  394. struct adapter *adap;
  395. struct sk_buff_head sendq; /* list of backpressured packets */
  396. struct tasklet_struct qresume_tsk; /* restarts the queue */
  397. u8 full; /* the Tx ring is full */
  398. } ____cacheline_aligned_in_smp;
  399. struct sge {
  400. struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
  401. struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
  402. struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
  403. struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
  404. struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
  405. struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
  406. struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
  407. struct sge_rspq intrq ____cacheline_aligned_in_smp;
  408. spinlock_t intrq_lock;
  409. u16 max_ethqsets; /* # of available Ethernet queue sets */
  410. u16 ethqsets; /* # of active Ethernet queue sets */
  411. u16 ethtxq_rover; /* Tx queue to clean up next */
  412. u16 ofldqsets; /* # of active offload queue sets */
  413. u16 rdmaqs; /* # of available RDMA Rx queues */
  414. u16 ofld_rxq[MAX_OFLD_QSETS];
  415. u16 rdma_rxq[NCHAN];
  416. u16 timer_val[SGE_NTIMERS];
  417. u8 counter_val[SGE_NCOUNTERS];
  418. u32 fl_pg_order; /* large page allocation size */
  419. u32 stat_len; /* length of status page at ring end */
  420. u32 pktshift; /* padding between CPL & packet data */
  421. u32 fl_align; /* response queue message alignment */
  422. u32 fl_starve_thres; /* Free List starvation threshold */
  423. unsigned int starve_thres;
  424. u8 idma_state[2];
  425. unsigned int egr_start;
  426. unsigned int ingr_start;
  427. void *egr_map[MAX_EGRQ]; /* qid->queue egress queue map */
  428. struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
  429. DECLARE_BITMAP(starving_fl, MAX_EGRQ);
  430. DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
  431. struct timer_list rx_timer; /* refills starving FLs */
  432. struct timer_list tx_timer; /* checks Tx queues */
  433. };
  434. #define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
  435. #define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
  436. #define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
  437. struct l2t_data;
  438. struct adapter {
  439. void __iomem *regs;
  440. struct pci_dev *pdev;
  441. struct device *pdev_dev;
  442. unsigned int mbox;
  443. unsigned int fn;
  444. unsigned int flags;
  445. int msg_enable;
  446. struct adapter_params params;
  447. struct cxgb4_virt_res vres;
  448. unsigned int swintr;
  449. unsigned int wol;
  450. struct {
  451. unsigned short vec;
  452. char desc[IFNAMSIZ + 10];
  453. } msix_info[MAX_INGQ + 1];
  454. struct sge sge;
  455. struct net_device *port[MAX_NPORTS];
  456. u8 chan_map[NCHAN]; /* channel -> port map */
  457. unsigned int l2t_start;
  458. unsigned int l2t_end;
  459. struct l2t_data *l2t;
  460. void *uld_handle[CXGB4_ULD_MAX];
  461. struct list_head list_node;
  462. struct tid_info tids;
  463. void **tid_release_head;
  464. spinlock_t tid_release_lock;
  465. struct work_struct tid_release_task;
  466. struct work_struct db_full_task;
  467. struct work_struct db_drop_task;
  468. bool tid_release_task_busy;
  469. struct dentry *debugfs_root;
  470. spinlock_t stats_lock;
  471. };
  472. static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
  473. {
  474. return readl(adap->regs + reg_addr);
  475. }
  476. static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
  477. {
  478. writel(val, adap->regs + reg_addr);
  479. }
  480. #ifndef readq
  481. static inline u64 readq(const volatile void __iomem *addr)
  482. {
  483. return readl(addr) + ((u64)readl(addr + 4) << 32);
  484. }
  485. static inline void writeq(u64 val, volatile void __iomem *addr)
  486. {
  487. writel(val, addr);
  488. writel(val >> 32, addr + 4);
  489. }
  490. #endif
  491. static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
  492. {
  493. return readq(adap->regs + reg_addr);
  494. }
  495. static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
  496. {
  497. writeq(val, adap->regs + reg_addr);
  498. }
  499. /**
  500. * netdev2pinfo - return the port_info structure associated with a net_device
  501. * @dev: the netdev
  502. *
  503. * Return the struct port_info associated with a net_device
  504. */
  505. static inline struct port_info *netdev2pinfo(const struct net_device *dev)
  506. {
  507. return netdev_priv(dev);
  508. }
  509. /**
  510. * adap2pinfo - return the port_info of a port
  511. * @adap: the adapter
  512. * @idx: the port index
  513. *
  514. * Return the port_info structure for the port of the given index.
  515. */
  516. static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
  517. {
  518. return netdev_priv(adap->port[idx]);
  519. }
  520. /**
  521. * netdev2adap - return the adapter structure associated with a net_device
  522. * @dev: the netdev
  523. *
  524. * Return the struct adapter associated with a net_device
  525. */
  526. static inline struct adapter *netdev2adap(const struct net_device *dev)
  527. {
  528. return netdev2pinfo(dev)->adapter;
  529. }
  530. void t4_os_portmod_changed(const struct adapter *adap, int port_id);
  531. void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
  532. void *t4_alloc_mem(size_t size);
  533. void t4_free_sge_resources(struct adapter *adap);
  534. irq_handler_t t4_intr_handler(struct adapter *adap);
  535. netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
  536. int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
  537. const struct pkt_gl *gl);
  538. int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
  539. int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
  540. int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
  541. struct net_device *dev, int intr_idx,
  542. struct sge_fl *fl, rspq_handler_t hnd);
  543. int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
  544. struct net_device *dev, struct netdev_queue *netdevq,
  545. unsigned int iqid);
  546. int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
  547. struct net_device *dev, unsigned int iqid,
  548. unsigned int cmplqid);
  549. int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
  550. struct net_device *dev, unsigned int iqid);
  551. irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
  552. int t4_sge_init(struct adapter *adap);
  553. void t4_sge_start(struct adapter *adap);
  554. void t4_sge_stop(struct adapter *adap);
  555. extern int dbfifo_int_thresh;
  556. #define for_each_port(adapter, iter) \
  557. for (iter = 0; iter < (adapter)->params.nports; ++iter)
  558. static inline int is_bypass(struct adapter *adap)
  559. {
  560. return adap->params.bypass;
  561. }
  562. static inline int is_bypass_device(int device)
  563. {
  564. /* this should be set based upon device capabilities */
  565. switch (device) {
  566. case 0x440b:
  567. case 0x440c:
  568. return 1;
  569. default:
  570. return 0;
  571. }
  572. }
  573. static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
  574. {
  575. return adap->params.vpd.cclk / 1000;
  576. }
  577. static inline unsigned int us_to_core_ticks(const struct adapter *adap,
  578. unsigned int us)
  579. {
  580. return (us * adap->params.vpd.cclk) / 1000;
  581. }
  582. static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
  583. unsigned int ticks)
  584. {
  585. /* add Core Clock / 2 to round ticks to nearest uS */
  586. return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
  587. adapter->params.vpd.cclk);
  588. }
  589. void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
  590. u32 val);
  591. int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
  592. void *rpl, bool sleep_ok);
  593. static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
  594. int size, void *rpl)
  595. {
  596. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
  597. }
  598. static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
  599. int size, void *rpl)
  600. {
  601. return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
  602. }
  603. void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
  604. unsigned int data_reg, const u32 *vals,
  605. unsigned int nregs, unsigned int start_idx);
  606. void t4_intr_enable(struct adapter *adapter);
  607. void t4_intr_disable(struct adapter *adapter);
  608. int t4_slow_intr_handler(struct adapter *adapter);
  609. int t4_wait_dev_ready(struct adapter *adap);
  610. int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
  611. struct link_config *lc);
  612. int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
  613. int t4_memory_write(struct adapter *adap, int mtype, u32 addr, u32 len,
  614. __be32 *buf);
  615. int t4_seeprom_wp(struct adapter *adapter, bool enable);
  616. int get_vpd_params(struct adapter *adapter, struct vpd_params *p);
  617. int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
  618. unsigned int t4_flash_cfg_addr(struct adapter *adapter);
  619. int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size);
  620. int t4_check_fw_version(struct adapter *adapter);
  621. int t4_prep_adapter(struct adapter *adapter);
  622. int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
  623. void t4_fatal_err(struct adapter *adapter);
  624. int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
  625. int start, int n, const u16 *rspq, unsigned int nrspq);
  626. int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
  627. unsigned int flags);
  628. int t4_mc_read(struct adapter *adap, u32 addr, __be32 *data, u64 *parity);
  629. int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
  630. u64 *parity);
  631. void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
  632. void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
  633. void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
  634. unsigned int mask, unsigned int val);
  635. void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
  636. struct tp_tcp_stats *v6);
  637. void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
  638. const unsigned short *alpha, const unsigned short *beta);
  639. void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
  640. const u8 *addr);
  641. int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
  642. u64 mask0, u64 mask1, unsigned int crc, bool enable);
  643. int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
  644. enum dev_master master, enum dev_state *state);
  645. int t4_fw_bye(struct adapter *adap, unsigned int mbox);
  646. int t4_early_init(struct adapter *adap, unsigned int mbox);
  647. int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
  648. int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force);
  649. int t4_fw_restart(struct adapter *adap, unsigned int mbox, int reset);
  650. int t4_fw_upgrade(struct adapter *adap, unsigned int mbox,
  651. const u8 *fw_data, unsigned int size, int force);
  652. int t4_fw_config_file(struct adapter *adap, unsigned int mbox,
  653. unsigned int mtype, unsigned int maddr,
  654. u32 *finiver, u32 *finicsum, u32 *cfcsum);
  655. int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
  656. unsigned int cache_line_size);
  657. int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
  658. int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  659. unsigned int vf, unsigned int nparams, const u32 *params,
  660. u32 *val);
  661. int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
  662. unsigned int vf, unsigned int nparams, const u32 *params,
  663. const u32 *val);
  664. int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
  665. unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
  666. unsigned int rxqi, unsigned int rxq, unsigned int tc,
  667. unsigned int vi, unsigned int cmask, unsigned int pmask,
  668. unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
  669. int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
  670. unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
  671. unsigned int *rss_size);
  672. int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
  673. int mtu, int promisc, int all_multi, int bcast, int vlanex,
  674. bool sleep_ok);
  675. int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
  676. unsigned int viid, bool free, unsigned int naddr,
  677. const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
  678. int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
  679. int idx, const u8 *addr, bool persist, bool add_smt);
  680. int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
  681. bool ucast, u64 vec, bool sleep_ok);
  682. int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
  683. bool rx_en, bool tx_en);
  684. int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
  685. unsigned int nblinks);
  686. int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  687. unsigned int mmd, unsigned int reg, u16 *valp);
  688. int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
  689. unsigned int mmd, unsigned int reg, u16 val);
  690. int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  691. unsigned int vf, unsigned int iqtype, unsigned int iqid,
  692. unsigned int fl0id, unsigned int fl1id);
  693. int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  694. unsigned int vf, unsigned int eqid);
  695. int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  696. unsigned int vf, unsigned int eqid);
  697. int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
  698. unsigned int vf, unsigned int eqid);
  699. int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
  700. void t4_db_full(struct adapter *adapter);
  701. void t4_db_dropped(struct adapter *adapter);
  702. int t4_mem_win_read_len(struct adapter *adap, u32 addr, __be32 *data, int len);
  703. int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
  704. u32 addr, u32 val);
  705. #endif /* __CXGB4_H__ */