mxcmmc.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <linux/types.h>
  36. #include <asm/dma.h>
  37. #include <asm/irq.h>
  38. #include <asm/sizes.h>
  39. #include <linux/platform_data/mmc-mxcmmc.h>
  40. #include <linux/platform_data/dma-imx.h>
  41. #include <mach/hardware.h>
  42. #define DRIVER_NAME "mxc-mmc"
  43. #define MXCMCI_TIMEOUT_MS 10000
  44. #define MMC_REG_STR_STP_CLK 0x00
  45. #define MMC_REG_STATUS 0x04
  46. #define MMC_REG_CLK_RATE 0x08
  47. #define MMC_REG_CMD_DAT_CONT 0x0C
  48. #define MMC_REG_RES_TO 0x10
  49. #define MMC_REG_READ_TO 0x14
  50. #define MMC_REG_BLK_LEN 0x18
  51. #define MMC_REG_NOB 0x1C
  52. #define MMC_REG_REV_NO 0x20
  53. #define MMC_REG_INT_CNTR 0x24
  54. #define MMC_REG_CMD 0x28
  55. #define MMC_REG_ARG 0x2C
  56. #define MMC_REG_RES_FIFO 0x34
  57. #define MMC_REG_BUFFER_ACCESS 0x38
  58. #define STR_STP_CLK_RESET (1 << 3)
  59. #define STR_STP_CLK_START_CLK (1 << 1)
  60. #define STR_STP_CLK_STOP_CLK (1 << 0)
  61. #define STATUS_CARD_INSERTION (1 << 31)
  62. #define STATUS_CARD_REMOVAL (1 << 30)
  63. #define STATUS_YBUF_EMPTY (1 << 29)
  64. #define STATUS_XBUF_EMPTY (1 << 28)
  65. #define STATUS_YBUF_FULL (1 << 27)
  66. #define STATUS_XBUF_FULL (1 << 26)
  67. #define STATUS_BUF_UND_RUN (1 << 25)
  68. #define STATUS_BUF_OVFL (1 << 24)
  69. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  70. #define STATUS_END_CMD_RESP (1 << 13)
  71. #define STATUS_WRITE_OP_DONE (1 << 12)
  72. #define STATUS_DATA_TRANS_DONE (1 << 11)
  73. #define STATUS_READ_OP_DONE (1 << 11)
  74. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  75. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  76. #define STATUS_BUF_READ_RDY (1 << 7)
  77. #define STATUS_BUF_WRITE_RDY (1 << 6)
  78. #define STATUS_RESP_CRC_ERR (1 << 5)
  79. #define STATUS_CRC_READ_ERR (1 << 3)
  80. #define STATUS_CRC_WRITE_ERR (1 << 2)
  81. #define STATUS_TIME_OUT_RESP (1 << 1)
  82. #define STATUS_TIME_OUT_READ (1 << 0)
  83. #define STATUS_ERR_MASK 0x2f
  84. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  85. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  86. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  87. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  88. #define CMD_DAT_CONT_INIT (1 << 7)
  89. #define CMD_DAT_CONT_WRITE (1 << 4)
  90. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  91. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  92. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  93. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  94. #define INT_SDIO_INT_WKP_EN (1 << 18)
  95. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  96. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  97. #define INT_CARD_INSERTION_EN (1 << 15)
  98. #define INT_CARD_REMOVAL_EN (1 << 14)
  99. #define INT_SDIO_IRQ_EN (1 << 13)
  100. #define INT_DAT0_EN (1 << 12)
  101. #define INT_BUF_READ_EN (1 << 4)
  102. #define INT_BUF_WRITE_EN (1 << 3)
  103. #define INT_END_CMD_RES_EN (1 << 2)
  104. #define INT_WRITE_OP_DONE_EN (1 << 1)
  105. #define INT_READ_OP_EN (1 << 0)
  106. struct mxcmci_host {
  107. struct mmc_host *mmc;
  108. struct resource *res;
  109. void __iomem *base;
  110. int irq;
  111. int detect_irq;
  112. struct dma_chan *dma;
  113. struct dma_async_tx_descriptor *desc;
  114. int do_dma;
  115. int default_irq_mask;
  116. int use_sdio;
  117. unsigned int power_mode;
  118. struct imxmmc_platform_data *pdata;
  119. struct mmc_request *req;
  120. struct mmc_command *cmd;
  121. struct mmc_data *data;
  122. unsigned int datasize;
  123. unsigned int dma_dir;
  124. u16 rev_no;
  125. unsigned int cmdat;
  126. struct clk *clk_ipg;
  127. struct clk *clk_per;
  128. int clock;
  129. struct work_struct datawork;
  130. spinlock_t lock;
  131. struct regulator *vcc;
  132. int burstlen;
  133. int dmareq;
  134. struct dma_slave_config dma_slave_config;
  135. struct imx_dma_data dma_data;
  136. struct timer_list watchdog;
  137. };
  138. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  139. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  140. {
  141. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  142. if (IS_ERR(host->vcc)) {
  143. host->vcc = NULL;
  144. } else {
  145. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  146. if (host->pdata && host->pdata->ocr_avail)
  147. dev_warn(mmc_dev(host->mmc),
  148. "pdata->ocr_avail will not be used\n");
  149. }
  150. if (host->vcc == NULL) {
  151. /* fall-back to platform data */
  152. if (host->pdata && host->pdata->ocr_avail)
  153. host->mmc->ocr_avail = host->pdata->ocr_avail;
  154. else
  155. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  156. }
  157. }
  158. static inline void mxcmci_set_power(struct mxcmci_host *host,
  159. unsigned char power_mode,
  160. unsigned int vdd)
  161. {
  162. if (host->vcc) {
  163. if (power_mode == MMC_POWER_UP)
  164. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  165. else if (power_mode == MMC_POWER_OFF)
  166. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  167. }
  168. if (host->pdata && host->pdata->setpower)
  169. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  170. }
  171. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  172. {
  173. return host->do_dma;
  174. }
  175. static void mxcmci_softreset(struct mxcmci_host *host)
  176. {
  177. int i;
  178. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  179. /* reset sequence */
  180. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  181. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  182. host->base + MMC_REG_STR_STP_CLK);
  183. for (i = 0; i < 8; i++)
  184. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  185. writew(0xff, host->base + MMC_REG_RES_TO);
  186. }
  187. static int mxcmci_setup_dma(struct mmc_host *mmc);
  188. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  189. {
  190. unsigned int nob = data->blocks;
  191. unsigned int blksz = data->blksz;
  192. unsigned int datasize = nob * blksz;
  193. struct scatterlist *sg;
  194. enum dma_transfer_direction slave_dirn;
  195. int i, nents;
  196. if (data->flags & MMC_DATA_STREAM)
  197. nob = 0xffff;
  198. host->data = data;
  199. data->bytes_xfered = 0;
  200. writew(nob, host->base + MMC_REG_NOB);
  201. writew(blksz, host->base + MMC_REG_BLK_LEN);
  202. host->datasize = datasize;
  203. if (!mxcmci_use_dma(host))
  204. return 0;
  205. for_each_sg(data->sg, sg, data->sg_len, i) {
  206. if (sg->offset & 3 || sg->length & 3) {
  207. host->do_dma = 0;
  208. return 0;
  209. }
  210. }
  211. if (data->flags & MMC_DATA_READ) {
  212. host->dma_dir = DMA_FROM_DEVICE;
  213. slave_dirn = DMA_DEV_TO_MEM;
  214. } else {
  215. host->dma_dir = DMA_TO_DEVICE;
  216. slave_dirn = DMA_MEM_TO_DEV;
  217. }
  218. nents = dma_map_sg(host->dma->device->dev, data->sg,
  219. data->sg_len, host->dma_dir);
  220. if (nents != data->sg_len)
  221. return -EINVAL;
  222. host->desc = dmaengine_prep_slave_sg(host->dma,
  223. data->sg, data->sg_len, slave_dirn,
  224. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  225. if (!host->desc) {
  226. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  227. host->dma_dir);
  228. host->do_dma = 0;
  229. return 0; /* Fall back to PIO */
  230. }
  231. wmb();
  232. dmaengine_submit(host->desc);
  233. dma_async_issue_pending(host->dma);
  234. mod_timer(&host->watchdog, jiffies + msecs_to_jiffies(MXCMCI_TIMEOUT_MS));
  235. return 0;
  236. }
  237. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat);
  238. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat);
  239. static void mxcmci_dma_callback(void *data)
  240. {
  241. struct mxcmci_host *host = data;
  242. u32 stat;
  243. del_timer(&host->watchdog);
  244. stat = readl(host->base + MMC_REG_STATUS);
  245. writel(stat & ~STATUS_DATA_TRANS_DONE, host->base + MMC_REG_STATUS);
  246. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  247. if (stat & STATUS_READ_OP_DONE)
  248. writel(STATUS_READ_OP_DONE, host->base + MMC_REG_STATUS);
  249. mxcmci_data_done(host, stat);
  250. }
  251. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  252. unsigned int cmdat)
  253. {
  254. u32 int_cntr = host->default_irq_mask;
  255. unsigned long flags;
  256. WARN_ON(host->cmd != NULL);
  257. host->cmd = cmd;
  258. switch (mmc_resp_type(cmd)) {
  259. case MMC_RSP_R1: /* short CRC, OPCODE */
  260. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  261. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  262. break;
  263. case MMC_RSP_R2: /* long 136 bit + CRC */
  264. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  265. break;
  266. case MMC_RSP_R3: /* short */
  267. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  268. break;
  269. case MMC_RSP_NONE:
  270. break;
  271. default:
  272. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  273. mmc_resp_type(cmd));
  274. cmd->error = -EINVAL;
  275. return -EINVAL;
  276. }
  277. int_cntr = INT_END_CMD_RES_EN;
  278. if (mxcmci_use_dma(host)) {
  279. if (host->dma_dir == DMA_FROM_DEVICE) {
  280. host->desc->callback = mxcmci_dma_callback;
  281. host->desc->callback_param = host;
  282. } else {
  283. int_cntr |= INT_WRITE_OP_DONE_EN;
  284. }
  285. }
  286. spin_lock_irqsave(&host->lock, flags);
  287. if (host->use_sdio)
  288. int_cntr |= INT_SDIO_IRQ_EN;
  289. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  290. spin_unlock_irqrestore(&host->lock, flags);
  291. writew(cmd->opcode, host->base + MMC_REG_CMD);
  292. writel(cmd->arg, host->base + MMC_REG_ARG);
  293. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  294. return 0;
  295. }
  296. static void mxcmci_finish_request(struct mxcmci_host *host,
  297. struct mmc_request *req)
  298. {
  299. u32 int_cntr = host->default_irq_mask;
  300. unsigned long flags;
  301. spin_lock_irqsave(&host->lock, flags);
  302. if (host->use_sdio)
  303. int_cntr |= INT_SDIO_IRQ_EN;
  304. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  305. spin_unlock_irqrestore(&host->lock, flags);
  306. host->req = NULL;
  307. host->cmd = NULL;
  308. host->data = NULL;
  309. mmc_request_done(host->mmc, req);
  310. }
  311. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  312. {
  313. struct mmc_data *data = host->data;
  314. int data_error;
  315. if (mxcmci_use_dma(host))
  316. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  317. host->dma_dir);
  318. if (stat & STATUS_ERR_MASK) {
  319. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  320. stat);
  321. if (stat & STATUS_CRC_READ_ERR) {
  322. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  323. data->error = -EILSEQ;
  324. } else if (stat & STATUS_CRC_WRITE_ERR) {
  325. u32 err_code = (stat >> 9) & 0x3;
  326. if (err_code == 2) { /* No CRC response */
  327. dev_err(mmc_dev(host->mmc),
  328. "%s: No CRC -ETIMEDOUT\n", __func__);
  329. data->error = -ETIMEDOUT;
  330. } else {
  331. dev_err(mmc_dev(host->mmc),
  332. "%s: -EILSEQ\n", __func__);
  333. data->error = -EILSEQ;
  334. }
  335. } else if (stat & STATUS_TIME_OUT_READ) {
  336. dev_err(mmc_dev(host->mmc),
  337. "%s: read -ETIMEDOUT\n", __func__);
  338. data->error = -ETIMEDOUT;
  339. } else {
  340. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  341. data->error = -EIO;
  342. }
  343. } else {
  344. data->bytes_xfered = host->datasize;
  345. }
  346. data_error = data->error;
  347. host->data = NULL;
  348. return data_error;
  349. }
  350. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  351. {
  352. struct mmc_command *cmd = host->cmd;
  353. int i;
  354. u32 a, b, c;
  355. if (!cmd)
  356. return;
  357. if (stat & STATUS_TIME_OUT_RESP) {
  358. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  359. cmd->error = -ETIMEDOUT;
  360. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  361. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  362. cmd->error = -EILSEQ;
  363. }
  364. if (cmd->flags & MMC_RSP_PRESENT) {
  365. if (cmd->flags & MMC_RSP_136) {
  366. for (i = 0; i < 4; i++) {
  367. a = readw(host->base + MMC_REG_RES_FIFO);
  368. b = readw(host->base + MMC_REG_RES_FIFO);
  369. cmd->resp[i] = a << 16 | b;
  370. }
  371. } else {
  372. a = readw(host->base + MMC_REG_RES_FIFO);
  373. b = readw(host->base + MMC_REG_RES_FIFO);
  374. c = readw(host->base + MMC_REG_RES_FIFO);
  375. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  376. }
  377. }
  378. }
  379. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  380. {
  381. u32 stat;
  382. unsigned long timeout = jiffies + HZ;
  383. do {
  384. stat = readl(host->base + MMC_REG_STATUS);
  385. if (stat & STATUS_ERR_MASK)
  386. return stat;
  387. if (time_after(jiffies, timeout)) {
  388. mxcmci_softreset(host);
  389. mxcmci_set_clk_rate(host, host->clock);
  390. return STATUS_TIME_OUT_READ;
  391. }
  392. if (stat & mask)
  393. return 0;
  394. cpu_relax();
  395. } while (1);
  396. }
  397. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  398. {
  399. unsigned int stat;
  400. u32 *buf = _buf;
  401. while (bytes > 3) {
  402. stat = mxcmci_poll_status(host,
  403. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  404. if (stat)
  405. return stat;
  406. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  407. bytes -= 4;
  408. }
  409. if (bytes) {
  410. u8 *b = (u8 *)buf;
  411. u32 tmp;
  412. stat = mxcmci_poll_status(host,
  413. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  414. if (stat)
  415. return stat;
  416. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  417. memcpy(b, &tmp, bytes);
  418. }
  419. return 0;
  420. }
  421. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  422. {
  423. unsigned int stat;
  424. u32 *buf = _buf;
  425. while (bytes > 3) {
  426. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  427. if (stat)
  428. return stat;
  429. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  430. bytes -= 4;
  431. }
  432. if (bytes) {
  433. u8 *b = (u8 *)buf;
  434. u32 tmp;
  435. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  436. if (stat)
  437. return stat;
  438. memcpy(&tmp, b, bytes);
  439. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  440. }
  441. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  442. if (stat)
  443. return stat;
  444. return 0;
  445. }
  446. static int mxcmci_transfer_data(struct mxcmci_host *host)
  447. {
  448. struct mmc_data *data = host->req->data;
  449. struct scatterlist *sg;
  450. int stat, i;
  451. host->data = data;
  452. host->datasize = 0;
  453. if (data->flags & MMC_DATA_READ) {
  454. for_each_sg(data->sg, sg, data->sg_len, i) {
  455. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  456. if (stat)
  457. return stat;
  458. host->datasize += sg->length;
  459. }
  460. } else {
  461. for_each_sg(data->sg, sg, data->sg_len, i) {
  462. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  463. if (stat)
  464. return stat;
  465. host->datasize += sg->length;
  466. }
  467. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  468. if (stat)
  469. return stat;
  470. }
  471. return 0;
  472. }
  473. static void mxcmci_datawork(struct work_struct *work)
  474. {
  475. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  476. datawork);
  477. int datastat = mxcmci_transfer_data(host);
  478. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  479. host->base + MMC_REG_STATUS);
  480. mxcmci_finish_data(host, datastat);
  481. if (host->req->stop) {
  482. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  483. mxcmci_finish_request(host, host->req);
  484. return;
  485. }
  486. } else {
  487. mxcmci_finish_request(host, host->req);
  488. }
  489. }
  490. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  491. {
  492. struct mmc_data *data = host->data;
  493. int data_error;
  494. if (!data)
  495. return;
  496. data_error = mxcmci_finish_data(host, stat);
  497. mxcmci_read_response(host, stat);
  498. host->cmd = NULL;
  499. if (host->req->stop) {
  500. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  501. mxcmci_finish_request(host, host->req);
  502. return;
  503. }
  504. } else {
  505. mxcmci_finish_request(host, host->req);
  506. }
  507. }
  508. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  509. {
  510. mxcmci_read_response(host, stat);
  511. host->cmd = NULL;
  512. if (!host->data && host->req) {
  513. mxcmci_finish_request(host, host->req);
  514. return;
  515. }
  516. /* For the DMA case the DMA engine handles the data transfer
  517. * automatically. For non DMA we have to do it ourselves.
  518. * Don't do it in interrupt context though.
  519. */
  520. if (!mxcmci_use_dma(host) && host->data)
  521. schedule_work(&host->datawork);
  522. }
  523. static irqreturn_t mxcmci_irq(int irq, void *devid)
  524. {
  525. struct mxcmci_host *host = devid;
  526. unsigned long flags;
  527. bool sdio_irq;
  528. u32 stat;
  529. stat = readl(host->base + MMC_REG_STATUS);
  530. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  531. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  532. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  533. spin_lock_irqsave(&host->lock, flags);
  534. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  535. spin_unlock_irqrestore(&host->lock, flags);
  536. if (mxcmci_use_dma(host) &&
  537. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  538. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  539. host->base + MMC_REG_STATUS);
  540. if (sdio_irq) {
  541. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  542. mmc_signal_sdio_irq(host->mmc);
  543. }
  544. if (stat & STATUS_END_CMD_RESP)
  545. mxcmci_cmd_done(host, stat);
  546. if (mxcmci_use_dma(host) &&
  547. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE))) {
  548. del_timer(&host->watchdog);
  549. mxcmci_data_done(host, stat);
  550. }
  551. if (host->default_irq_mask &&
  552. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  553. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  554. return IRQ_HANDLED;
  555. }
  556. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  557. {
  558. struct mxcmci_host *host = mmc_priv(mmc);
  559. unsigned int cmdat = host->cmdat;
  560. int error;
  561. WARN_ON(host->req != NULL);
  562. host->req = req;
  563. host->cmdat &= ~CMD_DAT_CONT_INIT;
  564. if (host->dma)
  565. host->do_dma = 1;
  566. if (req->data) {
  567. error = mxcmci_setup_data(host, req->data);
  568. if (error) {
  569. req->cmd->error = error;
  570. goto out;
  571. }
  572. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  573. if (req->data->flags & MMC_DATA_WRITE)
  574. cmdat |= CMD_DAT_CONT_WRITE;
  575. }
  576. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  577. out:
  578. if (error)
  579. mxcmci_finish_request(host, req);
  580. }
  581. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  582. {
  583. unsigned int divider;
  584. int prescaler = 0;
  585. unsigned int clk_in = clk_get_rate(host->clk_per);
  586. while (prescaler <= 0x800) {
  587. for (divider = 1; divider <= 0xF; divider++) {
  588. int x;
  589. x = (clk_in / (divider + 1));
  590. if (prescaler)
  591. x /= (prescaler * 2);
  592. if (x <= clk_ios)
  593. break;
  594. }
  595. if (divider < 0x10)
  596. break;
  597. if (prescaler == 0)
  598. prescaler = 1;
  599. else
  600. prescaler <<= 1;
  601. }
  602. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  603. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  604. prescaler, divider, clk_in, clk_ios);
  605. }
  606. static int mxcmci_setup_dma(struct mmc_host *mmc)
  607. {
  608. struct mxcmci_host *host = mmc_priv(mmc);
  609. struct dma_slave_config *config = &host->dma_slave_config;
  610. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  611. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  612. config->dst_addr_width = 4;
  613. config->src_addr_width = 4;
  614. config->dst_maxburst = host->burstlen;
  615. config->src_maxburst = host->burstlen;
  616. config->device_fc = false;
  617. return dmaengine_slave_config(host->dma, config);
  618. }
  619. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  620. {
  621. struct mxcmci_host *host = mmc_priv(mmc);
  622. int burstlen, ret;
  623. /*
  624. * use burstlen of 64 (16 words) in 4 bit mode (--> reg value 0)
  625. * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
  626. */
  627. if (ios->bus_width == MMC_BUS_WIDTH_4)
  628. burstlen = 16;
  629. else
  630. burstlen = 4;
  631. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  632. host->burstlen = burstlen;
  633. ret = mxcmci_setup_dma(mmc);
  634. if (ret) {
  635. dev_err(mmc_dev(host->mmc),
  636. "failed to config DMA channel. Falling back to PIO\n");
  637. dma_release_channel(host->dma);
  638. host->do_dma = 0;
  639. host->dma = NULL;
  640. }
  641. }
  642. if (ios->bus_width == MMC_BUS_WIDTH_4)
  643. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  644. else
  645. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  646. if (host->power_mode != ios->power_mode) {
  647. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  648. host->power_mode = ios->power_mode;
  649. if (ios->power_mode == MMC_POWER_ON)
  650. host->cmdat |= CMD_DAT_CONT_INIT;
  651. }
  652. if (ios->clock) {
  653. mxcmci_set_clk_rate(host, ios->clock);
  654. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  655. } else {
  656. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  657. }
  658. host->clock = ios->clock;
  659. }
  660. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  661. {
  662. struct mmc_host *mmc = data;
  663. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  664. mmc_detect_change(mmc, msecs_to_jiffies(250));
  665. return IRQ_HANDLED;
  666. }
  667. static int mxcmci_get_ro(struct mmc_host *mmc)
  668. {
  669. struct mxcmci_host *host = mmc_priv(mmc);
  670. if (host->pdata && host->pdata->get_ro)
  671. return !!host->pdata->get_ro(mmc_dev(mmc));
  672. /*
  673. * Board doesn't support read only detection; let the mmc core
  674. * decide what to do.
  675. */
  676. return -ENOSYS;
  677. }
  678. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  679. {
  680. struct mxcmci_host *host = mmc_priv(mmc);
  681. unsigned long flags;
  682. u32 int_cntr;
  683. spin_lock_irqsave(&host->lock, flags);
  684. host->use_sdio = enable;
  685. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  686. if (enable)
  687. int_cntr |= INT_SDIO_IRQ_EN;
  688. else
  689. int_cntr &= ~INT_SDIO_IRQ_EN;
  690. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  691. spin_unlock_irqrestore(&host->lock, flags);
  692. }
  693. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  694. {
  695. /*
  696. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  697. * multi-block transfers when connected SDIO peripheral doesn't
  698. * drive the BUSY line as required by the specs.
  699. * One way to prevent this is to only allow 1-bit transfers.
  700. */
  701. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  702. host->caps &= ~MMC_CAP_4_BIT_DATA;
  703. else
  704. host->caps |= MMC_CAP_4_BIT_DATA;
  705. }
  706. static bool filter(struct dma_chan *chan, void *param)
  707. {
  708. struct mxcmci_host *host = param;
  709. if (!imx_dma_is_general_purpose(chan))
  710. return false;
  711. chan->private = &host->dma_data;
  712. return true;
  713. }
  714. static void mxcmci_watchdog(unsigned long data)
  715. {
  716. struct mmc_host *mmc = (struct mmc_host *)data;
  717. struct mxcmci_host *host = mmc_priv(mmc);
  718. struct mmc_request *req = host->req;
  719. unsigned int stat = readl(host->base + MMC_REG_STATUS);
  720. if (host->dma_dir == DMA_FROM_DEVICE) {
  721. dmaengine_terminate_all(host->dma);
  722. dev_err(mmc_dev(host->mmc),
  723. "%s: read time out (status = 0x%08x)\n",
  724. __func__, stat);
  725. } else {
  726. dev_err(mmc_dev(host->mmc),
  727. "%s: write time out (status = 0x%08x)\n",
  728. __func__, stat);
  729. mxcmci_softreset(host);
  730. }
  731. /* Mark transfer as erroneus and inform the upper layers */
  732. host->data->error = -ETIMEDOUT;
  733. host->req = NULL;
  734. host->cmd = NULL;
  735. host->data = NULL;
  736. mmc_request_done(host->mmc, req);
  737. }
  738. static const struct mmc_host_ops mxcmci_ops = {
  739. .request = mxcmci_request,
  740. .set_ios = mxcmci_set_ios,
  741. .get_ro = mxcmci_get_ro,
  742. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  743. .init_card = mxcmci_init_card,
  744. };
  745. static int mxcmci_probe(struct platform_device *pdev)
  746. {
  747. struct mmc_host *mmc;
  748. struct mxcmci_host *host = NULL;
  749. struct resource *iores, *r;
  750. int ret = 0, irq;
  751. dma_cap_mask_t mask;
  752. pr_info("i.MX SDHC driver\n");
  753. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  754. irq = platform_get_irq(pdev, 0);
  755. if (!iores || irq < 0)
  756. return -EINVAL;
  757. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  758. if (!r)
  759. return -EBUSY;
  760. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  761. if (!mmc) {
  762. ret = -ENOMEM;
  763. goto out_release_mem;
  764. }
  765. mmc->ops = &mxcmci_ops;
  766. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  767. /* MMC core transfer sizes tunable parameters */
  768. mmc->max_segs = 64;
  769. mmc->max_blk_size = 2048;
  770. mmc->max_blk_count = 65535;
  771. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  772. mmc->max_seg_size = mmc->max_req_size;
  773. host = mmc_priv(mmc);
  774. host->base = ioremap(r->start, resource_size(r));
  775. if (!host->base) {
  776. ret = -ENOMEM;
  777. goto out_free;
  778. }
  779. host->mmc = mmc;
  780. host->pdata = pdev->dev.platform_data;
  781. spin_lock_init(&host->lock);
  782. mxcmci_init_ocr(host);
  783. if (host->pdata && host->pdata->dat3_card_detect)
  784. host->default_irq_mask =
  785. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  786. else
  787. host->default_irq_mask = 0;
  788. host->res = r;
  789. host->irq = irq;
  790. host->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  791. if (IS_ERR(host->clk_ipg)) {
  792. ret = PTR_ERR(host->clk_ipg);
  793. goto out_iounmap;
  794. }
  795. host->clk_per = devm_clk_get(&pdev->dev, "per");
  796. if (IS_ERR(host->clk_per)) {
  797. ret = PTR_ERR(host->clk_per);
  798. goto out_iounmap;
  799. }
  800. clk_prepare_enable(host->clk_per);
  801. clk_prepare_enable(host->clk_ipg);
  802. mxcmci_softreset(host);
  803. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  804. if (host->rev_no != 0x400) {
  805. ret = -ENODEV;
  806. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  807. host->rev_no);
  808. goto out_clk_put;
  809. }
  810. mmc->f_min = clk_get_rate(host->clk_per) >> 16;
  811. mmc->f_max = clk_get_rate(host->clk_per) >> 1;
  812. /* recommended in data sheet */
  813. writew(0x2db4, host->base + MMC_REG_READ_TO);
  814. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  815. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  816. if (r) {
  817. host->dmareq = r->start;
  818. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  819. host->dma_data.priority = DMA_PRIO_LOW;
  820. host->dma_data.dma_request = host->dmareq;
  821. dma_cap_zero(mask);
  822. dma_cap_set(DMA_SLAVE, mask);
  823. host->dma = dma_request_channel(mask, filter, host);
  824. if (host->dma)
  825. mmc->max_seg_size = dma_get_max_seg_size(
  826. host->dma->device->dev);
  827. }
  828. if (!host->dma)
  829. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  830. INIT_WORK(&host->datawork, mxcmci_datawork);
  831. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  832. if (ret)
  833. goto out_free_dma;
  834. platform_set_drvdata(pdev, mmc);
  835. if (host->pdata && host->pdata->init) {
  836. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  837. host->mmc);
  838. if (ret)
  839. goto out_free_irq;
  840. }
  841. mmc_add_host(mmc);
  842. init_timer(&host->watchdog);
  843. host->watchdog.function = &mxcmci_watchdog;
  844. host->watchdog.data = (unsigned long)mmc;
  845. return 0;
  846. out_free_irq:
  847. free_irq(host->irq, host);
  848. out_free_dma:
  849. if (host->dma)
  850. dma_release_channel(host->dma);
  851. out_clk_put:
  852. clk_disable_unprepare(host->clk_per);
  853. clk_disable_unprepare(host->clk_ipg);
  854. out_iounmap:
  855. iounmap(host->base);
  856. out_free:
  857. mmc_free_host(mmc);
  858. out_release_mem:
  859. release_mem_region(iores->start, resource_size(iores));
  860. return ret;
  861. }
  862. static int mxcmci_remove(struct platform_device *pdev)
  863. {
  864. struct mmc_host *mmc = platform_get_drvdata(pdev);
  865. struct mxcmci_host *host = mmc_priv(mmc);
  866. platform_set_drvdata(pdev, NULL);
  867. mmc_remove_host(mmc);
  868. if (host->vcc)
  869. regulator_put(host->vcc);
  870. if (host->pdata && host->pdata->exit)
  871. host->pdata->exit(&pdev->dev, mmc);
  872. free_irq(host->irq, host);
  873. iounmap(host->base);
  874. if (host->dma)
  875. dma_release_channel(host->dma);
  876. clk_disable_unprepare(host->clk_per);
  877. clk_disable_unprepare(host->clk_ipg);
  878. release_mem_region(host->res->start, resource_size(host->res));
  879. mmc_free_host(mmc);
  880. return 0;
  881. }
  882. #ifdef CONFIG_PM
  883. static int mxcmci_suspend(struct device *dev)
  884. {
  885. struct mmc_host *mmc = dev_get_drvdata(dev);
  886. struct mxcmci_host *host = mmc_priv(mmc);
  887. int ret = 0;
  888. if (mmc)
  889. ret = mmc_suspend_host(mmc);
  890. clk_disable_unprepare(host->clk_per);
  891. clk_disable_unprepare(host->clk_ipg);
  892. return ret;
  893. }
  894. static int mxcmci_resume(struct device *dev)
  895. {
  896. struct mmc_host *mmc = dev_get_drvdata(dev);
  897. struct mxcmci_host *host = mmc_priv(mmc);
  898. int ret = 0;
  899. clk_prepare_enable(host->clk_per);
  900. clk_prepare_enable(host->clk_ipg);
  901. if (mmc)
  902. ret = mmc_resume_host(mmc);
  903. return ret;
  904. }
  905. static const struct dev_pm_ops mxcmci_pm_ops = {
  906. .suspend = mxcmci_suspend,
  907. .resume = mxcmci_resume,
  908. };
  909. #endif
  910. static struct platform_driver mxcmci_driver = {
  911. .probe = mxcmci_probe,
  912. .remove = mxcmci_remove,
  913. .driver = {
  914. .name = DRIVER_NAME,
  915. .owner = THIS_MODULE,
  916. #ifdef CONFIG_PM
  917. .pm = &mxcmci_pm_ops,
  918. #endif
  919. }
  920. };
  921. module_platform_driver(mxcmci_driver);
  922. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  923. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  924. MODULE_LICENSE("GPL");
  925. MODULE_ALIAS("platform:mxc-mmc");