evergreen.c 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static const u32 crtc_offsets[6] =
  39. {
  40. EVERGREEN_CRTC0_REGISTER_OFFSET,
  41. EVERGREEN_CRTC1_REGISTER_OFFSET,
  42. EVERGREEN_CRTC2_REGISTER_OFFSET,
  43. EVERGREEN_CRTC3_REGISTER_OFFSET,
  44. EVERGREEN_CRTC4_REGISTER_OFFSET,
  45. EVERGREEN_CRTC5_REGISTER_OFFSET
  46. };
  47. static void evergreen_gpu_init(struct radeon_device *rdev);
  48. void evergreen_fini(struct radeon_device *rdev);
  49. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  50. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  51. int ring, u32 cp_int_cntl);
  52. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  53. unsigned *bankh, unsigned *mtaspect,
  54. unsigned *tile_split)
  55. {
  56. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  57. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  58. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  59. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  60. switch (*bankw) {
  61. default:
  62. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  63. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  64. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  65. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  66. }
  67. switch (*bankh) {
  68. default:
  69. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  70. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  71. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  72. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  73. }
  74. switch (*mtaspect) {
  75. default:
  76. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  77. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  78. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  79. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  80. }
  81. }
  82. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  83. {
  84. u16 ctl, v;
  85. int err;
  86. err = pcie_capability_read_word(rdev->pdev, PCI_EXP_DEVCTL, &ctl);
  87. if (err)
  88. return;
  89. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  90. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  91. * to avoid hangs or perfomance issues
  92. */
  93. if ((v == 0) || (v == 6) || (v == 7)) {
  94. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  95. ctl |= (2 << 12);
  96. pcie_capability_write_word(rdev->pdev, PCI_EXP_DEVCTL, ctl);
  97. }
  98. }
  99. /**
  100. * dce4_wait_for_vblank - vblank wait asic callback.
  101. *
  102. * @rdev: radeon_device pointer
  103. * @crtc: crtc to wait for vblank on
  104. *
  105. * Wait for vblank on the requested crtc (evergreen+).
  106. */
  107. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  108. {
  109. int i;
  110. if (crtc >= rdev->num_crtc)
  111. return;
  112. if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
  113. for (i = 0; i < rdev->usec_timeout; i++) {
  114. if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
  115. break;
  116. udelay(1);
  117. }
  118. for (i = 0; i < rdev->usec_timeout; i++) {
  119. if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
  120. break;
  121. udelay(1);
  122. }
  123. }
  124. }
  125. /**
  126. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  127. *
  128. * @rdev: radeon_device pointer
  129. * @crtc: crtc to prepare for pageflip on
  130. *
  131. * Pre-pageflip callback (evergreen+).
  132. * Enables the pageflip irq (vblank irq).
  133. */
  134. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  135. {
  136. /* enable the pflip int */
  137. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  138. }
  139. /**
  140. * evergreen_post_page_flip - pos-pageflip callback.
  141. *
  142. * @rdev: radeon_device pointer
  143. * @crtc: crtc to cleanup pageflip on
  144. *
  145. * Post-pageflip callback (evergreen+).
  146. * Disables the pageflip irq (vblank irq).
  147. */
  148. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  149. {
  150. /* disable the pflip int */
  151. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  152. }
  153. /**
  154. * evergreen_page_flip - pageflip callback.
  155. *
  156. * @rdev: radeon_device pointer
  157. * @crtc_id: crtc to cleanup pageflip on
  158. * @crtc_base: new address of the crtc (GPU MC address)
  159. *
  160. * Does the actual pageflip (evergreen+).
  161. * During vblank we take the crtc lock and wait for the update_pending
  162. * bit to go high, when it does, we release the lock, and allow the
  163. * double buffered update to take place.
  164. * Returns the current update pending status.
  165. */
  166. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  167. {
  168. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  169. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  170. int i;
  171. /* Lock the graphics update lock */
  172. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  173. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  174. /* update the scanout addresses */
  175. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  176. upper_32_bits(crtc_base));
  177. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  178. (u32)crtc_base);
  179. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  180. upper_32_bits(crtc_base));
  181. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  182. (u32)crtc_base);
  183. /* Wait for update_pending to go high. */
  184. for (i = 0; i < rdev->usec_timeout; i++) {
  185. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  186. break;
  187. udelay(1);
  188. }
  189. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  190. /* Unlock the lock, so double-buffering can take place inside vblank */
  191. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  192. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  193. /* Return current update_pending status: */
  194. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  195. }
  196. /* get temperature in millidegrees */
  197. int evergreen_get_temp(struct radeon_device *rdev)
  198. {
  199. u32 temp, toffset;
  200. int actual_temp = 0;
  201. if (rdev->family == CHIP_JUNIPER) {
  202. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  203. TOFFSET_SHIFT;
  204. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  205. TS0_ADC_DOUT_SHIFT;
  206. if (toffset & 0x100)
  207. actual_temp = temp / 2 - (0x200 - toffset);
  208. else
  209. actual_temp = temp / 2 + toffset;
  210. actual_temp = actual_temp * 1000;
  211. } else {
  212. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  213. ASIC_T_SHIFT;
  214. if (temp & 0x400)
  215. actual_temp = -256;
  216. else if (temp & 0x200)
  217. actual_temp = 255;
  218. else if (temp & 0x100) {
  219. actual_temp = temp & 0x1ff;
  220. actual_temp |= ~0x1ff;
  221. } else
  222. actual_temp = temp & 0xff;
  223. actual_temp = (actual_temp * 1000) / 2;
  224. }
  225. return actual_temp;
  226. }
  227. int sumo_get_temp(struct radeon_device *rdev)
  228. {
  229. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  230. int actual_temp = temp - 49;
  231. return actual_temp * 1000;
  232. }
  233. /**
  234. * sumo_pm_init_profile - Initialize power profiles callback.
  235. *
  236. * @rdev: radeon_device pointer
  237. *
  238. * Initialize the power states used in profile mode
  239. * (sumo, trinity, SI).
  240. * Used for profile mode only.
  241. */
  242. void sumo_pm_init_profile(struct radeon_device *rdev)
  243. {
  244. int idx;
  245. /* default */
  246. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  247. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  248. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  249. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  250. /* low,mid sh/mh */
  251. if (rdev->flags & RADEON_IS_MOBILITY)
  252. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  253. else
  254. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  255. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  256. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  257. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  258. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  259. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  260. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  261. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  262. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  263. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  264. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  265. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  266. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  267. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  268. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  269. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  270. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  271. /* high sh/mh */
  272. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  273. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  274. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  275. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  277. rdev->pm.power_state[idx].num_clock_modes - 1;
  278. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  279. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  280. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  282. rdev->pm.power_state[idx].num_clock_modes - 1;
  283. }
  284. /**
  285. * btc_pm_init_profile - Initialize power profiles callback.
  286. *
  287. * @rdev: radeon_device pointer
  288. *
  289. * Initialize the power states used in profile mode
  290. * (BTC, cayman).
  291. * Used for profile mode only.
  292. */
  293. void btc_pm_init_profile(struct radeon_device *rdev)
  294. {
  295. int idx;
  296. /* default */
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  301. /* starting with BTC, there is one state that is used for both
  302. * MH and SH. Difference is that we always use the high clock index for
  303. * mclk.
  304. */
  305. if (rdev->flags & RADEON_IS_MOBILITY)
  306. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  307. else
  308. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  309. /* low sh */
  310. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  311. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  312. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  314. /* mid sh */
  315. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  316. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  317. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  319. /* high sh */
  320. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  321. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  322. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  324. /* low mh */
  325. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  326. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  327. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  329. /* mid mh */
  330. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  331. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  332. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  333. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  334. /* high mh */
  335. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  336. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  337. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  338. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  339. }
  340. /**
  341. * evergreen_pm_misc - set additional pm hw parameters callback.
  342. *
  343. * @rdev: radeon_device pointer
  344. *
  345. * Set non-clock parameters associated with a power state
  346. * (voltage, etc.) (evergreen+).
  347. */
  348. void evergreen_pm_misc(struct radeon_device *rdev)
  349. {
  350. int req_ps_idx = rdev->pm.requested_power_state_index;
  351. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  352. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  353. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  354. if (voltage->type == VOLTAGE_SW) {
  355. /* 0xff01 is a flag rather then an actual voltage */
  356. if (voltage->voltage == 0xff01)
  357. return;
  358. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  359. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  360. rdev->pm.current_vddc = voltage->voltage;
  361. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  362. }
  363. /* 0xff01 is a flag rather then an actual voltage */
  364. if (voltage->vddci == 0xff01)
  365. return;
  366. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  367. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  368. rdev->pm.current_vddci = voltage->vddci;
  369. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  370. }
  371. }
  372. }
  373. /**
  374. * evergreen_pm_prepare - pre-power state change callback.
  375. *
  376. * @rdev: radeon_device pointer
  377. *
  378. * Prepare for a power state change (evergreen+).
  379. */
  380. void evergreen_pm_prepare(struct radeon_device *rdev)
  381. {
  382. struct drm_device *ddev = rdev->ddev;
  383. struct drm_crtc *crtc;
  384. struct radeon_crtc *radeon_crtc;
  385. u32 tmp;
  386. /* disable any active CRTCs */
  387. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  388. radeon_crtc = to_radeon_crtc(crtc);
  389. if (radeon_crtc->enabled) {
  390. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  391. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  392. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  393. }
  394. }
  395. }
  396. /**
  397. * evergreen_pm_finish - post-power state change callback.
  398. *
  399. * @rdev: radeon_device pointer
  400. *
  401. * Clean up after a power state change (evergreen+).
  402. */
  403. void evergreen_pm_finish(struct radeon_device *rdev)
  404. {
  405. struct drm_device *ddev = rdev->ddev;
  406. struct drm_crtc *crtc;
  407. struct radeon_crtc *radeon_crtc;
  408. u32 tmp;
  409. /* enable any active CRTCs */
  410. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  411. radeon_crtc = to_radeon_crtc(crtc);
  412. if (radeon_crtc->enabled) {
  413. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  414. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  415. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  416. }
  417. }
  418. }
  419. /**
  420. * evergreen_hpd_sense - hpd sense callback.
  421. *
  422. * @rdev: radeon_device pointer
  423. * @hpd: hpd (hotplug detect) pin
  424. *
  425. * Checks if a digital monitor is connected (evergreen+).
  426. * Returns true if connected, false if not connected.
  427. */
  428. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  429. {
  430. bool connected = false;
  431. switch (hpd) {
  432. case RADEON_HPD_1:
  433. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  434. connected = true;
  435. break;
  436. case RADEON_HPD_2:
  437. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  438. connected = true;
  439. break;
  440. case RADEON_HPD_3:
  441. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  442. connected = true;
  443. break;
  444. case RADEON_HPD_4:
  445. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  446. connected = true;
  447. break;
  448. case RADEON_HPD_5:
  449. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  450. connected = true;
  451. break;
  452. case RADEON_HPD_6:
  453. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  454. connected = true;
  455. break;
  456. default:
  457. break;
  458. }
  459. return connected;
  460. }
  461. /**
  462. * evergreen_hpd_set_polarity - hpd set polarity callback.
  463. *
  464. * @rdev: radeon_device pointer
  465. * @hpd: hpd (hotplug detect) pin
  466. *
  467. * Set the polarity of the hpd pin (evergreen+).
  468. */
  469. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  470. enum radeon_hpd_id hpd)
  471. {
  472. u32 tmp;
  473. bool connected = evergreen_hpd_sense(rdev, hpd);
  474. switch (hpd) {
  475. case RADEON_HPD_1:
  476. tmp = RREG32(DC_HPD1_INT_CONTROL);
  477. if (connected)
  478. tmp &= ~DC_HPDx_INT_POLARITY;
  479. else
  480. tmp |= DC_HPDx_INT_POLARITY;
  481. WREG32(DC_HPD1_INT_CONTROL, tmp);
  482. break;
  483. case RADEON_HPD_2:
  484. tmp = RREG32(DC_HPD2_INT_CONTROL);
  485. if (connected)
  486. tmp &= ~DC_HPDx_INT_POLARITY;
  487. else
  488. tmp |= DC_HPDx_INT_POLARITY;
  489. WREG32(DC_HPD2_INT_CONTROL, tmp);
  490. break;
  491. case RADEON_HPD_3:
  492. tmp = RREG32(DC_HPD3_INT_CONTROL);
  493. if (connected)
  494. tmp &= ~DC_HPDx_INT_POLARITY;
  495. else
  496. tmp |= DC_HPDx_INT_POLARITY;
  497. WREG32(DC_HPD3_INT_CONTROL, tmp);
  498. break;
  499. case RADEON_HPD_4:
  500. tmp = RREG32(DC_HPD4_INT_CONTROL);
  501. if (connected)
  502. tmp &= ~DC_HPDx_INT_POLARITY;
  503. else
  504. tmp |= DC_HPDx_INT_POLARITY;
  505. WREG32(DC_HPD4_INT_CONTROL, tmp);
  506. break;
  507. case RADEON_HPD_5:
  508. tmp = RREG32(DC_HPD5_INT_CONTROL);
  509. if (connected)
  510. tmp &= ~DC_HPDx_INT_POLARITY;
  511. else
  512. tmp |= DC_HPDx_INT_POLARITY;
  513. WREG32(DC_HPD5_INT_CONTROL, tmp);
  514. break;
  515. case RADEON_HPD_6:
  516. tmp = RREG32(DC_HPD6_INT_CONTROL);
  517. if (connected)
  518. tmp &= ~DC_HPDx_INT_POLARITY;
  519. else
  520. tmp |= DC_HPDx_INT_POLARITY;
  521. WREG32(DC_HPD6_INT_CONTROL, tmp);
  522. break;
  523. default:
  524. break;
  525. }
  526. }
  527. /**
  528. * evergreen_hpd_init - hpd setup callback.
  529. *
  530. * @rdev: radeon_device pointer
  531. *
  532. * Setup the hpd pins used by the card (evergreen+).
  533. * Enable the pin, set the polarity, and enable the hpd interrupts.
  534. */
  535. void evergreen_hpd_init(struct radeon_device *rdev)
  536. {
  537. struct drm_device *dev = rdev->ddev;
  538. struct drm_connector *connector;
  539. unsigned enabled = 0;
  540. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  541. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  542. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  543. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  544. switch (radeon_connector->hpd.hpd) {
  545. case RADEON_HPD_1:
  546. WREG32(DC_HPD1_CONTROL, tmp);
  547. break;
  548. case RADEON_HPD_2:
  549. WREG32(DC_HPD2_CONTROL, tmp);
  550. break;
  551. case RADEON_HPD_3:
  552. WREG32(DC_HPD3_CONTROL, tmp);
  553. break;
  554. case RADEON_HPD_4:
  555. WREG32(DC_HPD4_CONTROL, tmp);
  556. break;
  557. case RADEON_HPD_5:
  558. WREG32(DC_HPD5_CONTROL, tmp);
  559. break;
  560. case RADEON_HPD_6:
  561. WREG32(DC_HPD6_CONTROL, tmp);
  562. break;
  563. default:
  564. break;
  565. }
  566. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  567. enabled |= 1 << radeon_connector->hpd.hpd;
  568. }
  569. radeon_irq_kms_enable_hpd(rdev, enabled);
  570. }
  571. /**
  572. * evergreen_hpd_fini - hpd tear down callback.
  573. *
  574. * @rdev: radeon_device pointer
  575. *
  576. * Tear down the hpd pins used by the card (evergreen+).
  577. * Disable the hpd interrupts.
  578. */
  579. void evergreen_hpd_fini(struct radeon_device *rdev)
  580. {
  581. struct drm_device *dev = rdev->ddev;
  582. struct drm_connector *connector;
  583. unsigned disabled = 0;
  584. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  585. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  586. switch (radeon_connector->hpd.hpd) {
  587. case RADEON_HPD_1:
  588. WREG32(DC_HPD1_CONTROL, 0);
  589. break;
  590. case RADEON_HPD_2:
  591. WREG32(DC_HPD2_CONTROL, 0);
  592. break;
  593. case RADEON_HPD_3:
  594. WREG32(DC_HPD3_CONTROL, 0);
  595. break;
  596. case RADEON_HPD_4:
  597. WREG32(DC_HPD4_CONTROL, 0);
  598. break;
  599. case RADEON_HPD_5:
  600. WREG32(DC_HPD5_CONTROL, 0);
  601. break;
  602. case RADEON_HPD_6:
  603. WREG32(DC_HPD6_CONTROL, 0);
  604. break;
  605. default:
  606. break;
  607. }
  608. disabled |= 1 << radeon_connector->hpd.hpd;
  609. }
  610. radeon_irq_kms_disable_hpd(rdev, disabled);
  611. }
  612. /* watermark setup */
  613. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  614. struct radeon_crtc *radeon_crtc,
  615. struct drm_display_mode *mode,
  616. struct drm_display_mode *other_mode)
  617. {
  618. u32 tmp;
  619. /*
  620. * Line Buffer Setup
  621. * There are 3 line buffers, each one shared by 2 display controllers.
  622. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  623. * the display controllers. The paritioning is done via one of four
  624. * preset allocations specified in bits 2:0:
  625. * first display controller
  626. * 0 - first half of lb (3840 * 2)
  627. * 1 - first 3/4 of lb (5760 * 2)
  628. * 2 - whole lb (7680 * 2), other crtc must be disabled
  629. * 3 - first 1/4 of lb (1920 * 2)
  630. * second display controller
  631. * 4 - second half of lb (3840 * 2)
  632. * 5 - second 3/4 of lb (5760 * 2)
  633. * 6 - whole lb (7680 * 2), other crtc must be disabled
  634. * 7 - last 1/4 of lb (1920 * 2)
  635. */
  636. /* this can get tricky if we have two large displays on a paired group
  637. * of crtcs. Ideally for multiple large displays we'd assign them to
  638. * non-linked crtcs for maximum line buffer allocation.
  639. */
  640. if (radeon_crtc->base.enabled && mode) {
  641. if (other_mode)
  642. tmp = 0; /* 1/2 */
  643. else
  644. tmp = 2; /* whole */
  645. } else
  646. tmp = 0;
  647. /* second controller of the pair uses second half of the lb */
  648. if (radeon_crtc->crtc_id % 2)
  649. tmp += 4;
  650. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  651. if (radeon_crtc->base.enabled && mode) {
  652. switch (tmp) {
  653. case 0:
  654. case 4:
  655. default:
  656. if (ASIC_IS_DCE5(rdev))
  657. return 4096 * 2;
  658. else
  659. return 3840 * 2;
  660. case 1:
  661. case 5:
  662. if (ASIC_IS_DCE5(rdev))
  663. return 6144 * 2;
  664. else
  665. return 5760 * 2;
  666. case 2:
  667. case 6:
  668. if (ASIC_IS_DCE5(rdev))
  669. return 8192 * 2;
  670. else
  671. return 7680 * 2;
  672. case 3:
  673. case 7:
  674. if (ASIC_IS_DCE5(rdev))
  675. return 2048 * 2;
  676. else
  677. return 1920 * 2;
  678. }
  679. }
  680. /* controller not enabled, so no lb used */
  681. return 0;
  682. }
  683. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  684. {
  685. u32 tmp = RREG32(MC_SHARED_CHMAP);
  686. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  687. case 0:
  688. default:
  689. return 1;
  690. case 1:
  691. return 2;
  692. case 2:
  693. return 4;
  694. case 3:
  695. return 8;
  696. }
  697. }
  698. struct evergreen_wm_params {
  699. u32 dram_channels; /* number of dram channels */
  700. u32 yclk; /* bandwidth per dram data pin in kHz */
  701. u32 sclk; /* engine clock in kHz */
  702. u32 disp_clk; /* display clock in kHz */
  703. u32 src_width; /* viewport width */
  704. u32 active_time; /* active display time in ns */
  705. u32 blank_time; /* blank time in ns */
  706. bool interlaced; /* mode is interlaced */
  707. fixed20_12 vsc; /* vertical scale ratio */
  708. u32 num_heads; /* number of active crtcs */
  709. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  710. u32 lb_size; /* line buffer allocated to pipe */
  711. u32 vtaps; /* vertical scaler taps */
  712. };
  713. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  714. {
  715. /* Calculate DRAM Bandwidth and the part allocated to display. */
  716. fixed20_12 dram_efficiency; /* 0.7 */
  717. fixed20_12 yclk, dram_channels, bandwidth;
  718. fixed20_12 a;
  719. a.full = dfixed_const(1000);
  720. yclk.full = dfixed_const(wm->yclk);
  721. yclk.full = dfixed_div(yclk, a);
  722. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  723. a.full = dfixed_const(10);
  724. dram_efficiency.full = dfixed_const(7);
  725. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  726. bandwidth.full = dfixed_mul(dram_channels, yclk);
  727. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  728. return dfixed_trunc(bandwidth);
  729. }
  730. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  731. {
  732. /* Calculate DRAM Bandwidth and the part allocated to display. */
  733. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  734. fixed20_12 yclk, dram_channels, bandwidth;
  735. fixed20_12 a;
  736. a.full = dfixed_const(1000);
  737. yclk.full = dfixed_const(wm->yclk);
  738. yclk.full = dfixed_div(yclk, a);
  739. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  740. a.full = dfixed_const(10);
  741. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  742. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  743. bandwidth.full = dfixed_mul(dram_channels, yclk);
  744. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  745. return dfixed_trunc(bandwidth);
  746. }
  747. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  748. {
  749. /* Calculate the display Data return Bandwidth */
  750. fixed20_12 return_efficiency; /* 0.8 */
  751. fixed20_12 sclk, bandwidth;
  752. fixed20_12 a;
  753. a.full = dfixed_const(1000);
  754. sclk.full = dfixed_const(wm->sclk);
  755. sclk.full = dfixed_div(sclk, a);
  756. a.full = dfixed_const(10);
  757. return_efficiency.full = dfixed_const(8);
  758. return_efficiency.full = dfixed_div(return_efficiency, a);
  759. a.full = dfixed_const(32);
  760. bandwidth.full = dfixed_mul(a, sclk);
  761. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  762. return dfixed_trunc(bandwidth);
  763. }
  764. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  765. {
  766. /* Calculate the DMIF Request Bandwidth */
  767. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  768. fixed20_12 disp_clk, bandwidth;
  769. fixed20_12 a;
  770. a.full = dfixed_const(1000);
  771. disp_clk.full = dfixed_const(wm->disp_clk);
  772. disp_clk.full = dfixed_div(disp_clk, a);
  773. a.full = dfixed_const(10);
  774. disp_clk_request_efficiency.full = dfixed_const(8);
  775. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  776. a.full = dfixed_const(32);
  777. bandwidth.full = dfixed_mul(a, disp_clk);
  778. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  779. return dfixed_trunc(bandwidth);
  780. }
  781. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  782. {
  783. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  784. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  785. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  786. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  787. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  788. }
  789. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  790. {
  791. /* Calculate the display mode Average Bandwidth
  792. * DisplayMode should contain the source and destination dimensions,
  793. * timing, etc.
  794. */
  795. fixed20_12 bpp;
  796. fixed20_12 line_time;
  797. fixed20_12 src_width;
  798. fixed20_12 bandwidth;
  799. fixed20_12 a;
  800. a.full = dfixed_const(1000);
  801. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  802. line_time.full = dfixed_div(line_time, a);
  803. bpp.full = dfixed_const(wm->bytes_per_pixel);
  804. src_width.full = dfixed_const(wm->src_width);
  805. bandwidth.full = dfixed_mul(src_width, bpp);
  806. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  807. bandwidth.full = dfixed_div(bandwidth, line_time);
  808. return dfixed_trunc(bandwidth);
  809. }
  810. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  811. {
  812. /* First calcualte the latency in ns */
  813. u32 mc_latency = 2000; /* 2000 ns. */
  814. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  815. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  816. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  817. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  818. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  819. (wm->num_heads * cursor_line_pair_return_time);
  820. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  821. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  822. fixed20_12 a, b, c;
  823. if (wm->num_heads == 0)
  824. return 0;
  825. a.full = dfixed_const(2);
  826. b.full = dfixed_const(1);
  827. if ((wm->vsc.full > a.full) ||
  828. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  829. (wm->vtaps >= 5) ||
  830. ((wm->vsc.full >= a.full) && wm->interlaced))
  831. max_src_lines_per_dst_line = 4;
  832. else
  833. max_src_lines_per_dst_line = 2;
  834. a.full = dfixed_const(available_bandwidth);
  835. b.full = dfixed_const(wm->num_heads);
  836. a.full = dfixed_div(a, b);
  837. b.full = dfixed_const(1000);
  838. c.full = dfixed_const(wm->disp_clk);
  839. b.full = dfixed_div(c, b);
  840. c.full = dfixed_const(wm->bytes_per_pixel);
  841. b.full = dfixed_mul(b, c);
  842. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  843. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  844. b.full = dfixed_const(1000);
  845. c.full = dfixed_const(lb_fill_bw);
  846. b.full = dfixed_div(c, b);
  847. a.full = dfixed_div(a, b);
  848. line_fill_time = dfixed_trunc(a);
  849. if (line_fill_time < wm->active_time)
  850. return latency;
  851. else
  852. return latency + (line_fill_time - wm->active_time);
  853. }
  854. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  855. {
  856. if (evergreen_average_bandwidth(wm) <=
  857. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  858. return true;
  859. else
  860. return false;
  861. };
  862. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  863. {
  864. if (evergreen_average_bandwidth(wm) <=
  865. (evergreen_available_bandwidth(wm) / wm->num_heads))
  866. return true;
  867. else
  868. return false;
  869. };
  870. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  871. {
  872. u32 lb_partitions = wm->lb_size / wm->src_width;
  873. u32 line_time = wm->active_time + wm->blank_time;
  874. u32 latency_tolerant_lines;
  875. u32 latency_hiding;
  876. fixed20_12 a;
  877. a.full = dfixed_const(1);
  878. if (wm->vsc.full > a.full)
  879. latency_tolerant_lines = 1;
  880. else {
  881. if (lb_partitions <= (wm->vtaps + 1))
  882. latency_tolerant_lines = 1;
  883. else
  884. latency_tolerant_lines = 2;
  885. }
  886. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  887. if (evergreen_latency_watermark(wm) <= latency_hiding)
  888. return true;
  889. else
  890. return false;
  891. }
  892. static void evergreen_program_watermarks(struct radeon_device *rdev,
  893. struct radeon_crtc *radeon_crtc,
  894. u32 lb_size, u32 num_heads)
  895. {
  896. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  897. struct evergreen_wm_params wm;
  898. u32 pixel_period;
  899. u32 line_time = 0;
  900. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  901. u32 priority_a_mark = 0, priority_b_mark = 0;
  902. u32 priority_a_cnt = PRIORITY_OFF;
  903. u32 priority_b_cnt = PRIORITY_OFF;
  904. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  905. u32 tmp, arb_control3;
  906. fixed20_12 a, b, c;
  907. if (radeon_crtc->base.enabled && num_heads && mode) {
  908. pixel_period = 1000000 / (u32)mode->clock;
  909. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  910. priority_a_cnt = 0;
  911. priority_b_cnt = 0;
  912. wm.yclk = rdev->pm.current_mclk * 10;
  913. wm.sclk = rdev->pm.current_sclk * 10;
  914. wm.disp_clk = mode->clock;
  915. wm.src_width = mode->crtc_hdisplay;
  916. wm.active_time = mode->crtc_hdisplay * pixel_period;
  917. wm.blank_time = line_time - wm.active_time;
  918. wm.interlaced = false;
  919. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  920. wm.interlaced = true;
  921. wm.vsc = radeon_crtc->vsc;
  922. wm.vtaps = 1;
  923. if (radeon_crtc->rmx_type != RMX_OFF)
  924. wm.vtaps = 2;
  925. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  926. wm.lb_size = lb_size;
  927. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  928. wm.num_heads = num_heads;
  929. /* set for high clocks */
  930. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  931. /* set for low clocks */
  932. /* wm.yclk = low clk; wm.sclk = low clk */
  933. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  934. /* possibly force display priority to high */
  935. /* should really do this at mode validation time... */
  936. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  937. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  938. !evergreen_check_latency_hiding(&wm) ||
  939. (rdev->disp_priority == 2)) {
  940. DRM_DEBUG_KMS("force priority to high\n");
  941. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  942. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  943. }
  944. a.full = dfixed_const(1000);
  945. b.full = dfixed_const(mode->clock);
  946. b.full = dfixed_div(b, a);
  947. c.full = dfixed_const(latency_watermark_a);
  948. c.full = dfixed_mul(c, b);
  949. c.full = dfixed_mul(c, radeon_crtc->hsc);
  950. c.full = dfixed_div(c, a);
  951. a.full = dfixed_const(16);
  952. c.full = dfixed_div(c, a);
  953. priority_a_mark = dfixed_trunc(c);
  954. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  955. a.full = dfixed_const(1000);
  956. b.full = dfixed_const(mode->clock);
  957. b.full = dfixed_div(b, a);
  958. c.full = dfixed_const(latency_watermark_b);
  959. c.full = dfixed_mul(c, b);
  960. c.full = dfixed_mul(c, radeon_crtc->hsc);
  961. c.full = dfixed_div(c, a);
  962. a.full = dfixed_const(16);
  963. c.full = dfixed_div(c, a);
  964. priority_b_mark = dfixed_trunc(c);
  965. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  966. }
  967. /* select wm A */
  968. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  969. tmp = arb_control3;
  970. tmp &= ~LATENCY_WATERMARK_MASK(3);
  971. tmp |= LATENCY_WATERMARK_MASK(1);
  972. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  973. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  974. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  975. LATENCY_HIGH_WATERMARK(line_time)));
  976. /* select wm B */
  977. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  978. tmp &= ~LATENCY_WATERMARK_MASK(3);
  979. tmp |= LATENCY_WATERMARK_MASK(2);
  980. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  981. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  982. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  983. LATENCY_HIGH_WATERMARK(line_time)));
  984. /* restore original selection */
  985. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  986. /* write the priority marks */
  987. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  988. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  989. }
  990. /**
  991. * evergreen_bandwidth_update - update display watermarks callback.
  992. *
  993. * @rdev: radeon_device pointer
  994. *
  995. * Update the display watermarks based on the requested mode(s)
  996. * (evergreen+).
  997. */
  998. void evergreen_bandwidth_update(struct radeon_device *rdev)
  999. {
  1000. struct drm_display_mode *mode0 = NULL;
  1001. struct drm_display_mode *mode1 = NULL;
  1002. u32 num_heads = 0, lb_size;
  1003. int i;
  1004. radeon_update_display_priority(rdev);
  1005. for (i = 0; i < rdev->num_crtc; i++) {
  1006. if (rdev->mode_info.crtcs[i]->base.enabled)
  1007. num_heads++;
  1008. }
  1009. for (i = 0; i < rdev->num_crtc; i += 2) {
  1010. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  1011. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  1012. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  1013. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  1014. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  1015. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  1016. }
  1017. }
  1018. /**
  1019. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  1020. *
  1021. * @rdev: radeon_device pointer
  1022. *
  1023. * Wait for the MC (memory controller) to be idle.
  1024. * (evergreen+).
  1025. * Returns 0 if the MC is idle, -1 if not.
  1026. */
  1027. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  1028. {
  1029. unsigned i;
  1030. u32 tmp;
  1031. for (i = 0; i < rdev->usec_timeout; i++) {
  1032. /* read MC_STATUS */
  1033. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  1034. if (!tmp)
  1035. return 0;
  1036. udelay(1);
  1037. }
  1038. return -1;
  1039. }
  1040. /*
  1041. * GART
  1042. */
  1043. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1044. {
  1045. unsigned i;
  1046. u32 tmp;
  1047. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1048. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1049. for (i = 0; i < rdev->usec_timeout; i++) {
  1050. /* read MC_STATUS */
  1051. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1052. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1053. if (tmp == 2) {
  1054. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  1055. return;
  1056. }
  1057. if (tmp) {
  1058. return;
  1059. }
  1060. udelay(1);
  1061. }
  1062. }
  1063. static int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1064. {
  1065. u32 tmp;
  1066. int r;
  1067. if (rdev->gart.robj == NULL) {
  1068. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1069. return -EINVAL;
  1070. }
  1071. r = radeon_gart_table_vram_pin(rdev);
  1072. if (r)
  1073. return r;
  1074. radeon_gart_restore(rdev);
  1075. /* Setup L2 cache */
  1076. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1077. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1078. EFFECTIVE_L2_QUEUE_SIZE(7));
  1079. WREG32(VM_L2_CNTL2, 0);
  1080. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1081. /* Setup TLB control */
  1082. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1083. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1084. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1085. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1086. if (rdev->flags & RADEON_IS_IGP) {
  1087. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1088. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1089. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1090. } else {
  1091. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1092. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1093. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1094. if ((rdev->family == CHIP_JUNIPER) ||
  1095. (rdev->family == CHIP_CYPRESS) ||
  1096. (rdev->family == CHIP_HEMLOCK) ||
  1097. (rdev->family == CHIP_BARTS))
  1098. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1099. }
  1100. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1101. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1102. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1103. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1104. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1105. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1106. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1107. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1108. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1109. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1110. (u32)(rdev->dummy_page.addr >> 12));
  1111. WREG32(VM_CONTEXT1_CNTL, 0);
  1112. evergreen_pcie_gart_tlb_flush(rdev);
  1113. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1114. (unsigned)(rdev->mc.gtt_size >> 20),
  1115. (unsigned long long)rdev->gart.table_addr);
  1116. rdev->gart.ready = true;
  1117. return 0;
  1118. }
  1119. static void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1120. {
  1121. u32 tmp;
  1122. /* Disable all tables */
  1123. WREG32(VM_CONTEXT0_CNTL, 0);
  1124. WREG32(VM_CONTEXT1_CNTL, 0);
  1125. /* Setup L2 cache */
  1126. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1127. EFFECTIVE_L2_QUEUE_SIZE(7));
  1128. WREG32(VM_L2_CNTL2, 0);
  1129. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1130. /* Setup TLB control */
  1131. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1132. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1133. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1134. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1135. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1136. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1137. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1138. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1139. radeon_gart_table_vram_unpin(rdev);
  1140. }
  1141. static void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1142. {
  1143. evergreen_pcie_gart_disable(rdev);
  1144. radeon_gart_table_vram_free(rdev);
  1145. radeon_gart_fini(rdev);
  1146. }
  1147. static void evergreen_agp_enable(struct radeon_device *rdev)
  1148. {
  1149. u32 tmp;
  1150. /* Setup L2 cache */
  1151. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1152. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1153. EFFECTIVE_L2_QUEUE_SIZE(7));
  1154. WREG32(VM_L2_CNTL2, 0);
  1155. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1156. /* Setup TLB control */
  1157. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1158. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1159. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1160. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1161. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1162. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1163. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1164. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1165. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1166. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1167. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1168. WREG32(VM_CONTEXT0_CNTL, 0);
  1169. WREG32(VM_CONTEXT1_CNTL, 0);
  1170. }
  1171. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1172. {
  1173. u32 crtc_enabled, tmp, frame_count, blackout;
  1174. int i, j;
  1175. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1176. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1177. /* disable VGA render */
  1178. WREG32(VGA_RENDER_CONTROL, 0);
  1179. /* blank the display controllers */
  1180. for (i = 0; i < rdev->num_crtc; i++) {
  1181. crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
  1182. if (crtc_enabled) {
  1183. save->crtc_enabled[i] = true;
  1184. if (ASIC_IS_DCE6(rdev)) {
  1185. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1186. if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
  1187. radeon_wait_for_vblank(rdev, i);
  1188. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1189. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1190. }
  1191. } else {
  1192. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1193. if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
  1194. radeon_wait_for_vblank(rdev, i);
  1195. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1196. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1197. }
  1198. }
  1199. /* wait for the next frame */
  1200. frame_count = radeon_get_vblank_counter(rdev, i);
  1201. for (j = 0; j < rdev->usec_timeout; j++) {
  1202. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1203. break;
  1204. udelay(1);
  1205. }
  1206. } else {
  1207. save->crtc_enabled[i] = false;
  1208. }
  1209. }
  1210. radeon_mc_wait_for_idle(rdev);
  1211. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1212. if ((blackout & BLACKOUT_MODE_MASK) != 1) {
  1213. /* Block CPU access */
  1214. WREG32(BIF_FB_EN, 0);
  1215. /* blackout the MC */
  1216. blackout &= ~BLACKOUT_MODE_MASK;
  1217. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1218. }
  1219. }
  1220. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1221. {
  1222. u32 tmp, frame_count;
  1223. int i, j;
  1224. /* update crtc base addresses */
  1225. for (i = 0; i < rdev->num_crtc; i++) {
  1226. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1227. upper_32_bits(rdev->mc.vram_start));
  1228. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  1229. upper_32_bits(rdev->mc.vram_start));
  1230. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  1231. (u32)rdev->mc.vram_start);
  1232. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  1233. (u32)rdev->mc.vram_start);
  1234. }
  1235. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1236. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1237. /* unblackout the MC */
  1238. tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1239. tmp &= ~BLACKOUT_MODE_MASK;
  1240. WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
  1241. /* allow CPU access */
  1242. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1243. for (i = 0; i < rdev->num_crtc; i++) {
  1244. if (save->crtc_enabled[i]) {
  1245. if (ASIC_IS_DCE6(rdev)) {
  1246. tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
  1247. tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
  1248. WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  1249. } else {
  1250. tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
  1251. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  1252. WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
  1253. }
  1254. /* wait for the next frame */
  1255. frame_count = radeon_get_vblank_counter(rdev, i);
  1256. for (j = 0; j < rdev->usec_timeout; j++) {
  1257. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  1258. break;
  1259. udelay(1);
  1260. }
  1261. }
  1262. }
  1263. /* Unlock vga access */
  1264. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1265. mdelay(1);
  1266. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1267. }
  1268. void evergreen_mc_program(struct radeon_device *rdev)
  1269. {
  1270. struct evergreen_mc_save save;
  1271. u32 tmp;
  1272. int i, j;
  1273. /* Initialize HDP */
  1274. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1275. WREG32((0x2c14 + j), 0x00000000);
  1276. WREG32((0x2c18 + j), 0x00000000);
  1277. WREG32((0x2c1c + j), 0x00000000);
  1278. WREG32((0x2c20 + j), 0x00000000);
  1279. WREG32((0x2c24 + j), 0x00000000);
  1280. }
  1281. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1282. evergreen_mc_stop(rdev, &save);
  1283. if (evergreen_mc_wait_for_idle(rdev)) {
  1284. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1285. }
  1286. /* Lockout access through VGA aperture*/
  1287. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1288. /* Update configuration */
  1289. if (rdev->flags & RADEON_IS_AGP) {
  1290. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1291. /* VRAM before AGP */
  1292. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1293. rdev->mc.vram_start >> 12);
  1294. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1295. rdev->mc.gtt_end >> 12);
  1296. } else {
  1297. /* VRAM after AGP */
  1298. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1299. rdev->mc.gtt_start >> 12);
  1300. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1301. rdev->mc.vram_end >> 12);
  1302. }
  1303. } else {
  1304. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1305. rdev->mc.vram_start >> 12);
  1306. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1307. rdev->mc.vram_end >> 12);
  1308. }
  1309. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1310. /* llano/ontario only */
  1311. if ((rdev->family == CHIP_PALM) ||
  1312. (rdev->family == CHIP_SUMO) ||
  1313. (rdev->family == CHIP_SUMO2)) {
  1314. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1315. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1316. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1317. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1318. }
  1319. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1320. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1321. WREG32(MC_VM_FB_LOCATION, tmp);
  1322. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1323. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1324. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1325. if (rdev->flags & RADEON_IS_AGP) {
  1326. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1327. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1328. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1329. } else {
  1330. WREG32(MC_VM_AGP_BASE, 0);
  1331. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1332. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1333. }
  1334. if (evergreen_mc_wait_for_idle(rdev)) {
  1335. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1336. }
  1337. evergreen_mc_resume(rdev, &save);
  1338. /* we need to own VRAM, so turn off the VGA renderer here
  1339. * to stop it overwriting our objects */
  1340. rv515_vga_render_disable(rdev);
  1341. }
  1342. /*
  1343. * CP.
  1344. */
  1345. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1346. {
  1347. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1348. u32 next_rptr;
  1349. /* set to DX10/11 mode */
  1350. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1351. radeon_ring_write(ring, 1);
  1352. if (ring->rptr_save_reg) {
  1353. next_rptr = ring->wptr + 3 + 4;
  1354. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1355. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1356. PACKET3_SET_CONFIG_REG_START) >> 2));
  1357. radeon_ring_write(ring, next_rptr);
  1358. } else if (rdev->wb.enabled) {
  1359. next_rptr = ring->wptr + 5 + 4;
  1360. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1361. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1362. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1363. radeon_ring_write(ring, next_rptr);
  1364. radeon_ring_write(ring, 0);
  1365. }
  1366. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1367. radeon_ring_write(ring,
  1368. #ifdef __BIG_ENDIAN
  1369. (2 << 0) |
  1370. #endif
  1371. (ib->gpu_addr & 0xFFFFFFFC));
  1372. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1373. radeon_ring_write(ring, ib->length_dw);
  1374. }
  1375. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1376. {
  1377. const __be32 *fw_data;
  1378. int i;
  1379. if (!rdev->me_fw || !rdev->pfp_fw)
  1380. return -EINVAL;
  1381. r700_cp_stop(rdev);
  1382. WREG32(CP_RB_CNTL,
  1383. #ifdef __BIG_ENDIAN
  1384. BUF_SWAP_32BIT |
  1385. #endif
  1386. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1387. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1388. WREG32(CP_PFP_UCODE_ADDR, 0);
  1389. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1390. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1391. WREG32(CP_PFP_UCODE_ADDR, 0);
  1392. fw_data = (const __be32 *)rdev->me_fw->data;
  1393. WREG32(CP_ME_RAM_WADDR, 0);
  1394. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1395. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1396. WREG32(CP_PFP_UCODE_ADDR, 0);
  1397. WREG32(CP_ME_RAM_WADDR, 0);
  1398. WREG32(CP_ME_RAM_RADDR, 0);
  1399. return 0;
  1400. }
  1401. static int evergreen_cp_start(struct radeon_device *rdev)
  1402. {
  1403. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1404. int r, i;
  1405. uint32_t cp_me;
  1406. r = radeon_ring_lock(rdev, ring, 7);
  1407. if (r) {
  1408. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1409. return r;
  1410. }
  1411. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1412. radeon_ring_write(ring, 0x1);
  1413. radeon_ring_write(ring, 0x0);
  1414. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1415. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1416. radeon_ring_write(ring, 0);
  1417. radeon_ring_write(ring, 0);
  1418. radeon_ring_unlock_commit(rdev, ring);
  1419. cp_me = 0xff;
  1420. WREG32(CP_ME_CNTL, cp_me);
  1421. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1422. if (r) {
  1423. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1424. return r;
  1425. }
  1426. /* setup clear context state */
  1427. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1428. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1429. for (i = 0; i < evergreen_default_size; i++)
  1430. radeon_ring_write(ring, evergreen_default_state[i]);
  1431. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1432. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1433. /* set clear context state */
  1434. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1435. radeon_ring_write(ring, 0);
  1436. /* SQ_VTX_BASE_VTX_LOC */
  1437. radeon_ring_write(ring, 0xc0026f00);
  1438. radeon_ring_write(ring, 0x00000000);
  1439. radeon_ring_write(ring, 0x00000000);
  1440. radeon_ring_write(ring, 0x00000000);
  1441. /* Clear consts */
  1442. radeon_ring_write(ring, 0xc0036f00);
  1443. radeon_ring_write(ring, 0x00000bc4);
  1444. radeon_ring_write(ring, 0xffffffff);
  1445. radeon_ring_write(ring, 0xffffffff);
  1446. radeon_ring_write(ring, 0xffffffff);
  1447. radeon_ring_write(ring, 0xc0026900);
  1448. radeon_ring_write(ring, 0x00000316);
  1449. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1450. radeon_ring_write(ring, 0x00000010); /* */
  1451. radeon_ring_unlock_commit(rdev, ring);
  1452. return 0;
  1453. }
  1454. static int evergreen_cp_resume(struct radeon_device *rdev)
  1455. {
  1456. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1457. u32 tmp;
  1458. u32 rb_bufsz;
  1459. int r;
  1460. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1461. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1462. SOFT_RESET_PA |
  1463. SOFT_RESET_SH |
  1464. SOFT_RESET_VGT |
  1465. SOFT_RESET_SPI |
  1466. SOFT_RESET_SX));
  1467. RREG32(GRBM_SOFT_RESET);
  1468. mdelay(15);
  1469. WREG32(GRBM_SOFT_RESET, 0);
  1470. RREG32(GRBM_SOFT_RESET);
  1471. /* Set ring buffer size */
  1472. rb_bufsz = drm_order(ring->ring_size / 8);
  1473. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1474. #ifdef __BIG_ENDIAN
  1475. tmp |= BUF_SWAP_32BIT;
  1476. #endif
  1477. WREG32(CP_RB_CNTL, tmp);
  1478. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1479. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1480. /* Set the write pointer delay */
  1481. WREG32(CP_RB_WPTR_DELAY, 0);
  1482. /* Initialize the ring buffer's read and write pointers */
  1483. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1484. WREG32(CP_RB_RPTR_WR, 0);
  1485. ring->wptr = 0;
  1486. WREG32(CP_RB_WPTR, ring->wptr);
  1487. /* set the wb address wether it's enabled or not */
  1488. WREG32(CP_RB_RPTR_ADDR,
  1489. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1490. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1491. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1492. if (rdev->wb.enabled)
  1493. WREG32(SCRATCH_UMSK, 0xff);
  1494. else {
  1495. tmp |= RB_NO_UPDATE;
  1496. WREG32(SCRATCH_UMSK, 0);
  1497. }
  1498. mdelay(1);
  1499. WREG32(CP_RB_CNTL, tmp);
  1500. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1501. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1502. ring->rptr = RREG32(CP_RB_RPTR);
  1503. evergreen_cp_start(rdev);
  1504. ring->ready = true;
  1505. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1506. if (r) {
  1507. ring->ready = false;
  1508. return r;
  1509. }
  1510. return 0;
  1511. }
  1512. /*
  1513. * Core functions
  1514. */
  1515. static void evergreen_gpu_init(struct radeon_device *rdev)
  1516. {
  1517. u32 gb_addr_config;
  1518. u32 mc_shared_chmap, mc_arb_ramcfg;
  1519. u32 sx_debug_1;
  1520. u32 smx_dc_ctl0;
  1521. u32 sq_config;
  1522. u32 sq_lds_resource_mgmt;
  1523. u32 sq_gpr_resource_mgmt_1;
  1524. u32 sq_gpr_resource_mgmt_2;
  1525. u32 sq_gpr_resource_mgmt_3;
  1526. u32 sq_thread_resource_mgmt;
  1527. u32 sq_thread_resource_mgmt_2;
  1528. u32 sq_stack_resource_mgmt_1;
  1529. u32 sq_stack_resource_mgmt_2;
  1530. u32 sq_stack_resource_mgmt_3;
  1531. u32 vgt_cache_invalidation;
  1532. u32 hdp_host_path_cntl, tmp;
  1533. u32 disabled_rb_mask;
  1534. int i, j, num_shader_engines, ps_thread_count;
  1535. switch (rdev->family) {
  1536. case CHIP_CYPRESS:
  1537. case CHIP_HEMLOCK:
  1538. rdev->config.evergreen.num_ses = 2;
  1539. rdev->config.evergreen.max_pipes = 4;
  1540. rdev->config.evergreen.max_tile_pipes = 8;
  1541. rdev->config.evergreen.max_simds = 10;
  1542. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1543. rdev->config.evergreen.max_gprs = 256;
  1544. rdev->config.evergreen.max_threads = 248;
  1545. rdev->config.evergreen.max_gs_threads = 32;
  1546. rdev->config.evergreen.max_stack_entries = 512;
  1547. rdev->config.evergreen.sx_num_of_sets = 4;
  1548. rdev->config.evergreen.sx_max_export_size = 256;
  1549. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1550. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1551. rdev->config.evergreen.max_hw_contexts = 8;
  1552. rdev->config.evergreen.sq_num_cf_insts = 2;
  1553. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1554. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1555. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1556. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1557. break;
  1558. case CHIP_JUNIPER:
  1559. rdev->config.evergreen.num_ses = 1;
  1560. rdev->config.evergreen.max_pipes = 4;
  1561. rdev->config.evergreen.max_tile_pipes = 4;
  1562. rdev->config.evergreen.max_simds = 10;
  1563. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1564. rdev->config.evergreen.max_gprs = 256;
  1565. rdev->config.evergreen.max_threads = 248;
  1566. rdev->config.evergreen.max_gs_threads = 32;
  1567. rdev->config.evergreen.max_stack_entries = 512;
  1568. rdev->config.evergreen.sx_num_of_sets = 4;
  1569. rdev->config.evergreen.sx_max_export_size = 256;
  1570. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1571. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1572. rdev->config.evergreen.max_hw_contexts = 8;
  1573. rdev->config.evergreen.sq_num_cf_insts = 2;
  1574. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1575. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1576. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1577. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1578. break;
  1579. case CHIP_REDWOOD:
  1580. rdev->config.evergreen.num_ses = 1;
  1581. rdev->config.evergreen.max_pipes = 4;
  1582. rdev->config.evergreen.max_tile_pipes = 4;
  1583. rdev->config.evergreen.max_simds = 5;
  1584. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1585. rdev->config.evergreen.max_gprs = 256;
  1586. rdev->config.evergreen.max_threads = 248;
  1587. rdev->config.evergreen.max_gs_threads = 32;
  1588. rdev->config.evergreen.max_stack_entries = 256;
  1589. rdev->config.evergreen.sx_num_of_sets = 4;
  1590. rdev->config.evergreen.sx_max_export_size = 256;
  1591. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1592. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1593. rdev->config.evergreen.max_hw_contexts = 8;
  1594. rdev->config.evergreen.sq_num_cf_insts = 2;
  1595. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1596. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1597. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1598. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1599. break;
  1600. case CHIP_CEDAR:
  1601. default:
  1602. rdev->config.evergreen.num_ses = 1;
  1603. rdev->config.evergreen.max_pipes = 2;
  1604. rdev->config.evergreen.max_tile_pipes = 2;
  1605. rdev->config.evergreen.max_simds = 2;
  1606. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1607. rdev->config.evergreen.max_gprs = 256;
  1608. rdev->config.evergreen.max_threads = 192;
  1609. rdev->config.evergreen.max_gs_threads = 16;
  1610. rdev->config.evergreen.max_stack_entries = 256;
  1611. rdev->config.evergreen.sx_num_of_sets = 4;
  1612. rdev->config.evergreen.sx_max_export_size = 128;
  1613. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1614. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1615. rdev->config.evergreen.max_hw_contexts = 4;
  1616. rdev->config.evergreen.sq_num_cf_insts = 1;
  1617. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1618. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1619. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1620. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1621. break;
  1622. case CHIP_PALM:
  1623. rdev->config.evergreen.num_ses = 1;
  1624. rdev->config.evergreen.max_pipes = 2;
  1625. rdev->config.evergreen.max_tile_pipes = 2;
  1626. rdev->config.evergreen.max_simds = 2;
  1627. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1628. rdev->config.evergreen.max_gprs = 256;
  1629. rdev->config.evergreen.max_threads = 192;
  1630. rdev->config.evergreen.max_gs_threads = 16;
  1631. rdev->config.evergreen.max_stack_entries = 256;
  1632. rdev->config.evergreen.sx_num_of_sets = 4;
  1633. rdev->config.evergreen.sx_max_export_size = 128;
  1634. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1635. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1636. rdev->config.evergreen.max_hw_contexts = 4;
  1637. rdev->config.evergreen.sq_num_cf_insts = 1;
  1638. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1639. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1640. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1641. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1642. break;
  1643. case CHIP_SUMO:
  1644. rdev->config.evergreen.num_ses = 1;
  1645. rdev->config.evergreen.max_pipes = 4;
  1646. rdev->config.evergreen.max_tile_pipes = 2;
  1647. if (rdev->pdev->device == 0x9648)
  1648. rdev->config.evergreen.max_simds = 3;
  1649. else if ((rdev->pdev->device == 0x9647) ||
  1650. (rdev->pdev->device == 0x964a))
  1651. rdev->config.evergreen.max_simds = 4;
  1652. else
  1653. rdev->config.evergreen.max_simds = 5;
  1654. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1655. rdev->config.evergreen.max_gprs = 256;
  1656. rdev->config.evergreen.max_threads = 248;
  1657. rdev->config.evergreen.max_gs_threads = 32;
  1658. rdev->config.evergreen.max_stack_entries = 256;
  1659. rdev->config.evergreen.sx_num_of_sets = 4;
  1660. rdev->config.evergreen.sx_max_export_size = 256;
  1661. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1662. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1663. rdev->config.evergreen.max_hw_contexts = 8;
  1664. rdev->config.evergreen.sq_num_cf_insts = 2;
  1665. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1666. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1667. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1668. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1669. break;
  1670. case CHIP_SUMO2:
  1671. rdev->config.evergreen.num_ses = 1;
  1672. rdev->config.evergreen.max_pipes = 4;
  1673. rdev->config.evergreen.max_tile_pipes = 4;
  1674. rdev->config.evergreen.max_simds = 2;
  1675. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1676. rdev->config.evergreen.max_gprs = 256;
  1677. rdev->config.evergreen.max_threads = 248;
  1678. rdev->config.evergreen.max_gs_threads = 32;
  1679. rdev->config.evergreen.max_stack_entries = 512;
  1680. rdev->config.evergreen.sx_num_of_sets = 4;
  1681. rdev->config.evergreen.sx_max_export_size = 256;
  1682. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1683. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1684. rdev->config.evergreen.max_hw_contexts = 8;
  1685. rdev->config.evergreen.sq_num_cf_insts = 2;
  1686. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1687. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1688. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1689. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1690. break;
  1691. case CHIP_BARTS:
  1692. rdev->config.evergreen.num_ses = 2;
  1693. rdev->config.evergreen.max_pipes = 4;
  1694. rdev->config.evergreen.max_tile_pipes = 8;
  1695. rdev->config.evergreen.max_simds = 7;
  1696. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1697. rdev->config.evergreen.max_gprs = 256;
  1698. rdev->config.evergreen.max_threads = 248;
  1699. rdev->config.evergreen.max_gs_threads = 32;
  1700. rdev->config.evergreen.max_stack_entries = 512;
  1701. rdev->config.evergreen.sx_num_of_sets = 4;
  1702. rdev->config.evergreen.sx_max_export_size = 256;
  1703. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1704. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1705. rdev->config.evergreen.max_hw_contexts = 8;
  1706. rdev->config.evergreen.sq_num_cf_insts = 2;
  1707. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1708. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1709. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1710. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1711. break;
  1712. case CHIP_TURKS:
  1713. rdev->config.evergreen.num_ses = 1;
  1714. rdev->config.evergreen.max_pipes = 4;
  1715. rdev->config.evergreen.max_tile_pipes = 4;
  1716. rdev->config.evergreen.max_simds = 6;
  1717. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1718. rdev->config.evergreen.max_gprs = 256;
  1719. rdev->config.evergreen.max_threads = 248;
  1720. rdev->config.evergreen.max_gs_threads = 32;
  1721. rdev->config.evergreen.max_stack_entries = 256;
  1722. rdev->config.evergreen.sx_num_of_sets = 4;
  1723. rdev->config.evergreen.sx_max_export_size = 256;
  1724. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1725. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1726. rdev->config.evergreen.max_hw_contexts = 8;
  1727. rdev->config.evergreen.sq_num_cf_insts = 2;
  1728. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1729. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1730. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1731. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1732. break;
  1733. case CHIP_CAICOS:
  1734. rdev->config.evergreen.num_ses = 1;
  1735. rdev->config.evergreen.max_pipes = 4;
  1736. rdev->config.evergreen.max_tile_pipes = 2;
  1737. rdev->config.evergreen.max_simds = 2;
  1738. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1739. rdev->config.evergreen.max_gprs = 256;
  1740. rdev->config.evergreen.max_threads = 192;
  1741. rdev->config.evergreen.max_gs_threads = 16;
  1742. rdev->config.evergreen.max_stack_entries = 256;
  1743. rdev->config.evergreen.sx_num_of_sets = 4;
  1744. rdev->config.evergreen.sx_max_export_size = 128;
  1745. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1746. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1747. rdev->config.evergreen.max_hw_contexts = 4;
  1748. rdev->config.evergreen.sq_num_cf_insts = 1;
  1749. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1750. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1751. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1752. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1753. break;
  1754. }
  1755. /* Initialize HDP */
  1756. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1757. WREG32((0x2c14 + j), 0x00000000);
  1758. WREG32((0x2c18 + j), 0x00000000);
  1759. WREG32((0x2c1c + j), 0x00000000);
  1760. WREG32((0x2c20 + j), 0x00000000);
  1761. WREG32((0x2c24 + j), 0x00000000);
  1762. }
  1763. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1764. evergreen_fix_pci_max_read_req_size(rdev);
  1765. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1766. if ((rdev->family == CHIP_PALM) ||
  1767. (rdev->family == CHIP_SUMO) ||
  1768. (rdev->family == CHIP_SUMO2))
  1769. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1770. else
  1771. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1772. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1773. * not have bank info, so create a custom tiling dword.
  1774. * bits 3:0 num_pipes
  1775. * bits 7:4 num_banks
  1776. * bits 11:8 group_size
  1777. * bits 15:12 row_size
  1778. */
  1779. rdev->config.evergreen.tile_config = 0;
  1780. switch (rdev->config.evergreen.max_tile_pipes) {
  1781. case 1:
  1782. default:
  1783. rdev->config.evergreen.tile_config |= (0 << 0);
  1784. break;
  1785. case 2:
  1786. rdev->config.evergreen.tile_config |= (1 << 0);
  1787. break;
  1788. case 4:
  1789. rdev->config.evergreen.tile_config |= (2 << 0);
  1790. break;
  1791. case 8:
  1792. rdev->config.evergreen.tile_config |= (3 << 0);
  1793. break;
  1794. }
  1795. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1796. if (rdev->flags & RADEON_IS_IGP)
  1797. rdev->config.evergreen.tile_config |= 1 << 4;
  1798. else {
  1799. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1800. case 0: /* four banks */
  1801. rdev->config.evergreen.tile_config |= 0 << 4;
  1802. break;
  1803. case 1: /* eight banks */
  1804. rdev->config.evergreen.tile_config |= 1 << 4;
  1805. break;
  1806. case 2: /* sixteen banks */
  1807. default:
  1808. rdev->config.evergreen.tile_config |= 2 << 4;
  1809. break;
  1810. }
  1811. }
  1812. rdev->config.evergreen.tile_config |= 0 << 8;
  1813. rdev->config.evergreen.tile_config |=
  1814. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1815. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1816. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1817. u32 efuse_straps_4;
  1818. u32 efuse_straps_3;
  1819. WREG32(RCU_IND_INDEX, 0x204);
  1820. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1821. WREG32(RCU_IND_INDEX, 0x203);
  1822. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1823. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1824. ((efuse_straps_3 & 0xf0000000) >> 28));
  1825. } else {
  1826. tmp = 0;
  1827. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1828. u32 rb_disable_bitmap;
  1829. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1830. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1831. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1832. tmp <<= 4;
  1833. tmp |= rb_disable_bitmap;
  1834. }
  1835. }
  1836. /* enabled rb are just the one not disabled :) */
  1837. disabled_rb_mask = tmp;
  1838. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1839. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1840. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1841. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1842. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1843. tmp = gb_addr_config & NUM_PIPES_MASK;
  1844. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1845. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1846. WREG32(GB_BACKEND_MAP, tmp);
  1847. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1848. WREG32(CGTS_TCC_DISABLE, 0);
  1849. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1850. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1851. /* set HW defaults for 3D engine */
  1852. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1853. ROQ_IB2_START(0x2b)));
  1854. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1855. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1856. SYNC_GRADIENT |
  1857. SYNC_WALKER |
  1858. SYNC_ALIGNER));
  1859. sx_debug_1 = RREG32(SX_DEBUG_1);
  1860. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1861. WREG32(SX_DEBUG_1, sx_debug_1);
  1862. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1863. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1864. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1865. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1866. if (rdev->family <= CHIP_SUMO2)
  1867. WREG32(SMX_SAR_CTL0, 0x00010000);
  1868. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1869. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1870. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1871. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1872. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1873. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1874. WREG32(VGT_NUM_INSTANCES, 1);
  1875. WREG32(SPI_CONFIG_CNTL, 0);
  1876. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1877. WREG32(CP_PERFMON_CNTL, 0);
  1878. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1879. FETCH_FIFO_HIWATER(0x4) |
  1880. DONE_FIFO_HIWATER(0xe0) |
  1881. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1882. sq_config = RREG32(SQ_CONFIG);
  1883. sq_config &= ~(PS_PRIO(3) |
  1884. VS_PRIO(3) |
  1885. GS_PRIO(3) |
  1886. ES_PRIO(3));
  1887. sq_config |= (VC_ENABLE |
  1888. EXPORT_SRC_C |
  1889. PS_PRIO(0) |
  1890. VS_PRIO(1) |
  1891. GS_PRIO(2) |
  1892. ES_PRIO(3));
  1893. switch (rdev->family) {
  1894. case CHIP_CEDAR:
  1895. case CHIP_PALM:
  1896. case CHIP_SUMO:
  1897. case CHIP_SUMO2:
  1898. case CHIP_CAICOS:
  1899. /* no vertex cache */
  1900. sq_config &= ~VC_ENABLE;
  1901. break;
  1902. default:
  1903. break;
  1904. }
  1905. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1906. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1907. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1908. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1909. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1910. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1911. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1912. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1913. switch (rdev->family) {
  1914. case CHIP_CEDAR:
  1915. case CHIP_PALM:
  1916. case CHIP_SUMO:
  1917. case CHIP_SUMO2:
  1918. ps_thread_count = 96;
  1919. break;
  1920. default:
  1921. ps_thread_count = 128;
  1922. break;
  1923. }
  1924. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1925. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1926. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1927. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1928. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1929. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1930. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1931. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1932. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1933. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1934. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1935. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1936. WREG32(SQ_CONFIG, sq_config);
  1937. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1938. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1939. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1940. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1941. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1942. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1943. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1944. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1945. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1946. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1947. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1948. FORCE_EOV_MAX_REZ_CNT(255)));
  1949. switch (rdev->family) {
  1950. case CHIP_CEDAR:
  1951. case CHIP_PALM:
  1952. case CHIP_SUMO:
  1953. case CHIP_SUMO2:
  1954. case CHIP_CAICOS:
  1955. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1956. break;
  1957. default:
  1958. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1959. break;
  1960. }
  1961. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1962. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1963. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1964. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1965. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1966. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1967. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1968. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1969. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1970. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1971. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1972. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1973. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1974. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1975. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1976. /* clear render buffer base addresses */
  1977. WREG32(CB_COLOR0_BASE, 0);
  1978. WREG32(CB_COLOR1_BASE, 0);
  1979. WREG32(CB_COLOR2_BASE, 0);
  1980. WREG32(CB_COLOR3_BASE, 0);
  1981. WREG32(CB_COLOR4_BASE, 0);
  1982. WREG32(CB_COLOR5_BASE, 0);
  1983. WREG32(CB_COLOR6_BASE, 0);
  1984. WREG32(CB_COLOR7_BASE, 0);
  1985. WREG32(CB_COLOR8_BASE, 0);
  1986. WREG32(CB_COLOR9_BASE, 0);
  1987. WREG32(CB_COLOR10_BASE, 0);
  1988. WREG32(CB_COLOR11_BASE, 0);
  1989. /* set the shader const cache sizes to 0 */
  1990. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1991. WREG32(i, 0);
  1992. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1993. WREG32(i, 0);
  1994. tmp = RREG32(HDP_MISC_CNTL);
  1995. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1996. WREG32(HDP_MISC_CNTL, tmp);
  1997. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1998. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1999. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2000. udelay(50);
  2001. }
  2002. int evergreen_mc_init(struct radeon_device *rdev)
  2003. {
  2004. u32 tmp;
  2005. int chansize, numchan;
  2006. /* Get VRAM informations */
  2007. rdev->mc.vram_is_ddr = true;
  2008. if ((rdev->family == CHIP_PALM) ||
  2009. (rdev->family == CHIP_SUMO) ||
  2010. (rdev->family == CHIP_SUMO2))
  2011. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2012. else
  2013. tmp = RREG32(MC_ARB_RAMCFG);
  2014. if (tmp & CHANSIZE_OVERRIDE) {
  2015. chansize = 16;
  2016. } else if (tmp & CHANSIZE_MASK) {
  2017. chansize = 64;
  2018. } else {
  2019. chansize = 32;
  2020. }
  2021. tmp = RREG32(MC_SHARED_CHMAP);
  2022. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2023. case 0:
  2024. default:
  2025. numchan = 1;
  2026. break;
  2027. case 1:
  2028. numchan = 2;
  2029. break;
  2030. case 2:
  2031. numchan = 4;
  2032. break;
  2033. case 3:
  2034. numchan = 8;
  2035. break;
  2036. }
  2037. rdev->mc.vram_width = numchan * chansize;
  2038. /* Could aper size report 0 ? */
  2039. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2040. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2041. /* Setup GPU memory space */
  2042. if ((rdev->family == CHIP_PALM) ||
  2043. (rdev->family == CHIP_SUMO) ||
  2044. (rdev->family == CHIP_SUMO2)) {
  2045. /* size in bytes on fusion */
  2046. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2047. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2048. } else {
  2049. /* size in MB on evergreen/cayman/tn */
  2050. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2051. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2052. }
  2053. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2054. r700_vram_gtt_location(rdev, &rdev->mc);
  2055. radeon_update_bandwidth_info(rdev);
  2056. return 0;
  2057. }
  2058. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2059. {
  2060. u32 srbm_status;
  2061. u32 grbm_status;
  2062. u32 grbm_status_se0, grbm_status_se1;
  2063. srbm_status = RREG32(SRBM_STATUS);
  2064. grbm_status = RREG32(GRBM_STATUS);
  2065. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2066. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2067. if (!(grbm_status & GUI_ACTIVE)) {
  2068. radeon_ring_lockup_update(ring);
  2069. return false;
  2070. }
  2071. /* force CP activities */
  2072. radeon_ring_force_activity(rdev, ring);
  2073. return radeon_ring_test_lockup(rdev, ring);
  2074. }
  2075. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2076. {
  2077. struct evergreen_mc_save save;
  2078. u32 grbm_reset = 0;
  2079. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2080. return 0;
  2081. dev_info(rdev->dev, "GPU softreset \n");
  2082. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2083. RREG32(GRBM_STATUS));
  2084. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2085. RREG32(GRBM_STATUS_SE0));
  2086. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2087. RREG32(GRBM_STATUS_SE1));
  2088. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2089. RREG32(SRBM_STATUS));
  2090. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2091. RREG32(CP_STALLED_STAT1));
  2092. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2093. RREG32(CP_STALLED_STAT2));
  2094. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2095. RREG32(CP_BUSY_STAT));
  2096. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2097. RREG32(CP_STAT));
  2098. evergreen_mc_stop(rdev, &save);
  2099. if (evergreen_mc_wait_for_idle(rdev)) {
  2100. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2101. }
  2102. /* Disable CP parsing/prefetching */
  2103. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2104. /* reset all the gfx blocks */
  2105. grbm_reset = (SOFT_RESET_CP |
  2106. SOFT_RESET_CB |
  2107. SOFT_RESET_DB |
  2108. SOFT_RESET_PA |
  2109. SOFT_RESET_SC |
  2110. SOFT_RESET_SPI |
  2111. SOFT_RESET_SH |
  2112. SOFT_RESET_SX |
  2113. SOFT_RESET_TC |
  2114. SOFT_RESET_TA |
  2115. SOFT_RESET_VC |
  2116. SOFT_RESET_VGT);
  2117. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2118. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2119. (void)RREG32(GRBM_SOFT_RESET);
  2120. udelay(50);
  2121. WREG32(GRBM_SOFT_RESET, 0);
  2122. (void)RREG32(GRBM_SOFT_RESET);
  2123. /* Wait a little for things to settle down */
  2124. udelay(50);
  2125. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2126. RREG32(GRBM_STATUS));
  2127. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2128. RREG32(GRBM_STATUS_SE0));
  2129. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2130. RREG32(GRBM_STATUS_SE1));
  2131. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2132. RREG32(SRBM_STATUS));
  2133. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2134. RREG32(CP_STALLED_STAT1));
  2135. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2136. RREG32(CP_STALLED_STAT2));
  2137. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2138. RREG32(CP_BUSY_STAT));
  2139. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2140. RREG32(CP_STAT));
  2141. evergreen_mc_resume(rdev, &save);
  2142. return 0;
  2143. }
  2144. int evergreen_asic_reset(struct radeon_device *rdev)
  2145. {
  2146. return evergreen_gpu_soft_reset(rdev);
  2147. }
  2148. /* Interrupts */
  2149. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2150. {
  2151. if (crtc >= rdev->num_crtc)
  2152. return 0;
  2153. else
  2154. return RREG32(CRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  2155. }
  2156. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2157. {
  2158. u32 tmp;
  2159. if (rdev->family >= CHIP_CAYMAN) {
  2160. cayman_cp_int_cntl_setup(rdev, 0,
  2161. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2162. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2163. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2164. } else
  2165. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2166. WREG32(GRBM_INT_CNTL, 0);
  2167. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2168. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2169. if (rdev->num_crtc >= 4) {
  2170. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2171. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2172. }
  2173. if (rdev->num_crtc >= 6) {
  2174. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2175. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2176. }
  2177. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2178. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2179. if (rdev->num_crtc >= 4) {
  2180. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2181. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2182. }
  2183. if (rdev->num_crtc >= 6) {
  2184. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2185. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2186. }
  2187. /* only one DAC on DCE6 */
  2188. if (!ASIC_IS_DCE6(rdev))
  2189. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2190. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2191. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2192. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2193. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2194. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2195. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2196. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2197. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2198. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2199. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2200. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2201. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2202. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2203. }
  2204. int evergreen_irq_set(struct radeon_device *rdev)
  2205. {
  2206. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2207. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2208. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2209. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2210. u32 grbm_int_cntl = 0;
  2211. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2212. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2213. if (!rdev->irq.installed) {
  2214. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2215. return -EINVAL;
  2216. }
  2217. /* don't enable anything if the ih is disabled */
  2218. if (!rdev->ih.enabled) {
  2219. r600_disable_interrupts(rdev);
  2220. /* force the active interrupt state to all disabled */
  2221. evergreen_disable_interrupt_state(rdev);
  2222. return 0;
  2223. }
  2224. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2225. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2226. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2227. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2228. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2229. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2230. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2231. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2232. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2233. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2234. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2235. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2236. if (rdev->family >= CHIP_CAYMAN) {
  2237. /* enable CP interrupts on all rings */
  2238. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2239. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2240. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2241. }
  2242. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2243. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2244. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2245. }
  2246. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2247. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2248. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2249. }
  2250. } else {
  2251. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2252. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2253. cp_int_cntl |= RB_INT_ENABLE;
  2254. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2255. }
  2256. }
  2257. if (rdev->irq.crtc_vblank_int[0] ||
  2258. atomic_read(&rdev->irq.pflip[0])) {
  2259. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2260. crtc1 |= VBLANK_INT_MASK;
  2261. }
  2262. if (rdev->irq.crtc_vblank_int[1] ||
  2263. atomic_read(&rdev->irq.pflip[1])) {
  2264. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2265. crtc2 |= VBLANK_INT_MASK;
  2266. }
  2267. if (rdev->irq.crtc_vblank_int[2] ||
  2268. atomic_read(&rdev->irq.pflip[2])) {
  2269. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2270. crtc3 |= VBLANK_INT_MASK;
  2271. }
  2272. if (rdev->irq.crtc_vblank_int[3] ||
  2273. atomic_read(&rdev->irq.pflip[3])) {
  2274. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2275. crtc4 |= VBLANK_INT_MASK;
  2276. }
  2277. if (rdev->irq.crtc_vblank_int[4] ||
  2278. atomic_read(&rdev->irq.pflip[4])) {
  2279. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2280. crtc5 |= VBLANK_INT_MASK;
  2281. }
  2282. if (rdev->irq.crtc_vblank_int[5] ||
  2283. atomic_read(&rdev->irq.pflip[5])) {
  2284. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2285. crtc6 |= VBLANK_INT_MASK;
  2286. }
  2287. if (rdev->irq.hpd[0]) {
  2288. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2289. hpd1 |= DC_HPDx_INT_EN;
  2290. }
  2291. if (rdev->irq.hpd[1]) {
  2292. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2293. hpd2 |= DC_HPDx_INT_EN;
  2294. }
  2295. if (rdev->irq.hpd[2]) {
  2296. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2297. hpd3 |= DC_HPDx_INT_EN;
  2298. }
  2299. if (rdev->irq.hpd[3]) {
  2300. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2301. hpd4 |= DC_HPDx_INT_EN;
  2302. }
  2303. if (rdev->irq.hpd[4]) {
  2304. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2305. hpd5 |= DC_HPDx_INT_EN;
  2306. }
  2307. if (rdev->irq.hpd[5]) {
  2308. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2309. hpd6 |= DC_HPDx_INT_EN;
  2310. }
  2311. if (rdev->irq.afmt[0]) {
  2312. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2313. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2314. }
  2315. if (rdev->irq.afmt[1]) {
  2316. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2317. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2318. }
  2319. if (rdev->irq.afmt[2]) {
  2320. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2321. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2322. }
  2323. if (rdev->irq.afmt[3]) {
  2324. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2325. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2326. }
  2327. if (rdev->irq.afmt[4]) {
  2328. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2329. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2330. }
  2331. if (rdev->irq.afmt[5]) {
  2332. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2333. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2334. }
  2335. if (rdev->family >= CHIP_CAYMAN) {
  2336. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2337. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2338. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2339. } else
  2340. WREG32(CP_INT_CNTL, cp_int_cntl);
  2341. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2342. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2343. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2344. if (rdev->num_crtc >= 4) {
  2345. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2346. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2347. }
  2348. if (rdev->num_crtc >= 6) {
  2349. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2350. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2351. }
  2352. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2353. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2354. if (rdev->num_crtc >= 4) {
  2355. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2356. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2357. }
  2358. if (rdev->num_crtc >= 6) {
  2359. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2360. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2361. }
  2362. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2363. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2364. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2365. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2366. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2367. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2368. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2369. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2370. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2371. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2372. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2373. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2374. return 0;
  2375. }
  2376. static void evergreen_irq_ack(struct radeon_device *rdev)
  2377. {
  2378. u32 tmp;
  2379. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2380. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2381. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2382. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2383. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2384. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2385. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2386. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2387. if (rdev->num_crtc >= 4) {
  2388. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2389. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2390. }
  2391. if (rdev->num_crtc >= 6) {
  2392. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2393. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2394. }
  2395. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2396. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2397. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2398. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2399. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2400. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2401. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2402. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2403. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2404. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2405. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2406. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2407. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2408. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2409. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2410. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2411. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2412. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2413. if (rdev->num_crtc >= 4) {
  2414. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2415. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2416. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2417. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2418. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2419. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2420. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2421. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2422. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2423. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2424. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2425. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2426. }
  2427. if (rdev->num_crtc >= 6) {
  2428. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2429. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2430. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2431. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2432. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2433. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2434. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2435. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2436. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2437. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2438. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2439. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2440. }
  2441. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2442. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2443. tmp |= DC_HPDx_INT_ACK;
  2444. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2445. }
  2446. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2447. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2448. tmp |= DC_HPDx_INT_ACK;
  2449. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2450. }
  2451. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2452. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2453. tmp |= DC_HPDx_INT_ACK;
  2454. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2455. }
  2456. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2457. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2458. tmp |= DC_HPDx_INT_ACK;
  2459. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2460. }
  2461. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2462. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2463. tmp |= DC_HPDx_INT_ACK;
  2464. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2465. }
  2466. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2467. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2468. tmp |= DC_HPDx_INT_ACK;
  2469. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2470. }
  2471. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2472. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2473. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2474. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2475. }
  2476. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2477. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2478. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2479. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2480. }
  2481. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2482. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2483. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2484. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2485. }
  2486. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2487. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2488. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2489. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2490. }
  2491. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2492. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2493. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2494. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2495. }
  2496. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2497. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2498. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2499. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2500. }
  2501. }
  2502. static void evergreen_irq_disable(struct radeon_device *rdev)
  2503. {
  2504. r600_disable_interrupts(rdev);
  2505. /* Wait and acknowledge irq */
  2506. mdelay(1);
  2507. evergreen_irq_ack(rdev);
  2508. evergreen_disable_interrupt_state(rdev);
  2509. }
  2510. void evergreen_irq_suspend(struct radeon_device *rdev)
  2511. {
  2512. evergreen_irq_disable(rdev);
  2513. r600_rlc_stop(rdev);
  2514. }
  2515. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2516. {
  2517. u32 wptr, tmp;
  2518. if (rdev->wb.enabled)
  2519. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2520. else
  2521. wptr = RREG32(IH_RB_WPTR);
  2522. if (wptr & RB_OVERFLOW) {
  2523. /* When a ring buffer overflow happen start parsing interrupt
  2524. * from the last not overwritten vector (wptr + 16). Hopefully
  2525. * this should allow us to catchup.
  2526. */
  2527. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2528. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2529. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2530. tmp = RREG32(IH_RB_CNTL);
  2531. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2532. WREG32(IH_RB_CNTL, tmp);
  2533. }
  2534. return (wptr & rdev->ih.ptr_mask);
  2535. }
  2536. int evergreen_irq_process(struct radeon_device *rdev)
  2537. {
  2538. u32 wptr;
  2539. u32 rptr;
  2540. u32 src_id, src_data;
  2541. u32 ring_index;
  2542. bool queue_hotplug = false;
  2543. bool queue_hdmi = false;
  2544. if (!rdev->ih.enabled || rdev->shutdown)
  2545. return IRQ_NONE;
  2546. wptr = evergreen_get_ih_wptr(rdev);
  2547. restart_ih:
  2548. /* is somebody else already processing irqs? */
  2549. if (atomic_xchg(&rdev->ih.lock, 1))
  2550. return IRQ_NONE;
  2551. rptr = rdev->ih.rptr;
  2552. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2553. /* Order reading of wptr vs. reading of IH ring data */
  2554. rmb();
  2555. /* display interrupts */
  2556. evergreen_irq_ack(rdev);
  2557. while (rptr != wptr) {
  2558. /* wptr/rptr are in bytes! */
  2559. ring_index = rptr / 4;
  2560. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2561. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2562. switch (src_id) {
  2563. case 1: /* D1 vblank/vline */
  2564. switch (src_data) {
  2565. case 0: /* D1 vblank */
  2566. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2567. if (rdev->irq.crtc_vblank_int[0]) {
  2568. drm_handle_vblank(rdev->ddev, 0);
  2569. rdev->pm.vblank_sync = true;
  2570. wake_up(&rdev->irq.vblank_queue);
  2571. }
  2572. if (atomic_read(&rdev->irq.pflip[0]))
  2573. radeon_crtc_handle_flip(rdev, 0);
  2574. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2575. DRM_DEBUG("IH: D1 vblank\n");
  2576. }
  2577. break;
  2578. case 1: /* D1 vline */
  2579. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2580. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2581. DRM_DEBUG("IH: D1 vline\n");
  2582. }
  2583. break;
  2584. default:
  2585. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2586. break;
  2587. }
  2588. break;
  2589. case 2: /* D2 vblank/vline */
  2590. switch (src_data) {
  2591. case 0: /* D2 vblank */
  2592. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2593. if (rdev->irq.crtc_vblank_int[1]) {
  2594. drm_handle_vblank(rdev->ddev, 1);
  2595. rdev->pm.vblank_sync = true;
  2596. wake_up(&rdev->irq.vblank_queue);
  2597. }
  2598. if (atomic_read(&rdev->irq.pflip[1]))
  2599. radeon_crtc_handle_flip(rdev, 1);
  2600. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2601. DRM_DEBUG("IH: D2 vblank\n");
  2602. }
  2603. break;
  2604. case 1: /* D2 vline */
  2605. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2606. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2607. DRM_DEBUG("IH: D2 vline\n");
  2608. }
  2609. break;
  2610. default:
  2611. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2612. break;
  2613. }
  2614. break;
  2615. case 3: /* D3 vblank/vline */
  2616. switch (src_data) {
  2617. case 0: /* D3 vblank */
  2618. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2619. if (rdev->irq.crtc_vblank_int[2]) {
  2620. drm_handle_vblank(rdev->ddev, 2);
  2621. rdev->pm.vblank_sync = true;
  2622. wake_up(&rdev->irq.vblank_queue);
  2623. }
  2624. if (atomic_read(&rdev->irq.pflip[2]))
  2625. radeon_crtc_handle_flip(rdev, 2);
  2626. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2627. DRM_DEBUG("IH: D3 vblank\n");
  2628. }
  2629. break;
  2630. case 1: /* D3 vline */
  2631. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2632. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2633. DRM_DEBUG("IH: D3 vline\n");
  2634. }
  2635. break;
  2636. default:
  2637. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2638. break;
  2639. }
  2640. break;
  2641. case 4: /* D4 vblank/vline */
  2642. switch (src_data) {
  2643. case 0: /* D4 vblank */
  2644. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2645. if (rdev->irq.crtc_vblank_int[3]) {
  2646. drm_handle_vblank(rdev->ddev, 3);
  2647. rdev->pm.vblank_sync = true;
  2648. wake_up(&rdev->irq.vblank_queue);
  2649. }
  2650. if (atomic_read(&rdev->irq.pflip[3]))
  2651. radeon_crtc_handle_flip(rdev, 3);
  2652. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2653. DRM_DEBUG("IH: D4 vblank\n");
  2654. }
  2655. break;
  2656. case 1: /* D4 vline */
  2657. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2658. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2659. DRM_DEBUG("IH: D4 vline\n");
  2660. }
  2661. break;
  2662. default:
  2663. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2664. break;
  2665. }
  2666. break;
  2667. case 5: /* D5 vblank/vline */
  2668. switch (src_data) {
  2669. case 0: /* D5 vblank */
  2670. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2671. if (rdev->irq.crtc_vblank_int[4]) {
  2672. drm_handle_vblank(rdev->ddev, 4);
  2673. rdev->pm.vblank_sync = true;
  2674. wake_up(&rdev->irq.vblank_queue);
  2675. }
  2676. if (atomic_read(&rdev->irq.pflip[4]))
  2677. radeon_crtc_handle_flip(rdev, 4);
  2678. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2679. DRM_DEBUG("IH: D5 vblank\n");
  2680. }
  2681. break;
  2682. case 1: /* D5 vline */
  2683. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2684. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2685. DRM_DEBUG("IH: D5 vline\n");
  2686. }
  2687. break;
  2688. default:
  2689. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2690. break;
  2691. }
  2692. break;
  2693. case 6: /* D6 vblank/vline */
  2694. switch (src_data) {
  2695. case 0: /* D6 vblank */
  2696. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2697. if (rdev->irq.crtc_vblank_int[5]) {
  2698. drm_handle_vblank(rdev->ddev, 5);
  2699. rdev->pm.vblank_sync = true;
  2700. wake_up(&rdev->irq.vblank_queue);
  2701. }
  2702. if (atomic_read(&rdev->irq.pflip[5]))
  2703. radeon_crtc_handle_flip(rdev, 5);
  2704. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2705. DRM_DEBUG("IH: D6 vblank\n");
  2706. }
  2707. break;
  2708. case 1: /* D6 vline */
  2709. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2710. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2711. DRM_DEBUG("IH: D6 vline\n");
  2712. }
  2713. break;
  2714. default:
  2715. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2716. break;
  2717. }
  2718. break;
  2719. case 42: /* HPD hotplug */
  2720. switch (src_data) {
  2721. case 0:
  2722. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2723. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2724. queue_hotplug = true;
  2725. DRM_DEBUG("IH: HPD1\n");
  2726. }
  2727. break;
  2728. case 1:
  2729. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2730. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2731. queue_hotplug = true;
  2732. DRM_DEBUG("IH: HPD2\n");
  2733. }
  2734. break;
  2735. case 2:
  2736. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2737. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2738. queue_hotplug = true;
  2739. DRM_DEBUG("IH: HPD3\n");
  2740. }
  2741. break;
  2742. case 3:
  2743. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2744. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2745. queue_hotplug = true;
  2746. DRM_DEBUG("IH: HPD4\n");
  2747. }
  2748. break;
  2749. case 4:
  2750. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2751. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2752. queue_hotplug = true;
  2753. DRM_DEBUG("IH: HPD5\n");
  2754. }
  2755. break;
  2756. case 5:
  2757. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2758. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2759. queue_hotplug = true;
  2760. DRM_DEBUG("IH: HPD6\n");
  2761. }
  2762. break;
  2763. default:
  2764. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2765. break;
  2766. }
  2767. break;
  2768. case 44: /* hdmi */
  2769. switch (src_data) {
  2770. case 0:
  2771. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2772. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2773. queue_hdmi = true;
  2774. DRM_DEBUG("IH: HDMI0\n");
  2775. }
  2776. break;
  2777. case 1:
  2778. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2779. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2780. queue_hdmi = true;
  2781. DRM_DEBUG("IH: HDMI1\n");
  2782. }
  2783. break;
  2784. case 2:
  2785. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2786. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2787. queue_hdmi = true;
  2788. DRM_DEBUG("IH: HDMI2\n");
  2789. }
  2790. break;
  2791. case 3:
  2792. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2793. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  2794. queue_hdmi = true;
  2795. DRM_DEBUG("IH: HDMI3\n");
  2796. }
  2797. break;
  2798. case 4:
  2799. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2800. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  2801. queue_hdmi = true;
  2802. DRM_DEBUG("IH: HDMI4\n");
  2803. }
  2804. break;
  2805. case 5:
  2806. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2807. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  2808. queue_hdmi = true;
  2809. DRM_DEBUG("IH: HDMI5\n");
  2810. }
  2811. break;
  2812. default:
  2813. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2814. break;
  2815. }
  2816. break;
  2817. case 176: /* CP_INT in ring buffer */
  2818. case 177: /* CP_INT in IB1 */
  2819. case 178: /* CP_INT in IB2 */
  2820. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2821. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2822. break;
  2823. case 181: /* CP EOP event */
  2824. DRM_DEBUG("IH: CP EOP\n");
  2825. if (rdev->family >= CHIP_CAYMAN) {
  2826. switch (src_data) {
  2827. case 0:
  2828. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2829. break;
  2830. case 1:
  2831. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2832. break;
  2833. case 2:
  2834. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2835. break;
  2836. }
  2837. } else
  2838. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2839. break;
  2840. case 233: /* GUI IDLE */
  2841. DRM_DEBUG("IH: GUI idle\n");
  2842. break;
  2843. default:
  2844. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2845. break;
  2846. }
  2847. /* wptr/rptr are in bytes! */
  2848. rptr += 16;
  2849. rptr &= rdev->ih.ptr_mask;
  2850. }
  2851. if (queue_hotplug)
  2852. schedule_work(&rdev->hotplug_work);
  2853. if (queue_hdmi)
  2854. schedule_work(&rdev->audio_work);
  2855. rdev->ih.rptr = rptr;
  2856. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2857. atomic_set(&rdev->ih.lock, 0);
  2858. /* make sure wptr hasn't changed while processing */
  2859. wptr = evergreen_get_ih_wptr(rdev);
  2860. if (wptr != rptr)
  2861. goto restart_ih;
  2862. return IRQ_HANDLED;
  2863. }
  2864. static int evergreen_startup(struct radeon_device *rdev)
  2865. {
  2866. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2867. int r;
  2868. /* enable pcie gen2 link */
  2869. evergreen_pcie_gen2_enable(rdev);
  2870. if (ASIC_IS_DCE5(rdev)) {
  2871. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2872. r = ni_init_microcode(rdev);
  2873. if (r) {
  2874. DRM_ERROR("Failed to load firmware!\n");
  2875. return r;
  2876. }
  2877. }
  2878. r = ni_mc_load_microcode(rdev);
  2879. if (r) {
  2880. DRM_ERROR("Failed to load MC firmware!\n");
  2881. return r;
  2882. }
  2883. } else {
  2884. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2885. r = r600_init_microcode(rdev);
  2886. if (r) {
  2887. DRM_ERROR("Failed to load firmware!\n");
  2888. return r;
  2889. }
  2890. }
  2891. }
  2892. r = r600_vram_scratch_init(rdev);
  2893. if (r)
  2894. return r;
  2895. evergreen_mc_program(rdev);
  2896. if (rdev->flags & RADEON_IS_AGP) {
  2897. evergreen_agp_enable(rdev);
  2898. } else {
  2899. r = evergreen_pcie_gart_enable(rdev);
  2900. if (r)
  2901. return r;
  2902. }
  2903. evergreen_gpu_init(rdev);
  2904. r = evergreen_blit_init(rdev);
  2905. if (r) {
  2906. r600_blit_fini(rdev);
  2907. rdev->asic->copy.copy = NULL;
  2908. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2909. }
  2910. /* allocate wb buffer */
  2911. r = radeon_wb_init(rdev);
  2912. if (r)
  2913. return r;
  2914. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2915. if (r) {
  2916. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2917. return r;
  2918. }
  2919. /* Enable IRQ */
  2920. r = r600_irq_init(rdev);
  2921. if (r) {
  2922. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2923. radeon_irq_kms_fini(rdev);
  2924. return r;
  2925. }
  2926. evergreen_irq_set(rdev);
  2927. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2928. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2929. 0, 0xfffff, RADEON_CP_PACKET2);
  2930. if (r)
  2931. return r;
  2932. r = evergreen_cp_load_microcode(rdev);
  2933. if (r)
  2934. return r;
  2935. r = evergreen_cp_resume(rdev);
  2936. if (r)
  2937. return r;
  2938. r = radeon_ib_pool_init(rdev);
  2939. if (r) {
  2940. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2941. return r;
  2942. }
  2943. r = r600_audio_init(rdev);
  2944. if (r) {
  2945. DRM_ERROR("radeon: audio init failed\n");
  2946. return r;
  2947. }
  2948. return 0;
  2949. }
  2950. int evergreen_resume(struct radeon_device *rdev)
  2951. {
  2952. int r;
  2953. /* reset the asic, the gfx blocks are often in a bad state
  2954. * after the driver is unloaded or after a resume
  2955. */
  2956. if (radeon_asic_reset(rdev))
  2957. dev_warn(rdev->dev, "GPU reset failed !\n");
  2958. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2959. * posting will perform necessary task to bring back GPU into good
  2960. * shape.
  2961. */
  2962. /* post card */
  2963. atom_asic_init(rdev->mode_info.atom_context);
  2964. rdev->accel_working = true;
  2965. r = evergreen_startup(rdev);
  2966. if (r) {
  2967. DRM_ERROR("evergreen startup failed on resume\n");
  2968. rdev->accel_working = false;
  2969. return r;
  2970. }
  2971. return r;
  2972. }
  2973. int evergreen_suspend(struct radeon_device *rdev)
  2974. {
  2975. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2976. r600_audio_fini(rdev);
  2977. r700_cp_stop(rdev);
  2978. ring->ready = false;
  2979. evergreen_irq_suspend(rdev);
  2980. radeon_wb_disable(rdev);
  2981. evergreen_pcie_gart_disable(rdev);
  2982. return 0;
  2983. }
  2984. /* Plan is to move initialization in that function and use
  2985. * helper function so that radeon_device_init pretty much
  2986. * do nothing more than calling asic specific function. This
  2987. * should also allow to remove a bunch of callback function
  2988. * like vram_info.
  2989. */
  2990. int evergreen_init(struct radeon_device *rdev)
  2991. {
  2992. int r;
  2993. /* Read BIOS */
  2994. if (!radeon_get_bios(rdev)) {
  2995. if (ASIC_IS_AVIVO(rdev))
  2996. return -EINVAL;
  2997. }
  2998. /* Must be an ATOMBIOS */
  2999. if (!rdev->is_atom_bios) {
  3000. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3001. return -EINVAL;
  3002. }
  3003. r = radeon_atombios_init(rdev);
  3004. if (r)
  3005. return r;
  3006. /* reset the asic, the gfx blocks are often in a bad state
  3007. * after the driver is unloaded or after a resume
  3008. */
  3009. if (radeon_asic_reset(rdev))
  3010. dev_warn(rdev->dev, "GPU reset failed !\n");
  3011. /* Post card if necessary */
  3012. if (!radeon_card_posted(rdev)) {
  3013. if (!rdev->bios) {
  3014. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3015. return -EINVAL;
  3016. }
  3017. DRM_INFO("GPU not posted. posting now...\n");
  3018. atom_asic_init(rdev->mode_info.atom_context);
  3019. }
  3020. /* Initialize scratch registers */
  3021. r600_scratch_init(rdev);
  3022. /* Initialize surface registers */
  3023. radeon_surface_init(rdev);
  3024. /* Initialize clocks */
  3025. radeon_get_clock_info(rdev->ddev);
  3026. /* Fence driver */
  3027. r = radeon_fence_driver_init(rdev);
  3028. if (r)
  3029. return r;
  3030. /* initialize AGP */
  3031. if (rdev->flags & RADEON_IS_AGP) {
  3032. r = radeon_agp_init(rdev);
  3033. if (r)
  3034. radeon_agp_disable(rdev);
  3035. }
  3036. /* initialize memory controller */
  3037. r = evergreen_mc_init(rdev);
  3038. if (r)
  3039. return r;
  3040. /* Memory manager */
  3041. r = radeon_bo_init(rdev);
  3042. if (r)
  3043. return r;
  3044. r = radeon_irq_kms_init(rdev);
  3045. if (r)
  3046. return r;
  3047. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3048. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3049. rdev->ih.ring_obj = NULL;
  3050. r600_ih_ring_init(rdev, 64 * 1024);
  3051. r = r600_pcie_gart_init(rdev);
  3052. if (r)
  3053. return r;
  3054. rdev->accel_working = true;
  3055. r = evergreen_startup(rdev);
  3056. if (r) {
  3057. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3058. r700_cp_fini(rdev);
  3059. r600_irq_fini(rdev);
  3060. radeon_wb_fini(rdev);
  3061. radeon_ib_pool_fini(rdev);
  3062. radeon_irq_kms_fini(rdev);
  3063. evergreen_pcie_gart_fini(rdev);
  3064. rdev->accel_working = false;
  3065. }
  3066. /* Don't start up if the MC ucode is missing on BTC parts.
  3067. * The default clocks and voltages before the MC ucode
  3068. * is loaded are not suffient for advanced operations.
  3069. */
  3070. if (ASIC_IS_DCE5(rdev)) {
  3071. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3072. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3073. return -EINVAL;
  3074. }
  3075. }
  3076. return 0;
  3077. }
  3078. void evergreen_fini(struct radeon_device *rdev)
  3079. {
  3080. r600_audio_fini(rdev);
  3081. r600_blit_fini(rdev);
  3082. r700_cp_fini(rdev);
  3083. r600_irq_fini(rdev);
  3084. radeon_wb_fini(rdev);
  3085. radeon_ib_pool_fini(rdev);
  3086. radeon_irq_kms_fini(rdev);
  3087. evergreen_pcie_gart_fini(rdev);
  3088. r600_vram_scratch_fini(rdev);
  3089. radeon_gem_fini(rdev);
  3090. radeon_fence_driver_fini(rdev);
  3091. radeon_agp_fini(rdev);
  3092. radeon_bo_fini(rdev);
  3093. radeon_atombios_fini(rdev);
  3094. kfree(rdev->bios);
  3095. rdev->bios = NULL;
  3096. }
  3097. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3098. {
  3099. u32 link_width_cntl, speed_cntl, mask;
  3100. int ret;
  3101. if (radeon_pcie_gen2 == 0)
  3102. return;
  3103. if (rdev->flags & RADEON_IS_IGP)
  3104. return;
  3105. if (!(rdev->flags & RADEON_IS_PCIE))
  3106. return;
  3107. /* x2 cards have a special sequence */
  3108. if (ASIC_IS_X2(rdev))
  3109. return;
  3110. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3111. if (ret != 0)
  3112. return;
  3113. if (!(mask & DRM_PCIE_SPEED_50))
  3114. return;
  3115. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3116. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3117. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3118. return;
  3119. }
  3120. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3121. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3122. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3123. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3124. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3125. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3126. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3127. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3128. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3129. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3130. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3131. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3132. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3133. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3134. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3135. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3136. speed_cntl |= LC_GEN2_EN_STRAP;
  3137. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3138. } else {
  3139. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3140. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3141. if (1)
  3142. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3143. else
  3144. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3145. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3146. }
  3147. }