i915_drv.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. "
  108. "Enable Haswell and ValleyView Support. "
  109. "(default: false)");
  110. static struct drm_driver driver;
  111. extern int intel_agp_enabled;
  112. #define INTEL_VGA_DEVICE(id, info) { \
  113. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  114. .class_mask = 0xff0000, \
  115. .vendor = 0x8086, \
  116. .device = id, \
  117. .subvendor = PCI_ANY_ID, \
  118. .subdevice = PCI_ANY_ID, \
  119. .driver_data = (unsigned long) info }
  120. static const struct intel_device_info intel_i830_info = {
  121. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  122. .has_overlay = 1, .overlay_needs_physical = 1,
  123. };
  124. static const struct intel_device_info intel_845g_info = {
  125. .gen = 2,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i85x_info = {
  129. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  130. .cursor_needs_physical = 1,
  131. .has_overlay = 1, .overlay_needs_physical = 1,
  132. };
  133. static const struct intel_device_info intel_i865g_info = {
  134. .gen = 2,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_i915g_info = {
  138. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i915gm_info = {
  142. .gen = 3, .is_mobile = 1,
  143. .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i945g_info = {
  148. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. };
  151. static const struct intel_device_info intel_i945gm_info = {
  152. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  153. .has_hotplug = 1, .cursor_needs_physical = 1,
  154. .has_overlay = 1, .overlay_needs_physical = 1,
  155. .supports_tv = 1,
  156. };
  157. static const struct intel_device_info intel_i965g_info = {
  158. .gen = 4, .is_broadwater = 1,
  159. .has_hotplug = 1,
  160. .has_overlay = 1,
  161. };
  162. static const struct intel_device_info intel_i965gm_info = {
  163. .gen = 4, .is_crestline = 1,
  164. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  165. .has_overlay = 1,
  166. .supports_tv = 1,
  167. };
  168. static const struct intel_device_info intel_g33_info = {
  169. .gen = 3, .is_g33 = 1,
  170. .need_gfx_hws = 1, .has_hotplug = 1,
  171. .has_overlay = 1,
  172. };
  173. static const struct intel_device_info intel_g45_info = {
  174. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  175. .has_pipe_cxsr = 1, .has_hotplug = 1,
  176. .has_bsd_ring = 1,
  177. };
  178. static const struct intel_device_info intel_gm45_info = {
  179. .gen = 4, .is_g4x = 1,
  180. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  181. .has_pipe_cxsr = 1, .has_hotplug = 1,
  182. .supports_tv = 1,
  183. .has_bsd_ring = 1,
  184. };
  185. static const struct intel_device_info intel_pineview_info = {
  186. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_overlay = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_d_info = {
  191. .gen = 5,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_bsd_ring = 1,
  194. };
  195. static const struct intel_device_info intel_ironlake_m_info = {
  196. .gen = 5, .is_mobile = 1,
  197. .need_gfx_hws = 1, .has_hotplug = 1,
  198. .has_fbc = 1,
  199. .has_bsd_ring = 1,
  200. };
  201. static const struct intel_device_info intel_sandybridge_d_info = {
  202. .gen = 6,
  203. .need_gfx_hws = 1, .has_hotplug = 1,
  204. .has_bsd_ring = 1,
  205. .has_blt_ring = 1,
  206. .has_llc = 1,
  207. .has_force_wake = 1,
  208. };
  209. static const struct intel_device_info intel_sandybridge_m_info = {
  210. .gen = 6, .is_mobile = 1,
  211. .need_gfx_hws = 1, .has_hotplug = 1,
  212. .has_fbc = 1,
  213. .has_bsd_ring = 1,
  214. .has_blt_ring = 1,
  215. .has_llc = 1,
  216. .has_force_wake = 1,
  217. };
  218. static const struct intel_device_info intel_ivybridge_d_info = {
  219. .is_ivybridge = 1, .gen = 7,
  220. .need_gfx_hws = 1, .has_hotplug = 1,
  221. .has_bsd_ring = 1,
  222. .has_blt_ring = 1,
  223. .has_llc = 1,
  224. .has_force_wake = 1,
  225. };
  226. static const struct intel_device_info intel_ivybridge_m_info = {
  227. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  228. .need_gfx_hws = 1, .has_hotplug = 1,
  229. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  230. .has_bsd_ring = 1,
  231. .has_blt_ring = 1,
  232. .has_llc = 1,
  233. .has_force_wake = 1,
  234. };
  235. static const struct intel_device_info intel_valleyview_m_info = {
  236. .gen = 7, .is_mobile = 1,
  237. .need_gfx_hws = 1, .has_hotplug = 1,
  238. .has_fbc = 0,
  239. .has_bsd_ring = 1,
  240. .has_blt_ring = 1,
  241. .is_valleyview = 1,
  242. };
  243. static const struct intel_device_info intel_valleyview_d_info = {
  244. .gen = 7,
  245. .need_gfx_hws = 1, .has_hotplug = 1,
  246. .has_fbc = 0,
  247. .has_bsd_ring = 1,
  248. .has_blt_ring = 1,
  249. .is_valleyview = 1,
  250. };
  251. static const struct intel_device_info intel_haswell_d_info = {
  252. .is_haswell = 1, .gen = 7,
  253. .need_gfx_hws = 1, .has_hotplug = 1,
  254. .has_bsd_ring = 1,
  255. .has_blt_ring = 1,
  256. .has_llc = 1,
  257. .has_force_wake = 1,
  258. };
  259. static const struct intel_device_info intel_haswell_m_info = {
  260. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  261. .need_gfx_hws = 1, .has_hotplug = 1,
  262. .has_bsd_ring = 1,
  263. .has_blt_ring = 1,
  264. .has_llc = 1,
  265. .has_force_wake = 1,
  266. };
  267. static const struct pci_device_id pciidlist[] = { /* aka */
  268. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  269. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  270. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  271. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  272. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  273. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  274. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  275. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  276. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  277. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  278. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  279. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  280. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  281. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  282. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  283. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  284. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  285. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  286. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  287. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  288. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  289. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  290. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  291. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  292. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  293. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  294. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  295. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  296. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  297. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  298. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  299. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  300. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  303. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  304. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  306. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  307. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  308. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  309. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  313. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  314. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  315. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  316. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  317. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  318. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  319. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  320. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  321. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  322. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  323. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  324. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  325. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  326. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  327. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  328. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  329. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  330. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  331. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  332. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  333. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  334. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  335. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  336. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  337. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  338. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  339. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  340. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  341. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  342. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  343. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  344. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  345. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  346. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  347. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  348. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  349. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  350. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  351. {0, 0, 0}
  352. };
  353. #if defined(CONFIG_DRM_I915_KMS)
  354. MODULE_DEVICE_TABLE(pci, pciidlist);
  355. #endif
  356. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  357. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  358. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  359. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  360. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  361. void intel_detect_pch(struct drm_device *dev)
  362. {
  363. struct drm_i915_private *dev_priv = dev->dev_private;
  364. struct pci_dev *pch;
  365. /*
  366. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  367. * make graphics device passthrough work easy for VMM, that only
  368. * need to expose ISA bridge to let driver know the real hardware
  369. * underneath. This is a requirement from virtualization team.
  370. */
  371. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  372. if (pch) {
  373. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  374. int id;
  375. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  376. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  377. dev_priv->pch_type = PCH_IBX;
  378. dev_priv->num_pch_pll = 2;
  379. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  380. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  381. dev_priv->pch_type = PCH_CPT;
  382. dev_priv->num_pch_pll = 2;
  383. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  384. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  385. /* PantherPoint is CPT compatible */
  386. dev_priv->pch_type = PCH_CPT;
  387. dev_priv->num_pch_pll = 2;
  388. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  389. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  390. dev_priv->pch_type = PCH_LPT;
  391. dev_priv->num_pch_pll = 0;
  392. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  393. }
  394. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  395. }
  396. pci_dev_put(pch);
  397. }
  398. }
  399. bool i915_semaphore_is_enabled(struct drm_device *dev)
  400. {
  401. if (INTEL_INFO(dev)->gen < 6)
  402. return 0;
  403. if (i915_semaphores >= 0)
  404. return i915_semaphores;
  405. #ifdef CONFIG_INTEL_IOMMU
  406. /* Enable semaphores on SNB when IO remapping is off */
  407. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  408. return false;
  409. #endif
  410. return 1;
  411. }
  412. static int i915_drm_freeze(struct drm_device *dev)
  413. {
  414. struct drm_i915_private *dev_priv = dev->dev_private;
  415. drm_kms_helper_poll_disable(dev);
  416. pci_save_state(dev->pdev);
  417. /* If KMS is active, we do the leavevt stuff here */
  418. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  419. int error = i915_gem_idle(dev);
  420. if (error) {
  421. dev_err(&dev->pdev->dev,
  422. "GEM idle failed, resume might fail\n");
  423. return error;
  424. }
  425. intel_modeset_disable(dev);
  426. drm_irq_uninstall(dev);
  427. }
  428. i915_save_state(dev);
  429. intel_opregion_fini(dev);
  430. /* Modeset on resume, not lid events */
  431. dev_priv->modeset_on_lid = 0;
  432. console_lock();
  433. intel_fbdev_set_suspend(dev, 1);
  434. console_unlock();
  435. return 0;
  436. }
  437. int i915_suspend(struct drm_device *dev, pm_message_t state)
  438. {
  439. int error;
  440. if (!dev || !dev->dev_private) {
  441. DRM_ERROR("dev: %p\n", dev);
  442. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  443. return -ENODEV;
  444. }
  445. if (state.event == PM_EVENT_PRETHAW)
  446. return 0;
  447. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  448. return 0;
  449. error = i915_drm_freeze(dev);
  450. if (error)
  451. return error;
  452. if (state.event == PM_EVENT_SUSPEND) {
  453. /* Shut down the device */
  454. pci_disable_device(dev->pdev);
  455. pci_set_power_state(dev->pdev, PCI_D3hot);
  456. }
  457. return 0;
  458. }
  459. static int i915_drm_thaw(struct drm_device *dev)
  460. {
  461. struct drm_i915_private *dev_priv = dev->dev_private;
  462. int error = 0;
  463. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  464. mutex_lock(&dev->struct_mutex);
  465. i915_gem_restore_gtt_mappings(dev);
  466. mutex_unlock(&dev->struct_mutex);
  467. }
  468. i915_restore_state(dev);
  469. intel_opregion_setup(dev);
  470. /* KMS EnterVT equivalent */
  471. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  472. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  473. ironlake_init_pch_refclk(dev);
  474. mutex_lock(&dev->struct_mutex);
  475. dev_priv->mm.suspended = 0;
  476. error = i915_gem_init_hw(dev);
  477. mutex_unlock(&dev->struct_mutex);
  478. intel_modeset_init_hw(dev);
  479. intel_modeset_setup_hw_state(dev);
  480. drm_mode_config_reset(dev);
  481. drm_irq_install(dev);
  482. }
  483. intel_opregion_init(dev);
  484. dev_priv->modeset_on_lid = 0;
  485. console_lock();
  486. intel_fbdev_set_suspend(dev, 0);
  487. console_unlock();
  488. return error;
  489. }
  490. int i915_resume(struct drm_device *dev)
  491. {
  492. int ret;
  493. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  494. return 0;
  495. if (pci_enable_device(dev->pdev))
  496. return -EIO;
  497. pci_set_master(dev->pdev);
  498. ret = i915_drm_thaw(dev);
  499. if (ret)
  500. return ret;
  501. drm_kms_helper_poll_enable(dev);
  502. return 0;
  503. }
  504. static int i8xx_do_reset(struct drm_device *dev)
  505. {
  506. struct drm_i915_private *dev_priv = dev->dev_private;
  507. if (IS_I85X(dev))
  508. return -ENODEV;
  509. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  510. POSTING_READ(D_STATE);
  511. if (IS_I830(dev) || IS_845G(dev)) {
  512. I915_WRITE(DEBUG_RESET_I830,
  513. DEBUG_RESET_DISPLAY |
  514. DEBUG_RESET_RENDER |
  515. DEBUG_RESET_FULL);
  516. POSTING_READ(DEBUG_RESET_I830);
  517. msleep(1);
  518. I915_WRITE(DEBUG_RESET_I830, 0);
  519. POSTING_READ(DEBUG_RESET_I830);
  520. }
  521. msleep(1);
  522. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  523. POSTING_READ(D_STATE);
  524. return 0;
  525. }
  526. static int i965_reset_complete(struct drm_device *dev)
  527. {
  528. u8 gdrst;
  529. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  530. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  531. }
  532. static int i965_do_reset(struct drm_device *dev)
  533. {
  534. int ret;
  535. u8 gdrst;
  536. /*
  537. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  538. * well as the reset bit (GR/bit 0). Setting the GR bit
  539. * triggers the reset; when done, the hardware will clear it.
  540. */
  541. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  542. pci_write_config_byte(dev->pdev, I965_GDRST,
  543. gdrst | GRDOM_RENDER |
  544. GRDOM_RESET_ENABLE);
  545. ret = wait_for(i965_reset_complete(dev), 500);
  546. if (ret)
  547. return ret;
  548. /* We can't reset render&media without also resetting display ... */
  549. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  550. pci_write_config_byte(dev->pdev, I965_GDRST,
  551. gdrst | GRDOM_MEDIA |
  552. GRDOM_RESET_ENABLE);
  553. return wait_for(i965_reset_complete(dev), 500);
  554. }
  555. static int ironlake_do_reset(struct drm_device *dev)
  556. {
  557. struct drm_i915_private *dev_priv = dev->dev_private;
  558. u32 gdrst;
  559. int ret;
  560. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  561. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  562. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  563. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  564. if (ret)
  565. return ret;
  566. /* We can't reset render&media without also resetting display ... */
  567. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  568. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  569. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  570. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  571. }
  572. static int gen6_do_reset(struct drm_device *dev)
  573. {
  574. struct drm_i915_private *dev_priv = dev->dev_private;
  575. int ret;
  576. unsigned long irqflags;
  577. /* Hold gt_lock across reset to prevent any register access
  578. * with forcewake not set correctly
  579. */
  580. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  581. /* Reset the chip */
  582. /* GEN6_GDRST is not in the gt power well, no need to check
  583. * for fifo space for the write or forcewake the chip for
  584. * the read
  585. */
  586. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  587. /* Spin waiting for the device to ack the reset request */
  588. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  589. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  590. if (dev_priv->forcewake_count)
  591. dev_priv->gt.force_wake_get(dev_priv);
  592. else
  593. dev_priv->gt.force_wake_put(dev_priv);
  594. /* Restore fifo count */
  595. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  596. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  597. return ret;
  598. }
  599. int intel_gpu_reset(struct drm_device *dev)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. int ret = -ENODEV;
  603. switch (INTEL_INFO(dev)->gen) {
  604. case 7:
  605. case 6:
  606. ret = gen6_do_reset(dev);
  607. break;
  608. case 5:
  609. ret = ironlake_do_reset(dev);
  610. break;
  611. case 4:
  612. ret = i965_do_reset(dev);
  613. break;
  614. case 2:
  615. ret = i8xx_do_reset(dev);
  616. break;
  617. }
  618. /* Also reset the gpu hangman. */
  619. if (dev_priv->stop_rings) {
  620. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  621. dev_priv->stop_rings = 0;
  622. if (ret == -ENODEV) {
  623. DRM_ERROR("Reset not implemented, but ignoring "
  624. "error for simulated gpu hangs\n");
  625. ret = 0;
  626. }
  627. }
  628. return ret;
  629. }
  630. /**
  631. * i915_reset - reset chip after a hang
  632. * @dev: drm device to reset
  633. *
  634. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  635. * reset or otherwise an error code.
  636. *
  637. * Procedure is fairly simple:
  638. * - reset the chip using the reset reg
  639. * - re-init context state
  640. * - re-init hardware status page
  641. * - re-init ring buffer
  642. * - re-init interrupt state
  643. * - re-init display
  644. */
  645. int i915_reset(struct drm_device *dev)
  646. {
  647. drm_i915_private_t *dev_priv = dev->dev_private;
  648. int ret;
  649. if (!i915_try_reset)
  650. return 0;
  651. mutex_lock(&dev->struct_mutex);
  652. i915_gem_reset(dev);
  653. ret = -ENODEV;
  654. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  655. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  656. else
  657. ret = intel_gpu_reset(dev);
  658. dev_priv->last_gpu_reset = get_seconds();
  659. if (ret) {
  660. DRM_ERROR("Failed to reset chip.\n");
  661. mutex_unlock(&dev->struct_mutex);
  662. return ret;
  663. }
  664. /* Ok, now get things going again... */
  665. /*
  666. * Everything depends on having the GTT running, so we need to start
  667. * there. Fortunately we don't need to do this unless we reset the
  668. * chip at a PCI level.
  669. *
  670. * Next we need to restore the context, but we don't use those
  671. * yet either...
  672. *
  673. * Ring buffer needs to be re-initialized in the KMS case, or if X
  674. * was running at the time of the reset (i.e. we weren't VT
  675. * switched away).
  676. */
  677. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  678. !dev_priv->mm.suspended) {
  679. struct intel_ring_buffer *ring;
  680. int i;
  681. dev_priv->mm.suspended = 0;
  682. i915_gem_init_swizzling(dev);
  683. for_each_ring(ring, dev_priv, i)
  684. ring->init(ring);
  685. i915_gem_context_init(dev);
  686. i915_gem_init_ppgtt(dev);
  687. /*
  688. * It would make sense to re-init all the other hw state, at
  689. * least the rps/rc6/emon init done within modeset_init_hw. For
  690. * some unknown reason, this blows up my ilk, so don't.
  691. */
  692. mutex_unlock(&dev->struct_mutex);
  693. drm_irq_uninstall(dev);
  694. drm_irq_install(dev);
  695. } else {
  696. mutex_unlock(&dev->struct_mutex);
  697. }
  698. return 0;
  699. }
  700. static int __devinit
  701. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  702. {
  703. struct intel_device_info *intel_info =
  704. (struct intel_device_info *) ent->driver_data;
  705. if (intel_info->is_haswell || intel_info->is_valleyview)
  706. if(!i915_preliminary_hw_support) {
  707. DRM_ERROR("Preliminary hardware support disabled\n");
  708. return -ENODEV;
  709. }
  710. /* Only bind to function 0 of the device. Early generations
  711. * used function 1 as a placeholder for multi-head. This causes
  712. * us confusion instead, especially on the systems where both
  713. * functions have the same PCI-ID!
  714. */
  715. if (PCI_FUNC(pdev->devfn))
  716. return -ENODEV;
  717. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  718. * implementation for gen3 (and only gen3) that used legacy drm maps
  719. * (gasp!) to share buffers between X and the client. Hence we need to
  720. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  721. if (intel_info->gen != 3) {
  722. driver.driver_features &=
  723. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  724. } else if (!intel_agp_enabled) {
  725. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  726. return -ENODEV;
  727. }
  728. return drm_get_pci_dev(pdev, ent, &driver);
  729. }
  730. static void
  731. i915_pci_remove(struct pci_dev *pdev)
  732. {
  733. struct drm_device *dev = pci_get_drvdata(pdev);
  734. drm_put_dev(dev);
  735. }
  736. static int i915_pm_suspend(struct device *dev)
  737. {
  738. struct pci_dev *pdev = to_pci_dev(dev);
  739. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  740. int error;
  741. if (!drm_dev || !drm_dev->dev_private) {
  742. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  743. return -ENODEV;
  744. }
  745. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  746. return 0;
  747. error = i915_drm_freeze(drm_dev);
  748. if (error)
  749. return error;
  750. pci_disable_device(pdev);
  751. pci_set_power_state(pdev, PCI_D3hot);
  752. return 0;
  753. }
  754. static int i915_pm_resume(struct device *dev)
  755. {
  756. struct pci_dev *pdev = to_pci_dev(dev);
  757. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  758. return i915_resume(drm_dev);
  759. }
  760. static int i915_pm_freeze(struct device *dev)
  761. {
  762. struct pci_dev *pdev = to_pci_dev(dev);
  763. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  764. if (!drm_dev || !drm_dev->dev_private) {
  765. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  766. return -ENODEV;
  767. }
  768. return i915_drm_freeze(drm_dev);
  769. }
  770. static int i915_pm_thaw(struct device *dev)
  771. {
  772. struct pci_dev *pdev = to_pci_dev(dev);
  773. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  774. return i915_drm_thaw(drm_dev);
  775. }
  776. static int i915_pm_poweroff(struct device *dev)
  777. {
  778. struct pci_dev *pdev = to_pci_dev(dev);
  779. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  780. return i915_drm_freeze(drm_dev);
  781. }
  782. static const struct dev_pm_ops i915_pm_ops = {
  783. .suspend = i915_pm_suspend,
  784. .resume = i915_pm_resume,
  785. .freeze = i915_pm_freeze,
  786. .thaw = i915_pm_thaw,
  787. .poweroff = i915_pm_poweroff,
  788. .restore = i915_pm_resume,
  789. };
  790. static const struct vm_operations_struct i915_gem_vm_ops = {
  791. .fault = i915_gem_fault,
  792. .open = drm_gem_vm_open,
  793. .close = drm_gem_vm_close,
  794. };
  795. static const struct file_operations i915_driver_fops = {
  796. .owner = THIS_MODULE,
  797. .open = drm_open,
  798. .release = drm_release,
  799. .unlocked_ioctl = drm_ioctl,
  800. .mmap = drm_gem_mmap,
  801. .poll = drm_poll,
  802. .fasync = drm_fasync,
  803. .read = drm_read,
  804. #ifdef CONFIG_COMPAT
  805. .compat_ioctl = i915_compat_ioctl,
  806. #endif
  807. .llseek = noop_llseek,
  808. };
  809. static struct drm_driver driver = {
  810. /* Don't use MTRRs here; the Xserver or userspace app should
  811. * deal with them for Intel hardware.
  812. */
  813. .driver_features =
  814. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  815. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  816. .load = i915_driver_load,
  817. .unload = i915_driver_unload,
  818. .open = i915_driver_open,
  819. .lastclose = i915_driver_lastclose,
  820. .preclose = i915_driver_preclose,
  821. .postclose = i915_driver_postclose,
  822. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  823. .suspend = i915_suspend,
  824. .resume = i915_resume,
  825. .device_is_agp = i915_driver_device_is_agp,
  826. .master_create = i915_master_create,
  827. .master_destroy = i915_master_destroy,
  828. #if defined(CONFIG_DEBUG_FS)
  829. .debugfs_init = i915_debugfs_init,
  830. .debugfs_cleanup = i915_debugfs_cleanup,
  831. #endif
  832. .gem_init_object = i915_gem_init_object,
  833. .gem_free_object = i915_gem_free_object,
  834. .gem_vm_ops = &i915_gem_vm_ops,
  835. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  836. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  837. .gem_prime_export = i915_gem_prime_export,
  838. .gem_prime_import = i915_gem_prime_import,
  839. .dumb_create = i915_gem_dumb_create,
  840. .dumb_map_offset = i915_gem_mmap_gtt,
  841. .dumb_destroy = i915_gem_dumb_destroy,
  842. .ioctls = i915_ioctls,
  843. .fops = &i915_driver_fops,
  844. .name = DRIVER_NAME,
  845. .desc = DRIVER_DESC,
  846. .date = DRIVER_DATE,
  847. .major = DRIVER_MAJOR,
  848. .minor = DRIVER_MINOR,
  849. .patchlevel = DRIVER_PATCHLEVEL,
  850. };
  851. static struct pci_driver i915_pci_driver = {
  852. .name = DRIVER_NAME,
  853. .id_table = pciidlist,
  854. .probe = i915_pci_probe,
  855. .remove = i915_pci_remove,
  856. .driver.pm = &i915_pm_ops,
  857. };
  858. static int __init i915_init(void)
  859. {
  860. driver.num_ioctls = i915_max_ioctl;
  861. /*
  862. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  863. * explicitly disabled with the module pararmeter.
  864. *
  865. * Otherwise, just follow the parameter (defaulting to off).
  866. *
  867. * Allow optional vga_text_mode_force boot option to override
  868. * the default behavior.
  869. */
  870. #if defined(CONFIG_DRM_I915_KMS)
  871. if (i915_modeset != 0)
  872. driver.driver_features |= DRIVER_MODESET;
  873. #endif
  874. if (i915_modeset == 1)
  875. driver.driver_features |= DRIVER_MODESET;
  876. #ifdef CONFIG_VGA_CONSOLE
  877. if (vgacon_text_force() && i915_modeset == -1)
  878. driver.driver_features &= ~DRIVER_MODESET;
  879. #endif
  880. if (!(driver.driver_features & DRIVER_MODESET))
  881. driver.get_vblank_timestamp = NULL;
  882. return drm_pci_init(&driver, &i915_pci_driver);
  883. }
  884. static void __exit i915_exit(void)
  885. {
  886. drm_pci_exit(&driver, &i915_pci_driver);
  887. }
  888. module_init(i915_init);
  889. module_exit(i915_exit);
  890. MODULE_AUTHOR(DRIVER_AUTHOR);
  891. MODULE_DESCRIPTION(DRIVER_DESC);
  892. MODULE_LICENSE("GPL and additional rights");
  893. /* We give fast paths for the really cool registers */
  894. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  895. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  896. ((reg) < 0x40000) && \
  897. ((reg) != FORCEWAKE))
  898. static bool IS_DISPLAYREG(u32 reg)
  899. {
  900. /*
  901. * This should make it easier to transition modules over to the
  902. * new register block scheme, since we can do it incrementally.
  903. */
  904. if (reg >= VLV_DISPLAY_BASE)
  905. return false;
  906. if (reg >= RENDER_RING_BASE &&
  907. reg < RENDER_RING_BASE + 0xff)
  908. return false;
  909. if (reg >= GEN6_BSD_RING_BASE &&
  910. reg < GEN6_BSD_RING_BASE + 0xff)
  911. return false;
  912. if (reg >= BLT_RING_BASE &&
  913. reg < BLT_RING_BASE + 0xff)
  914. return false;
  915. if (reg == PGTBL_ER)
  916. return false;
  917. if (reg >= IPEIR_I965 &&
  918. reg < HWSTAM)
  919. return false;
  920. if (reg == MI_MODE)
  921. return false;
  922. if (reg == GFX_MODE_GEN7)
  923. return false;
  924. if (reg == RENDER_HWS_PGA_GEN7 ||
  925. reg == BSD_HWS_PGA_GEN7 ||
  926. reg == BLT_HWS_PGA_GEN7)
  927. return false;
  928. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  929. reg == GEN6_BSD_RNCID)
  930. return false;
  931. if (reg == GEN6_BLITTER_ECOSKPD)
  932. return false;
  933. if (reg >= 0x4000c &&
  934. reg <= 0x4002c)
  935. return false;
  936. if (reg >= 0x4f000 &&
  937. reg <= 0x4f08f)
  938. return false;
  939. if (reg >= 0x4f100 &&
  940. reg <= 0x4f11f)
  941. return false;
  942. if (reg >= VLV_MASTER_IER &&
  943. reg <= GEN6_PMIER)
  944. return false;
  945. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  946. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  947. return false;
  948. if (reg >= VLV_IIR_RW &&
  949. reg <= VLV_ISR)
  950. return false;
  951. if (reg == FORCEWAKE_VLV ||
  952. reg == FORCEWAKE_ACK_VLV)
  953. return false;
  954. if (reg == GEN6_GDRST)
  955. return false;
  956. return true;
  957. }
  958. #define __i915_read(x, y) \
  959. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  960. u##x val = 0; \
  961. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  962. unsigned long irqflags; \
  963. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  964. if (dev_priv->forcewake_count == 0) \
  965. dev_priv->gt.force_wake_get(dev_priv); \
  966. val = read##y(dev_priv->regs + reg); \
  967. if (dev_priv->forcewake_count == 0) \
  968. dev_priv->gt.force_wake_put(dev_priv); \
  969. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  970. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  971. val = read##y(dev_priv->regs + reg + 0x180000); \
  972. } else { \
  973. val = read##y(dev_priv->regs + reg); \
  974. } \
  975. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  976. return val; \
  977. }
  978. __i915_read(8, b)
  979. __i915_read(16, w)
  980. __i915_read(32, l)
  981. __i915_read(64, q)
  982. #undef __i915_read
  983. #define __i915_write(x, y) \
  984. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  985. u32 __fifo_ret = 0; \
  986. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  987. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  988. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  989. } \
  990. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  991. write##y(val, dev_priv->regs + reg + 0x180000); \
  992. } else { \
  993. write##y(val, dev_priv->regs + reg); \
  994. } \
  995. if (unlikely(__fifo_ret)) { \
  996. gen6_gt_check_fifodbg(dev_priv); \
  997. } \
  998. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  999. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1000. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1001. } \
  1002. }
  1003. __i915_write(8, b)
  1004. __i915_write(16, w)
  1005. __i915_write(32, l)
  1006. __i915_write(64, q)
  1007. #undef __i915_write
  1008. static const struct register_whitelist {
  1009. uint64_t offset;
  1010. uint32_t size;
  1011. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1012. } whitelist[] = {
  1013. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1014. };
  1015. int i915_reg_read_ioctl(struct drm_device *dev,
  1016. void *data, struct drm_file *file)
  1017. {
  1018. struct drm_i915_private *dev_priv = dev->dev_private;
  1019. struct drm_i915_reg_read *reg = data;
  1020. struct register_whitelist const *entry = whitelist;
  1021. int i;
  1022. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1023. if (entry->offset == reg->offset &&
  1024. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1025. break;
  1026. }
  1027. if (i == ARRAY_SIZE(whitelist))
  1028. return -EINVAL;
  1029. switch (entry->size) {
  1030. case 8:
  1031. reg->val = I915_READ64(reg->offset);
  1032. break;
  1033. case 4:
  1034. reg->val = I915_READ(reg->offset);
  1035. break;
  1036. case 2:
  1037. reg->val = I915_READ16(reg->offset);
  1038. break;
  1039. case 1:
  1040. reg->val = I915_READ8(reg->offset);
  1041. break;
  1042. default:
  1043. WARN_ON(1);
  1044. return -EINVAL;
  1045. }
  1046. return 0;
  1047. }