talitos.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <crypto/algapi.h>
  42. #include <crypto/aes.h>
  43. #include <crypto/des.h>
  44. #include <crypto/sha.h>
  45. #include <crypto/md5.h>
  46. #include <crypto/aead.h>
  47. #include <crypto/authenc.h>
  48. #include <crypto/skcipher.h>
  49. #include <crypto/hash.h>
  50. #include <crypto/internal/hash.h>
  51. #include <crypto/scatterwalk.h>
  52. #include "talitos.h"
  53. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  54. {
  55. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  56. talitos_ptr->eptr = upper_32_bits(dma_addr);
  57. }
  58. /*
  59. * map virtual single (contiguous) pointer to h/w descriptor pointer
  60. */
  61. static void map_single_talitos_ptr(struct device *dev,
  62. struct talitos_ptr *talitos_ptr,
  63. unsigned short len, void *data,
  64. unsigned char extent,
  65. enum dma_data_direction dir)
  66. {
  67. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  68. talitos_ptr->len = cpu_to_be16(len);
  69. to_talitos_ptr(talitos_ptr, dma_addr);
  70. talitos_ptr->j_extent = extent;
  71. }
  72. /*
  73. * unmap bus single (contiguous) h/w descriptor pointer
  74. */
  75. static void unmap_single_talitos_ptr(struct device *dev,
  76. struct talitos_ptr *talitos_ptr,
  77. enum dma_data_direction dir)
  78. {
  79. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  80. be16_to_cpu(talitos_ptr->len), dir);
  81. }
  82. static int reset_channel(struct device *dev, int ch)
  83. {
  84. struct talitos_private *priv = dev_get_drvdata(dev);
  85. unsigned int timeout = TALITOS_TIMEOUT;
  86. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  87. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  88. && --timeout)
  89. cpu_relax();
  90. if (timeout == 0) {
  91. dev_err(dev, "failed to reset channel %d\n", ch);
  92. return -EIO;
  93. }
  94. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  95. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  96. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  97. /* and ICCR writeback, if available */
  98. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  99. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  100. TALITOS_CCCR_LO_IWSE);
  101. return 0;
  102. }
  103. static int reset_device(struct device *dev)
  104. {
  105. struct talitos_private *priv = dev_get_drvdata(dev);
  106. unsigned int timeout = TALITOS_TIMEOUT;
  107. u32 mcr = TALITOS_MCR_SWR;
  108. setbits32(priv->reg + TALITOS_MCR, mcr);
  109. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  110. && --timeout)
  111. cpu_relax();
  112. if (priv->irq[1]) {
  113. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  114. setbits32(priv->reg + TALITOS_MCR, mcr);
  115. }
  116. if (timeout == 0) {
  117. dev_err(dev, "failed to reset device\n");
  118. return -EIO;
  119. }
  120. return 0;
  121. }
  122. /*
  123. * Reset and initialize the device
  124. */
  125. static int init_device(struct device *dev)
  126. {
  127. struct talitos_private *priv = dev_get_drvdata(dev);
  128. int ch, err;
  129. /*
  130. * Master reset
  131. * errata documentation: warning: certain SEC interrupts
  132. * are not fully cleared by writing the MCR:SWR bit,
  133. * set bit twice to completely reset
  134. */
  135. err = reset_device(dev);
  136. if (err)
  137. return err;
  138. err = reset_device(dev);
  139. if (err)
  140. return err;
  141. /* reset channels */
  142. for (ch = 0; ch < priv->num_channels; ch++) {
  143. err = reset_channel(dev, ch);
  144. if (err)
  145. return err;
  146. }
  147. /* enable channel done and error interrupts */
  148. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  149. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  150. /* disable integrity check error interrupts (use writeback instead) */
  151. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  152. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  153. TALITOS_MDEUICR_LO_ICE);
  154. return 0;
  155. }
  156. /**
  157. * talitos_submit - submits a descriptor to the device for processing
  158. * @dev: the SEC device to be used
  159. * @ch: the SEC device channel to be used
  160. * @desc: the descriptor to be processed by the device
  161. * @callback: whom to call when processing is complete
  162. * @context: a handle for use by caller (optional)
  163. *
  164. * desc must contain valid dma-mapped (bus physical) address pointers.
  165. * callback must check err and feedback in descriptor header
  166. * for device processing status.
  167. */
  168. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  169. void (*callback)(struct device *dev,
  170. struct talitos_desc *desc,
  171. void *context, int error),
  172. void *context)
  173. {
  174. struct talitos_private *priv = dev_get_drvdata(dev);
  175. struct talitos_request *request;
  176. unsigned long flags;
  177. int head;
  178. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  179. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  180. /* h/w fifo is full */
  181. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  182. return -EAGAIN;
  183. }
  184. head = priv->chan[ch].head;
  185. request = &priv->chan[ch].fifo[head];
  186. /* map descriptor and save caller data */
  187. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  188. DMA_BIDIRECTIONAL);
  189. request->callback = callback;
  190. request->context = context;
  191. /* increment fifo head */
  192. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  193. smp_wmb();
  194. request->desc = desc;
  195. /* GO! */
  196. wmb();
  197. out_be32(priv->chan[ch].reg + TALITOS_FF,
  198. upper_32_bits(request->dma_desc));
  199. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  200. lower_32_bits(request->dma_desc));
  201. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  202. return -EINPROGRESS;
  203. }
  204. EXPORT_SYMBOL(talitos_submit);
  205. /*
  206. * process what was done, notify callback of error if not
  207. */
  208. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  209. {
  210. struct talitos_private *priv = dev_get_drvdata(dev);
  211. struct talitos_request *request, saved_req;
  212. unsigned long flags;
  213. int tail, status;
  214. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  215. tail = priv->chan[ch].tail;
  216. while (priv->chan[ch].fifo[tail].desc) {
  217. request = &priv->chan[ch].fifo[tail];
  218. /* descriptors with their done bits set don't get the error */
  219. rmb();
  220. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  221. status = 0;
  222. else
  223. if (!error)
  224. break;
  225. else
  226. status = error;
  227. dma_unmap_single(dev, request->dma_desc,
  228. sizeof(struct talitos_desc),
  229. DMA_BIDIRECTIONAL);
  230. /* copy entries so we can call callback outside lock */
  231. saved_req.desc = request->desc;
  232. saved_req.callback = request->callback;
  233. saved_req.context = request->context;
  234. /* release request entry in fifo */
  235. smp_wmb();
  236. request->desc = NULL;
  237. /* increment fifo tail */
  238. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  239. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  240. atomic_dec(&priv->chan[ch].submit_count);
  241. saved_req.callback(dev, saved_req.desc, saved_req.context,
  242. status);
  243. /* channel may resume processing in single desc error case */
  244. if (error && !reset_ch && status == error)
  245. return;
  246. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  247. tail = priv->chan[ch].tail;
  248. }
  249. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  250. }
  251. /*
  252. * process completed requests for channels that have done status
  253. */
  254. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  255. static void talitos_done_##name(unsigned long data) \
  256. { \
  257. struct device *dev = (struct device *)data; \
  258. struct talitos_private *priv = dev_get_drvdata(dev); \
  259. unsigned long flags; \
  260. \
  261. if (ch_done_mask & 1) \
  262. flush_channel(dev, 0, 0, 0); \
  263. if (priv->num_channels == 1) \
  264. goto out; \
  265. if (ch_done_mask & (1 << 2)) \
  266. flush_channel(dev, 1, 0, 0); \
  267. if (ch_done_mask & (1 << 4)) \
  268. flush_channel(dev, 2, 0, 0); \
  269. if (ch_done_mask & (1 << 6)) \
  270. flush_channel(dev, 3, 0, 0); \
  271. \
  272. out: \
  273. /* At this point, all completed channels have been processed */ \
  274. /* Unmask done interrupts for channels completed later on. */ \
  275. spin_lock_irqsave(&priv->reg_lock, flags); \
  276. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  277. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  278. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  279. }
  280. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  281. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  282. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  283. /*
  284. * locate current (offending) descriptor
  285. */
  286. static u32 current_desc_hdr(struct device *dev, int ch)
  287. {
  288. struct talitos_private *priv = dev_get_drvdata(dev);
  289. int tail = priv->chan[ch].tail;
  290. dma_addr_t cur_desc;
  291. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  292. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  293. tail = (tail + 1) & (priv->fifo_len - 1);
  294. if (tail == priv->chan[ch].tail) {
  295. dev_err(dev, "couldn't locate current descriptor\n");
  296. return 0;
  297. }
  298. }
  299. return priv->chan[ch].fifo[tail].desc->hdr;
  300. }
  301. /*
  302. * user diagnostics; report root cause of error based on execution unit status
  303. */
  304. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  305. {
  306. struct talitos_private *priv = dev_get_drvdata(dev);
  307. int i;
  308. if (!desc_hdr)
  309. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  310. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  311. case DESC_HDR_SEL0_AFEU:
  312. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  313. in_be32(priv->reg + TALITOS_AFEUISR),
  314. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  315. break;
  316. case DESC_HDR_SEL0_DEU:
  317. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  318. in_be32(priv->reg + TALITOS_DEUISR),
  319. in_be32(priv->reg + TALITOS_DEUISR_LO));
  320. break;
  321. case DESC_HDR_SEL0_MDEUA:
  322. case DESC_HDR_SEL0_MDEUB:
  323. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  324. in_be32(priv->reg + TALITOS_MDEUISR),
  325. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  326. break;
  327. case DESC_HDR_SEL0_RNG:
  328. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  329. in_be32(priv->reg + TALITOS_RNGUISR),
  330. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  331. break;
  332. case DESC_HDR_SEL0_PKEU:
  333. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  334. in_be32(priv->reg + TALITOS_PKEUISR),
  335. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  336. break;
  337. case DESC_HDR_SEL0_AESU:
  338. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  339. in_be32(priv->reg + TALITOS_AESUISR),
  340. in_be32(priv->reg + TALITOS_AESUISR_LO));
  341. break;
  342. case DESC_HDR_SEL0_CRCU:
  343. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  344. in_be32(priv->reg + TALITOS_CRCUISR),
  345. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  346. break;
  347. case DESC_HDR_SEL0_KEU:
  348. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  349. in_be32(priv->reg + TALITOS_KEUISR),
  350. in_be32(priv->reg + TALITOS_KEUISR_LO));
  351. break;
  352. }
  353. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  354. case DESC_HDR_SEL1_MDEUA:
  355. case DESC_HDR_SEL1_MDEUB:
  356. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  357. in_be32(priv->reg + TALITOS_MDEUISR),
  358. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  359. break;
  360. case DESC_HDR_SEL1_CRCU:
  361. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  362. in_be32(priv->reg + TALITOS_CRCUISR),
  363. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  364. break;
  365. }
  366. for (i = 0; i < 8; i++)
  367. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  368. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  369. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  370. }
  371. /*
  372. * recover from error interrupts
  373. */
  374. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  375. {
  376. struct talitos_private *priv = dev_get_drvdata(dev);
  377. unsigned int timeout = TALITOS_TIMEOUT;
  378. int ch, error, reset_dev = 0, reset_ch = 0;
  379. u32 v, v_lo;
  380. for (ch = 0; ch < priv->num_channels; ch++) {
  381. /* skip channels without errors */
  382. if (!(isr & (1 << (ch * 2 + 1))))
  383. continue;
  384. error = -EINVAL;
  385. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  386. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  387. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  388. dev_err(dev, "double fetch fifo overflow error\n");
  389. error = -EAGAIN;
  390. reset_ch = 1;
  391. }
  392. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  393. /* h/w dropped descriptor */
  394. dev_err(dev, "single fetch fifo overflow error\n");
  395. error = -EAGAIN;
  396. }
  397. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  398. dev_err(dev, "master data transfer error\n");
  399. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  400. dev_err(dev, "s/g data length zero error\n");
  401. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  402. dev_err(dev, "fetch pointer zero error\n");
  403. if (v_lo & TALITOS_CCPSR_LO_IDH)
  404. dev_err(dev, "illegal descriptor header error\n");
  405. if (v_lo & TALITOS_CCPSR_LO_IEU)
  406. dev_err(dev, "invalid execution unit error\n");
  407. if (v_lo & TALITOS_CCPSR_LO_EU)
  408. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  409. if (v_lo & TALITOS_CCPSR_LO_GB)
  410. dev_err(dev, "gather boundary error\n");
  411. if (v_lo & TALITOS_CCPSR_LO_GRL)
  412. dev_err(dev, "gather return/length error\n");
  413. if (v_lo & TALITOS_CCPSR_LO_SB)
  414. dev_err(dev, "scatter boundary error\n");
  415. if (v_lo & TALITOS_CCPSR_LO_SRL)
  416. dev_err(dev, "scatter return/length error\n");
  417. flush_channel(dev, ch, error, reset_ch);
  418. if (reset_ch) {
  419. reset_channel(dev, ch);
  420. } else {
  421. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  422. TALITOS_CCCR_CONT);
  423. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  424. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  425. TALITOS_CCCR_CONT) && --timeout)
  426. cpu_relax();
  427. if (timeout == 0) {
  428. dev_err(dev, "failed to restart channel %d\n",
  429. ch);
  430. reset_dev = 1;
  431. }
  432. }
  433. }
  434. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  435. dev_err(dev, "done overflow, internal time out, or rngu error: "
  436. "ISR 0x%08x_%08x\n", isr, isr_lo);
  437. /* purge request queues */
  438. for (ch = 0; ch < priv->num_channels; ch++)
  439. flush_channel(dev, ch, -EIO, 1);
  440. /* reset and reinitialize the device */
  441. init_device(dev);
  442. }
  443. }
  444. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  445. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  446. { \
  447. struct device *dev = data; \
  448. struct talitos_private *priv = dev_get_drvdata(dev); \
  449. u32 isr, isr_lo; \
  450. unsigned long flags; \
  451. \
  452. spin_lock_irqsave(&priv->reg_lock, flags); \
  453. isr = in_be32(priv->reg + TALITOS_ISR); \
  454. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  455. /* Acknowledge interrupt */ \
  456. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  457. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  458. \
  459. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  460. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  461. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  462. } \
  463. else { \
  464. if (likely(isr & ch_done_mask)) { \
  465. /* mask further done interrupts. */ \
  466. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  467. /* done_task will unmask done interrupts at exit */ \
  468. tasklet_schedule(&priv->done_task[tlet]); \
  469. } \
  470. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  471. } \
  472. \
  473. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  474. IRQ_NONE; \
  475. }
  476. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  477. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  478. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  479. /*
  480. * hwrng
  481. */
  482. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  483. {
  484. struct device *dev = (struct device *)rng->priv;
  485. struct talitos_private *priv = dev_get_drvdata(dev);
  486. u32 ofl;
  487. int i;
  488. for (i = 0; i < 20; i++) {
  489. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  490. TALITOS_RNGUSR_LO_OFL;
  491. if (ofl || !wait)
  492. break;
  493. udelay(10);
  494. }
  495. return !!ofl;
  496. }
  497. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  498. {
  499. struct device *dev = (struct device *)rng->priv;
  500. struct talitos_private *priv = dev_get_drvdata(dev);
  501. /* rng fifo requires 64-bit accesses */
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  503. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  504. return sizeof(u32);
  505. }
  506. static int talitos_rng_init(struct hwrng *rng)
  507. {
  508. struct device *dev = (struct device *)rng->priv;
  509. struct talitos_private *priv = dev_get_drvdata(dev);
  510. unsigned int timeout = TALITOS_TIMEOUT;
  511. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  512. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  513. && --timeout)
  514. cpu_relax();
  515. if (timeout == 0) {
  516. dev_err(dev, "failed to reset rng hw\n");
  517. return -ENODEV;
  518. }
  519. /* start generating */
  520. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  521. return 0;
  522. }
  523. static int talitos_register_rng(struct device *dev)
  524. {
  525. struct talitos_private *priv = dev_get_drvdata(dev);
  526. priv->rng.name = dev_driver_string(dev),
  527. priv->rng.init = talitos_rng_init,
  528. priv->rng.data_present = talitos_rng_data_present,
  529. priv->rng.data_read = talitos_rng_data_read,
  530. priv->rng.priv = (unsigned long)dev;
  531. return hwrng_register(&priv->rng);
  532. }
  533. static void talitos_unregister_rng(struct device *dev)
  534. {
  535. struct talitos_private *priv = dev_get_drvdata(dev);
  536. hwrng_unregister(&priv->rng);
  537. }
  538. /*
  539. * crypto alg
  540. */
  541. #define TALITOS_CRA_PRIORITY 3000
  542. #define TALITOS_MAX_KEY_SIZE 96
  543. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  544. #define MD5_BLOCK_SIZE 64
  545. struct talitos_ctx {
  546. struct device *dev;
  547. int ch;
  548. __be32 desc_hdr_template;
  549. u8 key[TALITOS_MAX_KEY_SIZE];
  550. u8 iv[TALITOS_MAX_IV_LENGTH];
  551. unsigned int keylen;
  552. unsigned int enckeylen;
  553. unsigned int authkeylen;
  554. unsigned int authsize;
  555. };
  556. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  557. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  558. struct talitos_ahash_req_ctx {
  559. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  560. unsigned int hw_context_size;
  561. u8 buf[HASH_MAX_BLOCK_SIZE];
  562. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  563. unsigned int swinit;
  564. unsigned int first;
  565. unsigned int last;
  566. unsigned int to_hash_later;
  567. u64 nbuf;
  568. struct scatterlist bufsl[2];
  569. struct scatterlist *psrc;
  570. };
  571. static int aead_setauthsize(struct crypto_aead *authenc,
  572. unsigned int authsize)
  573. {
  574. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  575. ctx->authsize = authsize;
  576. return 0;
  577. }
  578. static int aead_setkey(struct crypto_aead *authenc,
  579. const u8 *key, unsigned int keylen)
  580. {
  581. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  582. struct rtattr *rta = (void *)key;
  583. struct crypto_authenc_key_param *param;
  584. unsigned int authkeylen;
  585. unsigned int enckeylen;
  586. if (!RTA_OK(rta, keylen))
  587. goto badkey;
  588. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  589. goto badkey;
  590. if (RTA_PAYLOAD(rta) < sizeof(*param))
  591. goto badkey;
  592. param = RTA_DATA(rta);
  593. enckeylen = be32_to_cpu(param->enckeylen);
  594. key += RTA_ALIGN(rta->rta_len);
  595. keylen -= RTA_ALIGN(rta->rta_len);
  596. if (keylen < enckeylen)
  597. goto badkey;
  598. authkeylen = keylen - enckeylen;
  599. if (keylen > TALITOS_MAX_KEY_SIZE)
  600. goto badkey;
  601. memcpy(&ctx->key, key, keylen);
  602. ctx->keylen = keylen;
  603. ctx->enckeylen = enckeylen;
  604. ctx->authkeylen = authkeylen;
  605. return 0;
  606. badkey:
  607. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  608. return -EINVAL;
  609. }
  610. /*
  611. * talitos_edesc - s/w-extended descriptor
  612. * @assoc_nents: number of segments in associated data scatterlist
  613. * @src_nents: number of segments in input scatterlist
  614. * @dst_nents: number of segments in output scatterlist
  615. * @assoc_chained: whether assoc is chained or not
  616. * @src_chained: whether src is chained or not
  617. * @dst_chained: whether dst is chained or not
  618. * @iv_dma: dma address of iv for checking continuity and link table
  619. * @dma_len: length of dma mapped link_tbl space
  620. * @dma_link_tbl: bus physical address of link_tbl
  621. * @desc: h/w descriptor
  622. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  623. *
  624. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  625. * is greater than 1, an integrity check value is concatenated to the end
  626. * of link_tbl data
  627. */
  628. struct talitos_edesc {
  629. int assoc_nents;
  630. int src_nents;
  631. int dst_nents;
  632. bool assoc_chained;
  633. bool src_chained;
  634. bool dst_chained;
  635. dma_addr_t iv_dma;
  636. int dma_len;
  637. dma_addr_t dma_link_tbl;
  638. struct talitos_desc desc;
  639. struct talitos_ptr link_tbl[0];
  640. };
  641. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  642. unsigned int nents, enum dma_data_direction dir,
  643. bool chained)
  644. {
  645. if (unlikely(chained))
  646. while (sg) {
  647. dma_map_sg(dev, sg, 1, dir);
  648. sg = scatterwalk_sg_next(sg);
  649. }
  650. else
  651. dma_map_sg(dev, sg, nents, dir);
  652. return nents;
  653. }
  654. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  655. enum dma_data_direction dir)
  656. {
  657. while (sg) {
  658. dma_unmap_sg(dev, sg, 1, dir);
  659. sg = scatterwalk_sg_next(sg);
  660. }
  661. }
  662. static void talitos_sg_unmap(struct device *dev,
  663. struct talitos_edesc *edesc,
  664. struct scatterlist *src,
  665. struct scatterlist *dst)
  666. {
  667. unsigned int src_nents = edesc->src_nents ? : 1;
  668. unsigned int dst_nents = edesc->dst_nents ? : 1;
  669. if (src != dst) {
  670. if (edesc->src_chained)
  671. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  672. else
  673. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  674. if (dst) {
  675. if (edesc->dst_chained)
  676. talitos_unmap_sg_chain(dev, dst,
  677. DMA_FROM_DEVICE);
  678. else
  679. dma_unmap_sg(dev, dst, dst_nents,
  680. DMA_FROM_DEVICE);
  681. }
  682. } else
  683. if (edesc->src_chained)
  684. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  685. else
  686. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  687. }
  688. static void ipsec_esp_unmap(struct device *dev,
  689. struct talitos_edesc *edesc,
  690. struct aead_request *areq)
  691. {
  692. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  694. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  695. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  696. if (edesc->assoc_chained)
  697. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  698. else
  699. /* assoc_nents counts also for IV in non-contiguous cases */
  700. dma_unmap_sg(dev, areq->assoc,
  701. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  702. DMA_TO_DEVICE);
  703. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  704. if (edesc->dma_len)
  705. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  706. DMA_BIDIRECTIONAL);
  707. }
  708. /*
  709. * ipsec_esp descriptor callbacks
  710. */
  711. static void ipsec_esp_encrypt_done(struct device *dev,
  712. struct talitos_desc *desc, void *context,
  713. int err)
  714. {
  715. struct aead_request *areq = context;
  716. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  717. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  718. struct talitos_edesc *edesc;
  719. struct scatterlist *sg;
  720. void *icvdata;
  721. edesc = container_of(desc, struct talitos_edesc, desc);
  722. ipsec_esp_unmap(dev, edesc, areq);
  723. /* copy the generated ICV to dst */
  724. if (edesc->dst_nents) {
  725. icvdata = &edesc->link_tbl[edesc->src_nents +
  726. edesc->dst_nents + 2 +
  727. edesc->assoc_nents];
  728. sg = sg_last(areq->dst, edesc->dst_nents);
  729. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  730. icvdata, ctx->authsize);
  731. }
  732. kfree(edesc);
  733. aead_request_complete(areq, err);
  734. }
  735. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  736. struct talitos_desc *desc,
  737. void *context, int err)
  738. {
  739. struct aead_request *req = context;
  740. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  741. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  742. struct talitos_edesc *edesc;
  743. struct scatterlist *sg;
  744. void *icvdata;
  745. edesc = container_of(desc, struct talitos_edesc, desc);
  746. ipsec_esp_unmap(dev, edesc, req);
  747. if (!err) {
  748. /* auth check */
  749. if (edesc->dma_len)
  750. icvdata = &edesc->link_tbl[edesc->src_nents +
  751. edesc->dst_nents + 2 +
  752. edesc->assoc_nents];
  753. else
  754. icvdata = &edesc->link_tbl[0];
  755. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  756. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  757. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  758. }
  759. kfree(edesc);
  760. aead_request_complete(req, err);
  761. }
  762. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  763. struct talitos_desc *desc,
  764. void *context, int err)
  765. {
  766. struct aead_request *req = context;
  767. struct talitos_edesc *edesc;
  768. edesc = container_of(desc, struct talitos_edesc, desc);
  769. ipsec_esp_unmap(dev, edesc, req);
  770. /* check ICV auth status */
  771. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  772. DESC_HDR_LO_ICCR1_PASS))
  773. err = -EBADMSG;
  774. kfree(edesc);
  775. aead_request_complete(req, err);
  776. }
  777. /*
  778. * convert scatterlist to SEC h/w link table format
  779. * stop at cryptlen bytes
  780. */
  781. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  782. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  783. {
  784. int n_sg = sg_count;
  785. while (n_sg--) {
  786. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  787. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  788. link_tbl_ptr->j_extent = 0;
  789. link_tbl_ptr++;
  790. cryptlen -= sg_dma_len(sg);
  791. sg = scatterwalk_sg_next(sg);
  792. }
  793. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  794. link_tbl_ptr--;
  795. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  796. /* Empty this entry, and move to previous one */
  797. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  798. link_tbl_ptr->len = 0;
  799. sg_count--;
  800. link_tbl_ptr--;
  801. }
  802. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  803. + cryptlen);
  804. /* tag end of link table */
  805. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  806. return sg_count;
  807. }
  808. /*
  809. * fill in and submit ipsec_esp descriptor
  810. */
  811. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  812. u64 seq, void (*callback) (struct device *dev,
  813. struct talitos_desc *desc,
  814. void *context, int error))
  815. {
  816. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  817. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  818. struct device *dev = ctx->dev;
  819. struct talitos_desc *desc = &edesc->desc;
  820. unsigned int cryptlen = areq->cryptlen;
  821. unsigned int authsize = ctx->authsize;
  822. unsigned int ivsize = crypto_aead_ivsize(aead);
  823. int sg_count, ret;
  824. int sg_link_tbl_len;
  825. /* hmac key */
  826. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  827. 0, DMA_TO_DEVICE);
  828. /* hmac data */
  829. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  830. if (edesc->assoc_nents) {
  831. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  832. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  833. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  834. sizeof(struct talitos_ptr));
  835. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  836. /* assoc_nents - 1 entries for assoc, 1 for IV */
  837. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  838. areq->assoclen, tbl_ptr);
  839. /* add IV to link table */
  840. tbl_ptr += sg_count - 1;
  841. tbl_ptr->j_extent = 0;
  842. tbl_ptr++;
  843. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  844. tbl_ptr->len = cpu_to_be16(ivsize);
  845. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  846. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  847. edesc->dma_len, DMA_BIDIRECTIONAL);
  848. } else {
  849. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  850. desc->ptr[1].j_extent = 0;
  851. }
  852. /* cipher iv */
  853. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  854. desc->ptr[2].len = cpu_to_be16(ivsize);
  855. desc->ptr[2].j_extent = 0;
  856. /* Sync needed for the aead_givencrypt case */
  857. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  858. /* cipher key */
  859. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  860. (char *)&ctx->key + ctx->authkeylen, 0,
  861. DMA_TO_DEVICE);
  862. /*
  863. * cipher in
  864. * map and adjust cipher len to aead request cryptlen.
  865. * extent is bytes of HMAC postpended to ciphertext,
  866. * typically 12 for ipsec
  867. */
  868. desc->ptr[4].len = cpu_to_be16(cryptlen);
  869. desc->ptr[4].j_extent = authsize;
  870. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  871. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  872. : DMA_TO_DEVICE,
  873. edesc->src_chained);
  874. if (sg_count == 1) {
  875. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  876. } else {
  877. sg_link_tbl_len = cryptlen;
  878. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  879. sg_link_tbl_len = cryptlen + authsize;
  880. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  881. &edesc->link_tbl[0]);
  882. if (sg_count > 1) {
  883. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  884. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  885. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  886. edesc->dma_len,
  887. DMA_BIDIRECTIONAL);
  888. } else {
  889. /* Only one segment now, so no link tbl needed */
  890. to_talitos_ptr(&desc->ptr[4],
  891. sg_dma_address(areq->src));
  892. }
  893. }
  894. /* cipher out */
  895. desc->ptr[5].len = cpu_to_be16(cryptlen);
  896. desc->ptr[5].j_extent = authsize;
  897. if (areq->src != areq->dst)
  898. sg_count = talitos_map_sg(dev, areq->dst,
  899. edesc->dst_nents ? : 1,
  900. DMA_FROM_DEVICE, edesc->dst_chained);
  901. if (sg_count == 1) {
  902. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  903. } else {
  904. int tbl_off = edesc->src_nents + 1;
  905. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  906. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  907. tbl_off * sizeof(struct talitos_ptr));
  908. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  909. tbl_ptr);
  910. /* Add an entry to the link table for ICV data */
  911. tbl_ptr += sg_count - 1;
  912. tbl_ptr->j_extent = 0;
  913. tbl_ptr++;
  914. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  915. tbl_ptr->len = cpu_to_be16(authsize);
  916. /* icv data follows link tables */
  917. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  918. (tbl_off + edesc->dst_nents + 1 +
  919. edesc->assoc_nents) *
  920. sizeof(struct talitos_ptr));
  921. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  922. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  923. edesc->dma_len, DMA_BIDIRECTIONAL);
  924. }
  925. /* iv out */
  926. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  927. DMA_FROM_DEVICE);
  928. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  929. if (ret != -EINPROGRESS) {
  930. ipsec_esp_unmap(dev, edesc, areq);
  931. kfree(edesc);
  932. }
  933. return ret;
  934. }
  935. /*
  936. * derive number of elements in scatterlist
  937. */
  938. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  939. {
  940. struct scatterlist *sg = sg_list;
  941. int sg_nents = 0;
  942. *chained = false;
  943. while (nbytes > 0) {
  944. sg_nents++;
  945. nbytes -= sg->length;
  946. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  947. *chained = true;
  948. sg = scatterwalk_sg_next(sg);
  949. }
  950. return sg_nents;
  951. }
  952. /**
  953. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  954. * @sgl: The SG list
  955. * @nents: Number of SG entries
  956. * @buf: Where to copy to
  957. * @buflen: The number of bytes to copy
  958. * @skip: The number of bytes to skip before copying.
  959. * Note: skip + buflen should equal SG total size.
  960. *
  961. * Returns the number of copied bytes.
  962. *
  963. **/
  964. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  965. void *buf, size_t buflen, unsigned int skip)
  966. {
  967. unsigned int offset = 0;
  968. unsigned int boffset = 0;
  969. struct sg_mapping_iter miter;
  970. unsigned long flags;
  971. unsigned int sg_flags = SG_MITER_ATOMIC;
  972. size_t total_buffer = buflen + skip;
  973. sg_flags |= SG_MITER_FROM_SG;
  974. sg_miter_start(&miter, sgl, nents, sg_flags);
  975. local_irq_save(flags);
  976. while (sg_miter_next(&miter) && offset < total_buffer) {
  977. unsigned int len;
  978. unsigned int ignore;
  979. if ((offset + miter.length) > skip) {
  980. if (offset < skip) {
  981. /* Copy part of this segment */
  982. ignore = skip - offset;
  983. len = miter.length - ignore;
  984. if (boffset + len > buflen)
  985. len = buflen - boffset;
  986. memcpy(buf + boffset, miter.addr + ignore, len);
  987. } else {
  988. /* Copy all of this segment (up to buflen) */
  989. len = miter.length;
  990. if (boffset + len > buflen)
  991. len = buflen - boffset;
  992. memcpy(buf + boffset, miter.addr, len);
  993. }
  994. boffset += len;
  995. }
  996. offset += miter.length;
  997. }
  998. sg_miter_stop(&miter);
  999. local_irq_restore(flags);
  1000. return boffset;
  1001. }
  1002. /*
  1003. * allocate and map the extended descriptor
  1004. */
  1005. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1006. struct scatterlist *assoc,
  1007. struct scatterlist *src,
  1008. struct scatterlist *dst,
  1009. u8 *iv,
  1010. unsigned int assoclen,
  1011. unsigned int cryptlen,
  1012. unsigned int authsize,
  1013. unsigned int ivsize,
  1014. int icv_stashing,
  1015. u32 cryptoflags)
  1016. {
  1017. struct talitos_edesc *edesc;
  1018. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  1019. bool assoc_chained = false, src_chained = false, dst_chained = false;
  1020. dma_addr_t iv_dma = 0;
  1021. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1022. GFP_ATOMIC;
  1023. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1024. dev_err(dev, "length exceeds h/w max limit\n");
  1025. return ERR_PTR(-EINVAL);
  1026. }
  1027. if (iv)
  1028. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1029. if (assoc) {
  1030. /*
  1031. * Currently it is assumed that iv is provided whenever assoc
  1032. * is.
  1033. */
  1034. BUG_ON(!iv);
  1035. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  1036. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  1037. assoc_chained);
  1038. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  1039. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  1040. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  1041. }
  1042. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1043. src_nents = (src_nents == 1) ? 0 : src_nents;
  1044. if (!dst) {
  1045. dst_nents = 0;
  1046. } else {
  1047. if (dst == src) {
  1048. dst_nents = src_nents;
  1049. } else {
  1050. dst_nents = sg_count(dst, cryptlen + authsize,
  1051. &dst_chained);
  1052. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1053. }
  1054. }
  1055. /*
  1056. * allocate space for base edesc plus the link tables,
  1057. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1058. * and the ICV data itself
  1059. */
  1060. alloc_len = sizeof(struct talitos_edesc);
  1061. if (assoc_nents || src_nents || dst_nents) {
  1062. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1063. sizeof(struct talitos_ptr) + authsize;
  1064. alloc_len += dma_len;
  1065. } else {
  1066. dma_len = 0;
  1067. alloc_len += icv_stashing ? authsize : 0;
  1068. }
  1069. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1070. if (!edesc) {
  1071. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1072. if (iv_dma)
  1073. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1074. dev_err(dev, "could not allocate edescriptor\n");
  1075. return ERR_PTR(-ENOMEM);
  1076. }
  1077. edesc->assoc_nents = assoc_nents;
  1078. edesc->src_nents = src_nents;
  1079. edesc->dst_nents = dst_nents;
  1080. edesc->assoc_chained = assoc_chained;
  1081. edesc->src_chained = src_chained;
  1082. edesc->dst_chained = dst_chained;
  1083. edesc->iv_dma = iv_dma;
  1084. edesc->dma_len = dma_len;
  1085. if (dma_len)
  1086. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1087. edesc->dma_len,
  1088. DMA_BIDIRECTIONAL);
  1089. return edesc;
  1090. }
  1091. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1092. int icv_stashing)
  1093. {
  1094. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1095. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1096. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1097. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1098. iv, areq->assoclen, areq->cryptlen,
  1099. ctx->authsize, ivsize, icv_stashing,
  1100. areq->base.flags);
  1101. }
  1102. static int aead_encrypt(struct aead_request *req)
  1103. {
  1104. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1105. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1106. struct talitos_edesc *edesc;
  1107. /* allocate extended descriptor */
  1108. edesc = aead_edesc_alloc(req, req->iv, 0);
  1109. if (IS_ERR(edesc))
  1110. return PTR_ERR(edesc);
  1111. /* set encrypt */
  1112. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1113. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1114. }
  1115. static int aead_decrypt(struct aead_request *req)
  1116. {
  1117. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1118. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1119. unsigned int authsize = ctx->authsize;
  1120. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1121. struct talitos_edesc *edesc;
  1122. struct scatterlist *sg;
  1123. void *icvdata;
  1124. req->cryptlen -= authsize;
  1125. /* allocate extended descriptor */
  1126. edesc = aead_edesc_alloc(req, req->iv, 1);
  1127. if (IS_ERR(edesc))
  1128. return PTR_ERR(edesc);
  1129. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1130. ((!edesc->src_nents && !edesc->dst_nents) ||
  1131. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1132. /* decrypt and check the ICV */
  1133. edesc->desc.hdr = ctx->desc_hdr_template |
  1134. DESC_HDR_DIR_INBOUND |
  1135. DESC_HDR_MODE1_MDEU_CICV;
  1136. /* reset integrity check result bits */
  1137. edesc->desc.hdr_lo = 0;
  1138. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1139. }
  1140. /* Have to check the ICV with software */
  1141. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1142. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1143. if (edesc->dma_len)
  1144. icvdata = &edesc->link_tbl[edesc->src_nents +
  1145. edesc->dst_nents + 2 +
  1146. edesc->assoc_nents];
  1147. else
  1148. icvdata = &edesc->link_tbl[0];
  1149. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1150. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1151. ctx->authsize);
  1152. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1153. }
  1154. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1155. {
  1156. struct aead_request *areq = &req->areq;
  1157. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1158. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1159. struct talitos_edesc *edesc;
  1160. /* allocate extended descriptor */
  1161. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1162. if (IS_ERR(edesc))
  1163. return PTR_ERR(edesc);
  1164. /* set encrypt */
  1165. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1166. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1167. /* avoid consecutive packets going out with same IV */
  1168. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1169. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1170. }
  1171. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1172. const u8 *key, unsigned int keylen)
  1173. {
  1174. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1175. memcpy(&ctx->key, key, keylen);
  1176. ctx->keylen = keylen;
  1177. return 0;
  1178. }
  1179. static void common_nonsnoop_unmap(struct device *dev,
  1180. struct talitos_edesc *edesc,
  1181. struct ablkcipher_request *areq)
  1182. {
  1183. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1184. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1185. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1186. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1187. if (edesc->dma_len)
  1188. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1189. DMA_BIDIRECTIONAL);
  1190. }
  1191. static void ablkcipher_done(struct device *dev,
  1192. struct talitos_desc *desc, void *context,
  1193. int err)
  1194. {
  1195. struct ablkcipher_request *areq = context;
  1196. struct talitos_edesc *edesc;
  1197. edesc = container_of(desc, struct talitos_edesc, desc);
  1198. common_nonsnoop_unmap(dev, edesc, areq);
  1199. kfree(edesc);
  1200. areq->base.complete(&areq->base, err);
  1201. }
  1202. static int common_nonsnoop(struct talitos_edesc *edesc,
  1203. struct ablkcipher_request *areq,
  1204. void (*callback) (struct device *dev,
  1205. struct talitos_desc *desc,
  1206. void *context, int error))
  1207. {
  1208. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1209. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1210. struct device *dev = ctx->dev;
  1211. struct talitos_desc *desc = &edesc->desc;
  1212. unsigned int cryptlen = areq->nbytes;
  1213. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1214. int sg_count, ret;
  1215. /* first DWORD empty */
  1216. desc->ptr[0].len = 0;
  1217. to_talitos_ptr(&desc->ptr[0], 0);
  1218. desc->ptr[0].j_extent = 0;
  1219. /* cipher iv */
  1220. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1221. desc->ptr[1].len = cpu_to_be16(ivsize);
  1222. desc->ptr[1].j_extent = 0;
  1223. /* cipher key */
  1224. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1225. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1226. /*
  1227. * cipher in
  1228. */
  1229. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1230. desc->ptr[3].j_extent = 0;
  1231. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1232. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1233. : DMA_TO_DEVICE,
  1234. edesc->src_chained);
  1235. if (sg_count == 1) {
  1236. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1237. } else {
  1238. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1239. &edesc->link_tbl[0]);
  1240. if (sg_count > 1) {
  1241. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1242. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1243. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1244. edesc->dma_len,
  1245. DMA_BIDIRECTIONAL);
  1246. } else {
  1247. /* Only one segment now, so no link tbl needed */
  1248. to_talitos_ptr(&desc->ptr[3],
  1249. sg_dma_address(areq->src));
  1250. }
  1251. }
  1252. /* cipher out */
  1253. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1254. desc->ptr[4].j_extent = 0;
  1255. if (areq->src != areq->dst)
  1256. sg_count = talitos_map_sg(dev, areq->dst,
  1257. edesc->dst_nents ? : 1,
  1258. DMA_FROM_DEVICE, edesc->dst_chained);
  1259. if (sg_count == 1) {
  1260. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1261. } else {
  1262. struct talitos_ptr *link_tbl_ptr =
  1263. &edesc->link_tbl[edesc->src_nents + 1];
  1264. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1265. (edesc->src_nents + 1) *
  1266. sizeof(struct talitos_ptr));
  1267. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1268. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1269. link_tbl_ptr);
  1270. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1271. edesc->dma_len, DMA_BIDIRECTIONAL);
  1272. }
  1273. /* iv out */
  1274. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1275. DMA_FROM_DEVICE);
  1276. /* last DWORD empty */
  1277. desc->ptr[6].len = 0;
  1278. to_talitos_ptr(&desc->ptr[6], 0);
  1279. desc->ptr[6].j_extent = 0;
  1280. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1281. if (ret != -EINPROGRESS) {
  1282. common_nonsnoop_unmap(dev, edesc, areq);
  1283. kfree(edesc);
  1284. }
  1285. return ret;
  1286. }
  1287. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1288. areq)
  1289. {
  1290. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1291. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1292. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1293. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1294. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1295. areq->base.flags);
  1296. }
  1297. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1298. {
  1299. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1300. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1301. struct talitos_edesc *edesc;
  1302. /* allocate extended descriptor */
  1303. edesc = ablkcipher_edesc_alloc(areq);
  1304. if (IS_ERR(edesc))
  1305. return PTR_ERR(edesc);
  1306. /* set encrypt */
  1307. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1308. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1309. }
  1310. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1311. {
  1312. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1313. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1314. struct talitos_edesc *edesc;
  1315. /* allocate extended descriptor */
  1316. edesc = ablkcipher_edesc_alloc(areq);
  1317. if (IS_ERR(edesc))
  1318. return PTR_ERR(edesc);
  1319. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1320. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1321. }
  1322. static void common_nonsnoop_hash_unmap(struct device *dev,
  1323. struct talitos_edesc *edesc,
  1324. struct ahash_request *areq)
  1325. {
  1326. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1327. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1328. /* When using hashctx-in, must unmap it. */
  1329. if (edesc->desc.ptr[1].len)
  1330. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1331. DMA_TO_DEVICE);
  1332. if (edesc->desc.ptr[2].len)
  1333. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1334. DMA_TO_DEVICE);
  1335. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1336. if (edesc->dma_len)
  1337. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1338. DMA_BIDIRECTIONAL);
  1339. }
  1340. static void ahash_done(struct device *dev,
  1341. struct talitos_desc *desc, void *context,
  1342. int err)
  1343. {
  1344. struct ahash_request *areq = context;
  1345. struct talitos_edesc *edesc =
  1346. container_of(desc, struct talitos_edesc, desc);
  1347. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1348. if (!req_ctx->last && req_ctx->to_hash_later) {
  1349. /* Position any partial block for next update/final/finup */
  1350. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1351. req_ctx->nbuf = req_ctx->to_hash_later;
  1352. }
  1353. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1354. kfree(edesc);
  1355. areq->base.complete(&areq->base, err);
  1356. }
  1357. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1358. struct ahash_request *areq, unsigned int length,
  1359. void (*callback) (struct device *dev,
  1360. struct talitos_desc *desc,
  1361. void *context, int error))
  1362. {
  1363. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1364. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1365. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1366. struct device *dev = ctx->dev;
  1367. struct talitos_desc *desc = &edesc->desc;
  1368. int sg_count, ret;
  1369. /* first DWORD empty */
  1370. desc->ptr[0] = zero_entry;
  1371. /* hash context in */
  1372. if (!req_ctx->first || req_ctx->swinit) {
  1373. map_single_talitos_ptr(dev, &desc->ptr[1],
  1374. req_ctx->hw_context_size,
  1375. (char *)req_ctx->hw_context, 0,
  1376. DMA_TO_DEVICE);
  1377. req_ctx->swinit = 0;
  1378. } else {
  1379. desc->ptr[1] = zero_entry;
  1380. /* Indicate next op is not the first. */
  1381. req_ctx->first = 0;
  1382. }
  1383. /* HMAC key */
  1384. if (ctx->keylen)
  1385. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1386. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1387. else
  1388. desc->ptr[2] = zero_entry;
  1389. /*
  1390. * data in
  1391. */
  1392. desc->ptr[3].len = cpu_to_be16(length);
  1393. desc->ptr[3].j_extent = 0;
  1394. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1395. edesc->src_nents ? : 1,
  1396. DMA_TO_DEVICE, edesc->src_chained);
  1397. if (sg_count == 1) {
  1398. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1399. } else {
  1400. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1401. &edesc->link_tbl[0]);
  1402. if (sg_count > 1) {
  1403. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1404. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1405. dma_sync_single_for_device(ctx->dev,
  1406. edesc->dma_link_tbl,
  1407. edesc->dma_len,
  1408. DMA_BIDIRECTIONAL);
  1409. } else {
  1410. /* Only one segment now, so no link tbl needed */
  1411. to_talitos_ptr(&desc->ptr[3],
  1412. sg_dma_address(req_ctx->psrc));
  1413. }
  1414. }
  1415. /* fifth DWORD empty */
  1416. desc->ptr[4] = zero_entry;
  1417. /* hash/HMAC out -or- hash context out */
  1418. if (req_ctx->last)
  1419. map_single_talitos_ptr(dev, &desc->ptr[5],
  1420. crypto_ahash_digestsize(tfm),
  1421. areq->result, 0, DMA_FROM_DEVICE);
  1422. else
  1423. map_single_talitos_ptr(dev, &desc->ptr[5],
  1424. req_ctx->hw_context_size,
  1425. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1426. /* last DWORD empty */
  1427. desc->ptr[6] = zero_entry;
  1428. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1429. if (ret != -EINPROGRESS) {
  1430. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1431. kfree(edesc);
  1432. }
  1433. return ret;
  1434. }
  1435. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1436. unsigned int nbytes)
  1437. {
  1438. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1439. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1440. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1441. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1442. nbytes, 0, 0, 0, areq->base.flags);
  1443. }
  1444. static int ahash_init(struct ahash_request *areq)
  1445. {
  1446. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1447. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1448. /* Initialize the context */
  1449. req_ctx->nbuf = 0;
  1450. req_ctx->first = 1; /* first indicates h/w must init its context */
  1451. req_ctx->swinit = 0; /* assume h/w init of context */
  1452. req_ctx->hw_context_size =
  1453. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1454. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1455. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1456. return 0;
  1457. }
  1458. /*
  1459. * on h/w without explicit sha224 support, we initialize h/w context
  1460. * manually with sha224 constants, and tell it to run sha256.
  1461. */
  1462. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1463. {
  1464. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1465. ahash_init(areq);
  1466. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1467. req_ctx->hw_context[0] = SHA224_H0;
  1468. req_ctx->hw_context[1] = SHA224_H1;
  1469. req_ctx->hw_context[2] = SHA224_H2;
  1470. req_ctx->hw_context[3] = SHA224_H3;
  1471. req_ctx->hw_context[4] = SHA224_H4;
  1472. req_ctx->hw_context[5] = SHA224_H5;
  1473. req_ctx->hw_context[6] = SHA224_H6;
  1474. req_ctx->hw_context[7] = SHA224_H7;
  1475. /* init 64-bit count */
  1476. req_ctx->hw_context[8] = 0;
  1477. req_ctx->hw_context[9] = 0;
  1478. return 0;
  1479. }
  1480. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1481. {
  1482. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1483. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1484. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1485. struct talitos_edesc *edesc;
  1486. unsigned int blocksize =
  1487. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1488. unsigned int nbytes_to_hash;
  1489. unsigned int to_hash_later;
  1490. unsigned int nsg;
  1491. bool chained;
  1492. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1493. /* Buffer up to one whole block */
  1494. sg_copy_to_buffer(areq->src,
  1495. sg_count(areq->src, nbytes, &chained),
  1496. req_ctx->buf + req_ctx->nbuf, nbytes);
  1497. req_ctx->nbuf += nbytes;
  1498. return 0;
  1499. }
  1500. /* At least (blocksize + 1) bytes are available to hash */
  1501. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1502. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1503. if (req_ctx->last)
  1504. to_hash_later = 0;
  1505. else if (to_hash_later)
  1506. /* There is a partial block. Hash the full block(s) now */
  1507. nbytes_to_hash -= to_hash_later;
  1508. else {
  1509. /* Keep one block buffered */
  1510. nbytes_to_hash -= blocksize;
  1511. to_hash_later = blocksize;
  1512. }
  1513. /* Chain in any previously buffered data */
  1514. if (req_ctx->nbuf) {
  1515. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1516. sg_init_table(req_ctx->bufsl, nsg);
  1517. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1518. if (nsg > 1)
  1519. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1520. req_ctx->psrc = req_ctx->bufsl;
  1521. } else
  1522. req_ctx->psrc = areq->src;
  1523. if (to_hash_later) {
  1524. int nents = sg_count(areq->src, nbytes, &chained);
  1525. sg_copy_end_to_buffer(areq->src, nents,
  1526. req_ctx->bufnext,
  1527. to_hash_later,
  1528. nbytes - to_hash_later);
  1529. }
  1530. req_ctx->to_hash_later = to_hash_later;
  1531. /* Allocate extended descriptor */
  1532. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1533. if (IS_ERR(edesc))
  1534. return PTR_ERR(edesc);
  1535. edesc->desc.hdr = ctx->desc_hdr_template;
  1536. /* On last one, request SEC to pad; otherwise continue */
  1537. if (req_ctx->last)
  1538. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1539. else
  1540. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1541. /* request SEC to INIT hash. */
  1542. if (req_ctx->first && !req_ctx->swinit)
  1543. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1544. /* When the tfm context has a keylen, it's an HMAC.
  1545. * A first or last (ie. not middle) descriptor must request HMAC.
  1546. */
  1547. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1548. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1549. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1550. ahash_done);
  1551. }
  1552. static int ahash_update(struct ahash_request *areq)
  1553. {
  1554. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1555. req_ctx->last = 0;
  1556. return ahash_process_req(areq, areq->nbytes);
  1557. }
  1558. static int ahash_final(struct ahash_request *areq)
  1559. {
  1560. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1561. req_ctx->last = 1;
  1562. return ahash_process_req(areq, 0);
  1563. }
  1564. static int ahash_finup(struct ahash_request *areq)
  1565. {
  1566. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1567. req_ctx->last = 1;
  1568. return ahash_process_req(areq, areq->nbytes);
  1569. }
  1570. static int ahash_digest(struct ahash_request *areq)
  1571. {
  1572. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1573. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1574. ahash->init(areq);
  1575. req_ctx->last = 1;
  1576. return ahash_process_req(areq, areq->nbytes);
  1577. }
  1578. struct keyhash_result {
  1579. struct completion completion;
  1580. int err;
  1581. };
  1582. static void keyhash_complete(struct crypto_async_request *req, int err)
  1583. {
  1584. struct keyhash_result *res = req->data;
  1585. if (err == -EINPROGRESS)
  1586. return;
  1587. res->err = err;
  1588. complete(&res->completion);
  1589. }
  1590. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1591. u8 *hash)
  1592. {
  1593. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1594. struct scatterlist sg[1];
  1595. struct ahash_request *req;
  1596. struct keyhash_result hresult;
  1597. int ret;
  1598. init_completion(&hresult.completion);
  1599. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1600. if (!req)
  1601. return -ENOMEM;
  1602. /* Keep tfm keylen == 0 during hash of the long key */
  1603. ctx->keylen = 0;
  1604. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1605. keyhash_complete, &hresult);
  1606. sg_init_one(&sg[0], key, keylen);
  1607. ahash_request_set_crypt(req, sg, hash, keylen);
  1608. ret = crypto_ahash_digest(req);
  1609. switch (ret) {
  1610. case 0:
  1611. break;
  1612. case -EINPROGRESS:
  1613. case -EBUSY:
  1614. ret = wait_for_completion_interruptible(
  1615. &hresult.completion);
  1616. if (!ret)
  1617. ret = hresult.err;
  1618. break;
  1619. default:
  1620. break;
  1621. }
  1622. ahash_request_free(req);
  1623. return ret;
  1624. }
  1625. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1626. unsigned int keylen)
  1627. {
  1628. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1629. unsigned int blocksize =
  1630. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1631. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1632. unsigned int keysize = keylen;
  1633. u8 hash[SHA512_DIGEST_SIZE];
  1634. int ret;
  1635. if (keylen <= blocksize)
  1636. memcpy(ctx->key, key, keysize);
  1637. else {
  1638. /* Must get the hash of the long key */
  1639. ret = keyhash(tfm, key, keylen, hash);
  1640. if (ret) {
  1641. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1642. return -EINVAL;
  1643. }
  1644. keysize = digestsize;
  1645. memcpy(ctx->key, hash, digestsize);
  1646. }
  1647. ctx->keylen = keysize;
  1648. return 0;
  1649. }
  1650. struct talitos_alg_template {
  1651. u32 type;
  1652. union {
  1653. struct crypto_alg crypto;
  1654. struct ahash_alg hash;
  1655. } alg;
  1656. __be32 desc_hdr_template;
  1657. };
  1658. static struct talitos_alg_template driver_algs[] = {
  1659. /*
  1660. * AEAD algorithms. These use a single-pass ipsec_esp descriptor.
  1661. * authencesn(*,*) is also registered, although not present
  1662. * explicitly here.
  1663. */
  1664. { .type = CRYPTO_ALG_TYPE_AEAD,
  1665. .alg.crypto = {
  1666. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1667. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1668. .cra_blocksize = AES_BLOCK_SIZE,
  1669. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1670. .cra_aead = {
  1671. .ivsize = AES_BLOCK_SIZE,
  1672. .maxauthsize = SHA1_DIGEST_SIZE,
  1673. }
  1674. },
  1675. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1676. DESC_HDR_SEL0_AESU |
  1677. DESC_HDR_MODE0_AESU_CBC |
  1678. DESC_HDR_SEL1_MDEUA |
  1679. DESC_HDR_MODE1_MDEU_INIT |
  1680. DESC_HDR_MODE1_MDEU_PAD |
  1681. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1682. },
  1683. { .type = CRYPTO_ALG_TYPE_AEAD,
  1684. .alg.crypto = {
  1685. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1686. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1687. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1688. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1689. .cra_aead = {
  1690. .ivsize = DES3_EDE_BLOCK_SIZE,
  1691. .maxauthsize = SHA1_DIGEST_SIZE,
  1692. }
  1693. },
  1694. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1695. DESC_HDR_SEL0_DEU |
  1696. DESC_HDR_MODE0_DEU_CBC |
  1697. DESC_HDR_MODE0_DEU_3DES |
  1698. DESC_HDR_SEL1_MDEUA |
  1699. DESC_HDR_MODE1_MDEU_INIT |
  1700. DESC_HDR_MODE1_MDEU_PAD |
  1701. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1702. },
  1703. { .type = CRYPTO_ALG_TYPE_AEAD,
  1704. .alg.crypto = {
  1705. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1706. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1707. .cra_blocksize = AES_BLOCK_SIZE,
  1708. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1709. .cra_aead = {
  1710. .ivsize = AES_BLOCK_SIZE,
  1711. .maxauthsize = SHA224_DIGEST_SIZE,
  1712. }
  1713. },
  1714. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1715. DESC_HDR_SEL0_AESU |
  1716. DESC_HDR_MODE0_AESU_CBC |
  1717. DESC_HDR_SEL1_MDEUA |
  1718. DESC_HDR_MODE1_MDEU_INIT |
  1719. DESC_HDR_MODE1_MDEU_PAD |
  1720. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1721. },
  1722. { .type = CRYPTO_ALG_TYPE_AEAD,
  1723. .alg.crypto = {
  1724. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1725. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1726. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1727. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1728. .cra_aead = {
  1729. .ivsize = DES3_EDE_BLOCK_SIZE,
  1730. .maxauthsize = SHA224_DIGEST_SIZE,
  1731. }
  1732. },
  1733. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1734. DESC_HDR_SEL0_DEU |
  1735. DESC_HDR_MODE0_DEU_CBC |
  1736. DESC_HDR_MODE0_DEU_3DES |
  1737. DESC_HDR_SEL1_MDEUA |
  1738. DESC_HDR_MODE1_MDEU_INIT |
  1739. DESC_HDR_MODE1_MDEU_PAD |
  1740. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1741. },
  1742. { .type = CRYPTO_ALG_TYPE_AEAD,
  1743. .alg.crypto = {
  1744. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1745. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1746. .cra_blocksize = AES_BLOCK_SIZE,
  1747. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1748. .cra_aead = {
  1749. .ivsize = AES_BLOCK_SIZE,
  1750. .maxauthsize = SHA256_DIGEST_SIZE,
  1751. }
  1752. },
  1753. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1754. DESC_HDR_SEL0_AESU |
  1755. DESC_HDR_MODE0_AESU_CBC |
  1756. DESC_HDR_SEL1_MDEUA |
  1757. DESC_HDR_MODE1_MDEU_INIT |
  1758. DESC_HDR_MODE1_MDEU_PAD |
  1759. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1760. },
  1761. { .type = CRYPTO_ALG_TYPE_AEAD,
  1762. .alg.crypto = {
  1763. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1764. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1765. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1766. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1767. .cra_aead = {
  1768. .ivsize = DES3_EDE_BLOCK_SIZE,
  1769. .maxauthsize = SHA256_DIGEST_SIZE,
  1770. }
  1771. },
  1772. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1773. DESC_HDR_SEL0_DEU |
  1774. DESC_HDR_MODE0_DEU_CBC |
  1775. DESC_HDR_MODE0_DEU_3DES |
  1776. DESC_HDR_SEL1_MDEUA |
  1777. DESC_HDR_MODE1_MDEU_INIT |
  1778. DESC_HDR_MODE1_MDEU_PAD |
  1779. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1780. },
  1781. { .type = CRYPTO_ALG_TYPE_AEAD,
  1782. .alg.crypto = {
  1783. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1784. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1785. .cra_blocksize = AES_BLOCK_SIZE,
  1786. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1787. .cra_aead = {
  1788. .ivsize = AES_BLOCK_SIZE,
  1789. .maxauthsize = SHA384_DIGEST_SIZE,
  1790. }
  1791. },
  1792. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1793. DESC_HDR_SEL0_AESU |
  1794. DESC_HDR_MODE0_AESU_CBC |
  1795. DESC_HDR_SEL1_MDEUB |
  1796. DESC_HDR_MODE1_MDEU_INIT |
  1797. DESC_HDR_MODE1_MDEU_PAD |
  1798. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1799. },
  1800. { .type = CRYPTO_ALG_TYPE_AEAD,
  1801. .alg.crypto = {
  1802. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1803. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1804. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1805. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1806. .cra_aead = {
  1807. .ivsize = DES3_EDE_BLOCK_SIZE,
  1808. .maxauthsize = SHA384_DIGEST_SIZE,
  1809. }
  1810. },
  1811. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1812. DESC_HDR_SEL0_DEU |
  1813. DESC_HDR_MODE0_DEU_CBC |
  1814. DESC_HDR_MODE0_DEU_3DES |
  1815. DESC_HDR_SEL1_MDEUB |
  1816. DESC_HDR_MODE1_MDEU_INIT |
  1817. DESC_HDR_MODE1_MDEU_PAD |
  1818. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1819. },
  1820. { .type = CRYPTO_ALG_TYPE_AEAD,
  1821. .alg.crypto = {
  1822. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1823. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1824. .cra_blocksize = AES_BLOCK_SIZE,
  1825. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1826. .cra_aead = {
  1827. .ivsize = AES_BLOCK_SIZE,
  1828. .maxauthsize = SHA512_DIGEST_SIZE,
  1829. }
  1830. },
  1831. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1832. DESC_HDR_SEL0_AESU |
  1833. DESC_HDR_MODE0_AESU_CBC |
  1834. DESC_HDR_SEL1_MDEUB |
  1835. DESC_HDR_MODE1_MDEU_INIT |
  1836. DESC_HDR_MODE1_MDEU_PAD |
  1837. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1838. },
  1839. { .type = CRYPTO_ALG_TYPE_AEAD,
  1840. .alg.crypto = {
  1841. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1842. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1843. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1844. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1845. .cra_aead = {
  1846. .ivsize = DES3_EDE_BLOCK_SIZE,
  1847. .maxauthsize = SHA512_DIGEST_SIZE,
  1848. }
  1849. },
  1850. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1851. DESC_HDR_SEL0_DEU |
  1852. DESC_HDR_MODE0_DEU_CBC |
  1853. DESC_HDR_MODE0_DEU_3DES |
  1854. DESC_HDR_SEL1_MDEUB |
  1855. DESC_HDR_MODE1_MDEU_INIT |
  1856. DESC_HDR_MODE1_MDEU_PAD |
  1857. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1858. },
  1859. { .type = CRYPTO_ALG_TYPE_AEAD,
  1860. .alg.crypto = {
  1861. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1862. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1863. .cra_blocksize = AES_BLOCK_SIZE,
  1864. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1865. .cra_aead = {
  1866. .ivsize = AES_BLOCK_SIZE,
  1867. .maxauthsize = MD5_DIGEST_SIZE,
  1868. }
  1869. },
  1870. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1871. DESC_HDR_SEL0_AESU |
  1872. DESC_HDR_MODE0_AESU_CBC |
  1873. DESC_HDR_SEL1_MDEUA |
  1874. DESC_HDR_MODE1_MDEU_INIT |
  1875. DESC_HDR_MODE1_MDEU_PAD |
  1876. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1877. },
  1878. { .type = CRYPTO_ALG_TYPE_AEAD,
  1879. .alg.crypto = {
  1880. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1881. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1882. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1883. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1884. .cra_aead = {
  1885. .ivsize = DES3_EDE_BLOCK_SIZE,
  1886. .maxauthsize = MD5_DIGEST_SIZE,
  1887. }
  1888. },
  1889. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1890. DESC_HDR_SEL0_DEU |
  1891. DESC_HDR_MODE0_DEU_CBC |
  1892. DESC_HDR_MODE0_DEU_3DES |
  1893. DESC_HDR_SEL1_MDEUA |
  1894. DESC_HDR_MODE1_MDEU_INIT |
  1895. DESC_HDR_MODE1_MDEU_PAD |
  1896. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1897. },
  1898. /* ABLKCIPHER algorithms. */
  1899. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1900. .alg.crypto = {
  1901. .cra_name = "cbc(aes)",
  1902. .cra_driver_name = "cbc-aes-talitos",
  1903. .cra_blocksize = AES_BLOCK_SIZE,
  1904. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1905. CRYPTO_ALG_ASYNC,
  1906. .cra_ablkcipher = {
  1907. .min_keysize = AES_MIN_KEY_SIZE,
  1908. .max_keysize = AES_MAX_KEY_SIZE,
  1909. .ivsize = AES_BLOCK_SIZE,
  1910. }
  1911. },
  1912. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1913. DESC_HDR_SEL0_AESU |
  1914. DESC_HDR_MODE0_AESU_CBC,
  1915. },
  1916. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1917. .alg.crypto = {
  1918. .cra_name = "cbc(des3_ede)",
  1919. .cra_driver_name = "cbc-3des-talitos",
  1920. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1921. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1922. CRYPTO_ALG_ASYNC,
  1923. .cra_ablkcipher = {
  1924. .min_keysize = DES3_EDE_KEY_SIZE,
  1925. .max_keysize = DES3_EDE_KEY_SIZE,
  1926. .ivsize = DES3_EDE_BLOCK_SIZE,
  1927. }
  1928. },
  1929. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1930. DESC_HDR_SEL0_DEU |
  1931. DESC_HDR_MODE0_DEU_CBC |
  1932. DESC_HDR_MODE0_DEU_3DES,
  1933. },
  1934. /* AHASH algorithms. */
  1935. { .type = CRYPTO_ALG_TYPE_AHASH,
  1936. .alg.hash = {
  1937. .halg.digestsize = MD5_DIGEST_SIZE,
  1938. .halg.base = {
  1939. .cra_name = "md5",
  1940. .cra_driver_name = "md5-talitos",
  1941. .cra_blocksize = MD5_BLOCK_SIZE,
  1942. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1943. CRYPTO_ALG_ASYNC,
  1944. }
  1945. },
  1946. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1947. DESC_HDR_SEL0_MDEUA |
  1948. DESC_HDR_MODE0_MDEU_MD5,
  1949. },
  1950. { .type = CRYPTO_ALG_TYPE_AHASH,
  1951. .alg.hash = {
  1952. .halg.digestsize = SHA1_DIGEST_SIZE,
  1953. .halg.base = {
  1954. .cra_name = "sha1",
  1955. .cra_driver_name = "sha1-talitos",
  1956. .cra_blocksize = SHA1_BLOCK_SIZE,
  1957. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1958. CRYPTO_ALG_ASYNC,
  1959. }
  1960. },
  1961. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1962. DESC_HDR_SEL0_MDEUA |
  1963. DESC_HDR_MODE0_MDEU_SHA1,
  1964. },
  1965. { .type = CRYPTO_ALG_TYPE_AHASH,
  1966. .alg.hash = {
  1967. .halg.digestsize = SHA224_DIGEST_SIZE,
  1968. .halg.base = {
  1969. .cra_name = "sha224",
  1970. .cra_driver_name = "sha224-talitos",
  1971. .cra_blocksize = SHA224_BLOCK_SIZE,
  1972. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1973. CRYPTO_ALG_ASYNC,
  1974. }
  1975. },
  1976. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1977. DESC_HDR_SEL0_MDEUA |
  1978. DESC_HDR_MODE0_MDEU_SHA224,
  1979. },
  1980. { .type = CRYPTO_ALG_TYPE_AHASH,
  1981. .alg.hash = {
  1982. .halg.digestsize = SHA256_DIGEST_SIZE,
  1983. .halg.base = {
  1984. .cra_name = "sha256",
  1985. .cra_driver_name = "sha256-talitos",
  1986. .cra_blocksize = SHA256_BLOCK_SIZE,
  1987. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1988. CRYPTO_ALG_ASYNC,
  1989. }
  1990. },
  1991. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1992. DESC_HDR_SEL0_MDEUA |
  1993. DESC_HDR_MODE0_MDEU_SHA256,
  1994. },
  1995. { .type = CRYPTO_ALG_TYPE_AHASH,
  1996. .alg.hash = {
  1997. .halg.digestsize = SHA384_DIGEST_SIZE,
  1998. .halg.base = {
  1999. .cra_name = "sha384",
  2000. .cra_driver_name = "sha384-talitos",
  2001. .cra_blocksize = SHA384_BLOCK_SIZE,
  2002. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2003. CRYPTO_ALG_ASYNC,
  2004. }
  2005. },
  2006. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2007. DESC_HDR_SEL0_MDEUB |
  2008. DESC_HDR_MODE0_MDEUB_SHA384,
  2009. },
  2010. { .type = CRYPTO_ALG_TYPE_AHASH,
  2011. .alg.hash = {
  2012. .halg.digestsize = SHA512_DIGEST_SIZE,
  2013. .halg.base = {
  2014. .cra_name = "sha512",
  2015. .cra_driver_name = "sha512-talitos",
  2016. .cra_blocksize = SHA512_BLOCK_SIZE,
  2017. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2018. CRYPTO_ALG_ASYNC,
  2019. }
  2020. },
  2021. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2022. DESC_HDR_SEL0_MDEUB |
  2023. DESC_HDR_MODE0_MDEUB_SHA512,
  2024. },
  2025. { .type = CRYPTO_ALG_TYPE_AHASH,
  2026. .alg.hash = {
  2027. .halg.digestsize = MD5_DIGEST_SIZE,
  2028. .halg.base = {
  2029. .cra_name = "hmac(md5)",
  2030. .cra_driver_name = "hmac-md5-talitos",
  2031. .cra_blocksize = MD5_BLOCK_SIZE,
  2032. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2033. CRYPTO_ALG_ASYNC,
  2034. }
  2035. },
  2036. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2037. DESC_HDR_SEL0_MDEUA |
  2038. DESC_HDR_MODE0_MDEU_MD5,
  2039. },
  2040. { .type = CRYPTO_ALG_TYPE_AHASH,
  2041. .alg.hash = {
  2042. .halg.digestsize = SHA1_DIGEST_SIZE,
  2043. .halg.base = {
  2044. .cra_name = "hmac(sha1)",
  2045. .cra_driver_name = "hmac-sha1-talitos",
  2046. .cra_blocksize = SHA1_BLOCK_SIZE,
  2047. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2048. CRYPTO_ALG_ASYNC,
  2049. }
  2050. },
  2051. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2052. DESC_HDR_SEL0_MDEUA |
  2053. DESC_HDR_MODE0_MDEU_SHA1,
  2054. },
  2055. { .type = CRYPTO_ALG_TYPE_AHASH,
  2056. .alg.hash = {
  2057. .halg.digestsize = SHA224_DIGEST_SIZE,
  2058. .halg.base = {
  2059. .cra_name = "hmac(sha224)",
  2060. .cra_driver_name = "hmac-sha224-talitos",
  2061. .cra_blocksize = SHA224_BLOCK_SIZE,
  2062. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2063. CRYPTO_ALG_ASYNC,
  2064. }
  2065. },
  2066. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2067. DESC_HDR_SEL0_MDEUA |
  2068. DESC_HDR_MODE0_MDEU_SHA224,
  2069. },
  2070. { .type = CRYPTO_ALG_TYPE_AHASH,
  2071. .alg.hash = {
  2072. .halg.digestsize = SHA256_DIGEST_SIZE,
  2073. .halg.base = {
  2074. .cra_name = "hmac(sha256)",
  2075. .cra_driver_name = "hmac-sha256-talitos",
  2076. .cra_blocksize = SHA256_BLOCK_SIZE,
  2077. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2078. CRYPTO_ALG_ASYNC,
  2079. }
  2080. },
  2081. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2082. DESC_HDR_SEL0_MDEUA |
  2083. DESC_HDR_MODE0_MDEU_SHA256,
  2084. },
  2085. { .type = CRYPTO_ALG_TYPE_AHASH,
  2086. .alg.hash = {
  2087. .halg.digestsize = SHA384_DIGEST_SIZE,
  2088. .halg.base = {
  2089. .cra_name = "hmac(sha384)",
  2090. .cra_driver_name = "hmac-sha384-talitos",
  2091. .cra_blocksize = SHA384_BLOCK_SIZE,
  2092. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2093. CRYPTO_ALG_ASYNC,
  2094. }
  2095. },
  2096. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2097. DESC_HDR_SEL0_MDEUB |
  2098. DESC_HDR_MODE0_MDEUB_SHA384,
  2099. },
  2100. { .type = CRYPTO_ALG_TYPE_AHASH,
  2101. .alg.hash = {
  2102. .halg.digestsize = SHA512_DIGEST_SIZE,
  2103. .halg.base = {
  2104. .cra_name = "hmac(sha512)",
  2105. .cra_driver_name = "hmac-sha512-talitos",
  2106. .cra_blocksize = SHA512_BLOCK_SIZE,
  2107. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2108. CRYPTO_ALG_ASYNC,
  2109. }
  2110. },
  2111. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2112. DESC_HDR_SEL0_MDEUB |
  2113. DESC_HDR_MODE0_MDEUB_SHA512,
  2114. }
  2115. };
  2116. struct talitos_crypto_alg {
  2117. struct list_head entry;
  2118. struct device *dev;
  2119. struct talitos_alg_template algt;
  2120. };
  2121. static int talitos_cra_init(struct crypto_tfm *tfm)
  2122. {
  2123. struct crypto_alg *alg = tfm->__crt_alg;
  2124. struct talitos_crypto_alg *talitos_alg;
  2125. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2126. struct talitos_private *priv;
  2127. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2128. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2129. struct talitos_crypto_alg,
  2130. algt.alg.hash);
  2131. else
  2132. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2133. algt.alg.crypto);
  2134. /* update context with ptr to dev */
  2135. ctx->dev = talitos_alg->dev;
  2136. /* assign SEC channel to tfm in round-robin fashion */
  2137. priv = dev_get_drvdata(ctx->dev);
  2138. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2139. (priv->num_channels - 1);
  2140. /* copy descriptor header template value */
  2141. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2142. /* select done notification */
  2143. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2144. return 0;
  2145. }
  2146. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2147. {
  2148. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2149. talitos_cra_init(tfm);
  2150. /* random first IV */
  2151. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2152. return 0;
  2153. }
  2154. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2155. {
  2156. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2157. talitos_cra_init(tfm);
  2158. ctx->keylen = 0;
  2159. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2160. sizeof(struct talitos_ahash_req_ctx));
  2161. return 0;
  2162. }
  2163. /*
  2164. * given the alg's descriptor header template, determine whether descriptor
  2165. * type and primary/secondary execution units required match the hw
  2166. * capabilities description provided in the device tree node.
  2167. */
  2168. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2169. {
  2170. struct talitos_private *priv = dev_get_drvdata(dev);
  2171. int ret;
  2172. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2173. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2174. if (SECONDARY_EU(desc_hdr_template))
  2175. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2176. & priv->exec_units);
  2177. return ret;
  2178. }
  2179. static int talitos_remove(struct platform_device *ofdev)
  2180. {
  2181. struct device *dev = &ofdev->dev;
  2182. struct talitos_private *priv = dev_get_drvdata(dev);
  2183. struct talitos_crypto_alg *t_alg, *n;
  2184. int i;
  2185. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2186. switch (t_alg->algt.type) {
  2187. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2188. case CRYPTO_ALG_TYPE_AEAD:
  2189. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2190. break;
  2191. case CRYPTO_ALG_TYPE_AHASH:
  2192. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2193. break;
  2194. }
  2195. list_del(&t_alg->entry);
  2196. kfree(t_alg);
  2197. }
  2198. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2199. talitos_unregister_rng(dev);
  2200. for (i = 0; i < priv->num_channels; i++)
  2201. kfree(priv->chan[i].fifo);
  2202. kfree(priv->chan);
  2203. for (i = 0; i < 2; i++)
  2204. if (priv->irq[i]) {
  2205. free_irq(priv->irq[i], dev);
  2206. irq_dispose_mapping(priv->irq[i]);
  2207. }
  2208. tasklet_kill(&priv->done_task[0]);
  2209. if (priv->irq[1])
  2210. tasklet_kill(&priv->done_task[1]);
  2211. iounmap(priv->reg);
  2212. dev_set_drvdata(dev, NULL);
  2213. kfree(priv);
  2214. return 0;
  2215. }
  2216. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2217. struct talitos_alg_template
  2218. *template)
  2219. {
  2220. struct talitos_private *priv = dev_get_drvdata(dev);
  2221. struct talitos_crypto_alg *t_alg;
  2222. struct crypto_alg *alg;
  2223. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2224. if (!t_alg)
  2225. return ERR_PTR(-ENOMEM);
  2226. t_alg->algt = *template;
  2227. switch (t_alg->algt.type) {
  2228. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2229. alg = &t_alg->algt.alg.crypto;
  2230. alg->cra_init = talitos_cra_init;
  2231. alg->cra_type = &crypto_ablkcipher_type;
  2232. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2233. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2234. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2235. alg->cra_ablkcipher.geniv = "eseqiv";
  2236. break;
  2237. case CRYPTO_ALG_TYPE_AEAD:
  2238. alg = &t_alg->algt.alg.crypto;
  2239. alg->cra_init = talitos_cra_init_aead;
  2240. alg->cra_type = &crypto_aead_type;
  2241. alg->cra_aead.setkey = aead_setkey;
  2242. alg->cra_aead.setauthsize = aead_setauthsize;
  2243. alg->cra_aead.encrypt = aead_encrypt;
  2244. alg->cra_aead.decrypt = aead_decrypt;
  2245. alg->cra_aead.givencrypt = aead_givencrypt;
  2246. alg->cra_aead.geniv = "<built-in>";
  2247. break;
  2248. case CRYPTO_ALG_TYPE_AHASH:
  2249. alg = &t_alg->algt.alg.hash.halg.base;
  2250. alg->cra_init = talitos_cra_init_ahash;
  2251. alg->cra_type = &crypto_ahash_type;
  2252. t_alg->algt.alg.hash.init = ahash_init;
  2253. t_alg->algt.alg.hash.update = ahash_update;
  2254. t_alg->algt.alg.hash.final = ahash_final;
  2255. t_alg->algt.alg.hash.finup = ahash_finup;
  2256. t_alg->algt.alg.hash.digest = ahash_digest;
  2257. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2258. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2259. !strncmp(alg->cra_name, "hmac", 4)) {
  2260. kfree(t_alg);
  2261. return ERR_PTR(-ENOTSUPP);
  2262. }
  2263. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2264. (!strcmp(alg->cra_name, "sha224") ||
  2265. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2266. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2267. t_alg->algt.desc_hdr_template =
  2268. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2269. DESC_HDR_SEL0_MDEUA |
  2270. DESC_HDR_MODE0_MDEU_SHA256;
  2271. }
  2272. break;
  2273. default:
  2274. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2275. return ERR_PTR(-EINVAL);
  2276. }
  2277. alg->cra_module = THIS_MODULE;
  2278. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2279. alg->cra_alignmask = 0;
  2280. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2281. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2282. t_alg->dev = dev;
  2283. return t_alg;
  2284. }
  2285. static int talitos_probe_irq(struct platform_device *ofdev)
  2286. {
  2287. struct device *dev = &ofdev->dev;
  2288. struct device_node *np = ofdev->dev.of_node;
  2289. struct talitos_private *priv = dev_get_drvdata(dev);
  2290. int err;
  2291. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2292. if (!priv->irq[0]) {
  2293. dev_err(dev, "failed to map irq\n");
  2294. return -EINVAL;
  2295. }
  2296. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2297. /* get the primary irq line */
  2298. if (!priv->irq[1]) {
  2299. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2300. dev_driver_string(dev), dev);
  2301. goto primary_out;
  2302. }
  2303. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2304. dev_driver_string(dev), dev);
  2305. if (err)
  2306. goto primary_out;
  2307. /* get the secondary irq line */
  2308. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2309. dev_driver_string(dev), dev);
  2310. if (err) {
  2311. dev_err(dev, "failed to request secondary irq\n");
  2312. irq_dispose_mapping(priv->irq[1]);
  2313. priv->irq[1] = 0;
  2314. }
  2315. return err;
  2316. primary_out:
  2317. if (err) {
  2318. dev_err(dev, "failed to request primary irq\n");
  2319. irq_dispose_mapping(priv->irq[0]);
  2320. priv->irq[0] = 0;
  2321. }
  2322. return err;
  2323. }
  2324. static int talitos_probe(struct platform_device *ofdev)
  2325. {
  2326. struct device *dev = &ofdev->dev;
  2327. struct device_node *np = ofdev->dev.of_node;
  2328. struct talitos_private *priv;
  2329. const unsigned int *prop;
  2330. int i, err;
  2331. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2332. if (!priv)
  2333. return -ENOMEM;
  2334. dev_set_drvdata(dev, priv);
  2335. priv->ofdev = ofdev;
  2336. spin_lock_init(&priv->reg_lock);
  2337. err = talitos_probe_irq(ofdev);
  2338. if (err)
  2339. goto err_out;
  2340. if (!priv->irq[1]) {
  2341. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2342. (unsigned long)dev);
  2343. } else {
  2344. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2345. (unsigned long)dev);
  2346. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2347. (unsigned long)dev);
  2348. }
  2349. INIT_LIST_HEAD(&priv->alg_list);
  2350. priv->reg = of_iomap(np, 0);
  2351. if (!priv->reg) {
  2352. dev_err(dev, "failed to of_iomap\n");
  2353. err = -ENOMEM;
  2354. goto err_out;
  2355. }
  2356. /* get SEC version capabilities from device tree */
  2357. prop = of_get_property(np, "fsl,num-channels", NULL);
  2358. if (prop)
  2359. priv->num_channels = *prop;
  2360. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2361. if (prop)
  2362. priv->chfifo_len = *prop;
  2363. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2364. if (prop)
  2365. priv->exec_units = *prop;
  2366. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2367. if (prop)
  2368. priv->desc_types = *prop;
  2369. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2370. !priv->exec_units || !priv->desc_types) {
  2371. dev_err(dev, "invalid property data in device tree node\n");
  2372. err = -EINVAL;
  2373. goto err_out;
  2374. }
  2375. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2376. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2377. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2378. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2379. TALITOS_FTR_SHA224_HWINIT |
  2380. TALITOS_FTR_HMAC_OK;
  2381. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2382. priv->num_channels, GFP_KERNEL);
  2383. if (!priv->chan) {
  2384. dev_err(dev, "failed to allocate channel management space\n");
  2385. err = -ENOMEM;
  2386. goto err_out;
  2387. }
  2388. for (i = 0; i < priv->num_channels; i++) {
  2389. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2390. if (!priv->irq[1] || !(i & 1))
  2391. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2392. }
  2393. for (i = 0; i < priv->num_channels; i++) {
  2394. spin_lock_init(&priv->chan[i].head_lock);
  2395. spin_lock_init(&priv->chan[i].tail_lock);
  2396. }
  2397. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2398. for (i = 0; i < priv->num_channels; i++) {
  2399. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2400. priv->fifo_len, GFP_KERNEL);
  2401. if (!priv->chan[i].fifo) {
  2402. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2403. err = -ENOMEM;
  2404. goto err_out;
  2405. }
  2406. }
  2407. for (i = 0; i < priv->num_channels; i++)
  2408. atomic_set(&priv->chan[i].submit_count,
  2409. -(priv->chfifo_len - 1));
  2410. dma_set_mask(dev, DMA_BIT_MASK(36));
  2411. /* reset and initialize the h/w */
  2412. err = init_device(dev);
  2413. if (err) {
  2414. dev_err(dev, "failed to initialize device\n");
  2415. goto err_out;
  2416. }
  2417. /* register the RNG, if available */
  2418. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2419. err = talitos_register_rng(dev);
  2420. if (err) {
  2421. dev_err(dev, "failed to register hwrng: %d\n", err);
  2422. goto err_out;
  2423. } else
  2424. dev_info(dev, "hwrng\n");
  2425. }
  2426. /* register crypto algorithms the device supports */
  2427. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2428. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2429. struct talitos_crypto_alg *t_alg;
  2430. char *name = NULL;
  2431. bool authenc = false;
  2432. authencesn:
  2433. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2434. if (IS_ERR(t_alg)) {
  2435. err = PTR_ERR(t_alg);
  2436. if (err == -ENOTSUPP)
  2437. continue;
  2438. goto err_out;
  2439. }
  2440. switch (t_alg->algt.type) {
  2441. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2442. case CRYPTO_ALG_TYPE_AEAD:
  2443. err = crypto_register_alg(
  2444. &t_alg->algt.alg.crypto);
  2445. name = t_alg->algt.alg.crypto.cra_driver_name;
  2446. authenc = authenc ? !authenc :
  2447. !(bool)memcmp(name, "authenc", 7);
  2448. break;
  2449. case CRYPTO_ALG_TYPE_AHASH:
  2450. err = crypto_register_ahash(
  2451. &t_alg->algt.alg.hash);
  2452. name =
  2453. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2454. break;
  2455. }
  2456. if (err) {
  2457. dev_err(dev, "%s alg registration failed\n",
  2458. name);
  2459. kfree(t_alg);
  2460. } else {
  2461. list_add_tail(&t_alg->entry, &priv->alg_list);
  2462. if (authenc) {
  2463. struct crypto_alg *alg =
  2464. &driver_algs[i].alg.crypto;
  2465. name = alg->cra_name;
  2466. memmove(name + 10, name + 7,
  2467. strlen(name) - 7);
  2468. memcpy(name + 7, "esn", 3);
  2469. name = alg->cra_driver_name;
  2470. memmove(name + 10, name + 7,
  2471. strlen(name) - 7);
  2472. memcpy(name + 7, "esn", 3);
  2473. goto authencesn;
  2474. }
  2475. }
  2476. }
  2477. }
  2478. if (!list_empty(&priv->alg_list))
  2479. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2480. (char *)of_get_property(np, "compatible", NULL));
  2481. return 0;
  2482. err_out:
  2483. talitos_remove(ofdev);
  2484. return err;
  2485. }
  2486. static const struct of_device_id talitos_match[] = {
  2487. {
  2488. .compatible = "fsl,sec2.0",
  2489. },
  2490. {},
  2491. };
  2492. MODULE_DEVICE_TABLE(of, talitos_match);
  2493. static struct platform_driver talitos_driver = {
  2494. .driver = {
  2495. .name = "talitos",
  2496. .owner = THIS_MODULE,
  2497. .of_match_table = talitos_match,
  2498. },
  2499. .probe = talitos_probe,
  2500. .remove = talitos_remove,
  2501. };
  2502. module_platform_driver(talitos_driver);
  2503. MODULE_LICENSE("GPL");
  2504. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2505. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");