driver_chipcommon_pmu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, 2011, Broadcom Corporation
  7. * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de>
  8. *
  9. * Licensed under the GNU/GPL. See COPYING for details.
  10. */
  11. #include "bcma_private.h"
  12. #include <linux/export.h>
  13. #include <linux/bcma/bcma.h>
  14. static u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  15. {
  16. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  17. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  18. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  19. }
  20. void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
  21. {
  22. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  23. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  24. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  25. }
  26. EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
  27. void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  28. u32 set)
  29. {
  30. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  31. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  32. bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
  33. }
  34. EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
  35. void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  36. u32 offset, u32 mask, u32 set)
  37. {
  38. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  39. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  40. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
  41. }
  42. EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
  43. void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  44. u32 set)
  45. {
  46. bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
  47. bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
  48. bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
  49. }
  50. EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
  51. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  52. {
  53. struct bcma_bus *bus = cc->core->bus;
  54. u32 min_msk = 0, max_msk = 0;
  55. switch (bus->chipinfo.id) {
  56. case BCMA_CHIP_ID_BCM4313:
  57. min_msk = 0x200D;
  58. max_msk = 0xFFFF;
  59. break;
  60. default:
  61. bcma_debug(bus, "PMU resource config unknown or not needed for device 0x%04X\n",
  62. bus->chipinfo.id);
  63. }
  64. /* Set the resource masks. */
  65. if (min_msk)
  66. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  67. if (max_msk)
  68. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  69. /*
  70. * Add some delay; allow resources to come up and settle.
  71. * Delay is required for SoC (early init).
  72. */
  73. mdelay(2);
  74. }
  75. /* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
  76. void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
  77. {
  78. struct bcma_bus *bus = cc->core->bus;
  79. u32 val;
  80. val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
  81. if (enable) {
  82. val |= BCMA_CHIPCTL_4331_EXTPA_EN;
  83. if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
  84. val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  85. else if (bus->chipinfo.rev > 0)
  86. val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
  87. } else {
  88. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
  89. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
  90. val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  91. }
  92. bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
  93. }
  94. static void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  95. {
  96. struct bcma_bus *bus = cc->core->bus;
  97. switch (bus->chipinfo.id) {
  98. case BCMA_CHIP_ID_BCM4313:
  99. /* enable 12 mA drive strenth for 4313 and set chipControl
  100. register bit 1 */
  101. bcma_chipco_chipctl_maskset(cc, 0,
  102. ~BCMA_CCTRL_4313_12MA_LED_DRIVE,
  103. BCMA_CCTRL_4313_12MA_LED_DRIVE);
  104. break;
  105. case BCMA_CHIP_ID_BCM4331:
  106. case BCMA_CHIP_ID_BCM43431:
  107. /* Ext PA lines must be enabled for tx on BCM4331 */
  108. bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
  109. break;
  110. case BCMA_CHIP_ID_BCM43224:
  111. case BCMA_CHIP_ID_BCM43421:
  112. /* enable 12 mA drive strenth for 43224 and set chipControl
  113. register bit 15 */
  114. if (bus->chipinfo.rev == 0) {
  115. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL,
  116. ~BCMA_CCTRL_43224_GPIO_TOGGLE,
  117. BCMA_CCTRL_43224_GPIO_TOGGLE);
  118. bcma_chipco_chipctl_maskset(cc, 0,
  119. ~BCMA_CCTRL_43224A0_12MA_LED_DRIVE,
  120. BCMA_CCTRL_43224A0_12MA_LED_DRIVE);
  121. } else {
  122. bcma_chipco_chipctl_maskset(cc, 0,
  123. ~BCMA_CCTRL_43224B0_12MA_LED_DRIVE,
  124. BCMA_CCTRL_43224B0_12MA_LED_DRIVE);
  125. }
  126. break;
  127. default:
  128. bcma_debug(bus, "Workarounds unknown or not needed for device 0x%04X\n",
  129. bus->chipinfo.id);
  130. }
  131. }
  132. void bcma_pmu_init(struct bcma_drv_cc *cc)
  133. {
  134. u32 pmucap;
  135. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  136. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  137. bcma_debug(cc->core->bus, "Found rev %u PMU (capabilities 0x%08X)\n",
  138. cc->pmu.rev, pmucap);
  139. if (cc->pmu.rev == 1)
  140. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  141. ~BCMA_CC_PMU_CTL_NOILPONW);
  142. else
  143. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  144. BCMA_CC_PMU_CTL_NOILPONW);
  145. bcma_pmu_resources_init(cc);
  146. bcma_pmu_workarounds(cc);
  147. }
  148. u32 bcma_pmu_alp_clock(struct bcma_drv_cc *cc)
  149. {
  150. struct bcma_bus *bus = cc->core->bus;
  151. switch (bus->chipinfo.id) {
  152. case BCMA_CHIP_ID_BCM4716:
  153. case BCMA_CHIP_ID_BCM4748:
  154. case BCMA_CHIP_ID_BCM47162:
  155. case BCMA_CHIP_ID_BCM4313:
  156. case BCMA_CHIP_ID_BCM5357:
  157. case BCMA_CHIP_ID_BCM4749:
  158. case BCMA_CHIP_ID_BCM53572:
  159. /* always 20Mhz */
  160. return 20000 * 1000;
  161. case BCMA_CHIP_ID_BCM5356:
  162. case BCMA_CHIP_ID_BCM4706:
  163. /* always 25Mhz */
  164. return 25000 * 1000;
  165. default:
  166. bcma_warn(bus, "No ALP clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
  167. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  168. }
  169. return BCMA_CC_PMU_ALP_CLOCK;
  170. }
  171. /* Find the output of the "m" pll divider given pll controls that start with
  172. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  173. */
  174. static u32 bcma_pmu_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  175. {
  176. u32 tmp, div, ndiv, p1, p2, fc;
  177. struct bcma_bus *bus = cc->core->bus;
  178. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  179. BUG_ON(!m || m > 4);
  180. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
  181. bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) {
  182. /* Detect failure in clock setting */
  183. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  184. if (tmp & 0x40000)
  185. return 133 * 1000000;
  186. }
  187. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  188. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  189. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  190. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  191. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  192. BCMA_CC_PPL_MDIV_MASK;
  193. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  194. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  195. /* Do calculation in Mhz */
  196. fc = bcma_pmu_alp_clock(cc) / 1000000;
  197. fc = (p1 * ndiv * fc) / p2;
  198. /* Return clock in Hertz */
  199. return (fc / div) * 1000000;
  200. }
  201. static u32 bcma_pmu_clock_bcm4706(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  202. {
  203. u32 tmp, ndiv, p1div, p2div;
  204. u32 clock;
  205. BUG_ON(!m || m > 4);
  206. /* Get N, P1 and P2 dividers to determine CPU clock */
  207. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PMU6_4706_PROCPLL_OFF);
  208. ndiv = (tmp & BCMA_CC_PMU6_4706_PROC_NDIV_INT_MASK)
  209. >> BCMA_CC_PMU6_4706_PROC_NDIV_INT_SHIFT;
  210. p1div = (tmp & BCMA_CC_PMU6_4706_PROC_P1DIV_MASK)
  211. >> BCMA_CC_PMU6_4706_PROC_P1DIV_SHIFT;
  212. p2div = (tmp & BCMA_CC_PMU6_4706_PROC_P2DIV_MASK)
  213. >> BCMA_CC_PMU6_4706_PROC_P2DIV_SHIFT;
  214. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  215. if (tmp & BCMA_CC_CHIPST_4706_PKG_OPTION)
  216. /* Low cost bonding: Fixed reference clock 25MHz and m = 4 */
  217. clock = (25000000 / 4) * ndiv * p2div / p1div;
  218. else
  219. /* Fixed reference clock 25MHz and m = 2 */
  220. clock = (25000000 / 2) * ndiv * p2div / p1div;
  221. if (m == BCMA_CC_PMU5_MAINPLL_SSB)
  222. clock = clock / 4;
  223. return clock;
  224. }
  225. /* query bus clock frequency for PMU-enabled chipcommon */
  226. static u32 bcma_pmu_get_clockcontrol(struct bcma_drv_cc *cc)
  227. {
  228. struct bcma_bus *bus = cc->core->bus;
  229. switch (bus->chipinfo.id) {
  230. case BCMA_CHIP_ID_BCM4716:
  231. case BCMA_CHIP_ID_BCM4748:
  232. case BCMA_CHIP_ID_BCM47162:
  233. return bcma_pmu_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  234. BCMA_CC_PMU5_MAINPLL_SSB);
  235. case BCMA_CHIP_ID_BCM5356:
  236. return bcma_pmu_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  237. BCMA_CC_PMU5_MAINPLL_SSB);
  238. case BCMA_CHIP_ID_BCM5357:
  239. case BCMA_CHIP_ID_BCM4749:
  240. return bcma_pmu_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  241. BCMA_CC_PMU5_MAINPLL_SSB);
  242. case BCMA_CHIP_ID_BCM4706:
  243. return bcma_pmu_clock_bcm4706(cc, BCMA_CC_PMU4706_MAINPLL_PLL0,
  244. BCMA_CC_PMU5_MAINPLL_SSB);
  245. case BCMA_CHIP_ID_BCM53572:
  246. return 75000000;
  247. default:
  248. bcma_warn(bus, "No backplane clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
  249. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  250. }
  251. return BCMA_CC_PMU_HT_CLOCK;
  252. }
  253. /* query cpu clock frequency for PMU-enabled chipcommon */
  254. u32 bcma_pmu_get_clockcpu(struct bcma_drv_cc *cc)
  255. {
  256. struct bcma_bus *bus = cc->core->bus;
  257. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53572)
  258. return 300000000;
  259. if (cc->pmu.rev >= 5) {
  260. u32 pll;
  261. switch (bus->chipinfo.id) {
  262. case BCMA_CHIP_ID_BCM4706:
  263. return bcma_pmu_clock_bcm4706(cc,
  264. BCMA_CC_PMU4706_MAINPLL_PLL0,
  265. BCMA_CC_PMU5_MAINPLL_CPU);
  266. case BCMA_CHIP_ID_BCM5356:
  267. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  268. break;
  269. case BCMA_CHIP_ID_BCM5357:
  270. case BCMA_CHIP_ID_BCM4749:
  271. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  272. break;
  273. default:
  274. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  275. break;
  276. }
  277. return bcma_pmu_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  278. }
  279. return bcma_pmu_get_clockcontrol(cc);
  280. }
  281. static void bcma_pmu_spuravoid_pll_write(struct bcma_drv_cc *cc, u32 offset,
  282. u32 value)
  283. {
  284. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  285. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  286. }
  287. void bcma_pmu_spuravoid_pllupdate(struct bcma_drv_cc *cc, int spuravoid)
  288. {
  289. u32 tmp = 0;
  290. u8 phypll_offset = 0;
  291. u8 bcm5357_bcm43236_p1div[] = {0x1, 0x5, 0x5};
  292. u8 bcm5357_bcm43236_ndiv[] = {0x30, 0xf6, 0xfc};
  293. struct bcma_bus *bus = cc->core->bus;
  294. switch (bus->chipinfo.id) {
  295. case BCMA_CHIP_ID_BCM5357:
  296. case BCMA_CHIP_ID_BCM4749:
  297. case BCMA_CHIP_ID_BCM53572:
  298. /* 5357[ab]0, 43236[ab]0, and 6362b0 */
  299. /* BCM5357 needs to touch PLL1_PLLCTL[02],
  300. so offset PLL0_PLLCTL[02] by 6 */
  301. phypll_offset = (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
  302. bus->chipinfo.id == BCMA_CHIP_ID_BCM4749 ||
  303. bus->chipinfo.id == BCMA_CHIP_ID_BCM53572) ? 6 : 0;
  304. /* RMW only the P1 divider */
  305. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
  306. BCMA_CC_PMU_PLL_CTL0 + phypll_offset);
  307. tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  308. tmp &= (~(BCMA_CC_PMU1_PLL0_PC0_P1DIV_MASK));
  309. tmp |= (bcm5357_bcm43236_p1div[spuravoid] << BCMA_CC_PMU1_PLL0_PC0_P1DIV_SHIFT);
  310. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
  311. /* RMW only the int feedback divider */
  312. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
  313. BCMA_CC_PMU_PLL_CTL2 + phypll_offset);
  314. tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  315. tmp &= ~(BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_MASK);
  316. tmp |= (bcm5357_bcm43236_ndiv[spuravoid]) << BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_SHIFT;
  317. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
  318. tmp = 1 << 10;
  319. break;
  320. case BCMA_CHIP_ID_BCM4331:
  321. case BCMA_CHIP_ID_BCM43431:
  322. if (spuravoid == 2) {
  323. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  324. 0x11500014);
  325. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  326. 0x0FC00a08);
  327. } else if (spuravoid == 1) {
  328. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  329. 0x11500014);
  330. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  331. 0x0F600a08);
  332. } else {
  333. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  334. 0x11100014);
  335. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  336. 0x03000a08);
  337. }
  338. tmp = 1 << 10;
  339. break;
  340. case BCMA_CHIP_ID_BCM43224:
  341. case BCMA_CHIP_ID_BCM43225:
  342. case BCMA_CHIP_ID_BCM43421:
  343. if (spuravoid == 1) {
  344. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  345. 0x11500010);
  346. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  347. 0x000C0C06);
  348. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  349. 0x0F600a08);
  350. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  351. 0x00000000);
  352. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  353. 0x2001E920);
  354. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  355. 0x88888815);
  356. } else {
  357. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  358. 0x11100010);
  359. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  360. 0x000c0c06);
  361. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  362. 0x03000a08);
  363. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  364. 0x00000000);
  365. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  366. 0x200005c0);
  367. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  368. 0x88888815);
  369. }
  370. tmp = 1 << 10;
  371. break;
  372. case BCMA_CHIP_ID_BCM4716:
  373. case BCMA_CHIP_ID_BCM4748:
  374. case BCMA_CHIP_ID_BCM47162:
  375. if (spuravoid == 1) {
  376. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  377. 0x11500060);
  378. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  379. 0x080C0C06);
  380. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  381. 0x0F600000);
  382. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  383. 0x00000000);
  384. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  385. 0x2001E924);
  386. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  387. 0x88888815);
  388. } else {
  389. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  390. 0x11100060);
  391. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  392. 0x080c0c06);
  393. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  394. 0x03000000);
  395. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  396. 0x00000000);
  397. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  398. 0x200005c0);
  399. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  400. 0x88888815);
  401. }
  402. tmp = 3 << 9;
  403. break;
  404. case BCMA_CHIP_ID_BCM43227:
  405. case BCMA_CHIP_ID_BCM43228:
  406. case BCMA_CHIP_ID_BCM43428:
  407. /* LCNXN */
  408. /* PLL Settings for spur avoidance on/off mode,
  409. no on2 support for 43228A0 */
  410. if (spuravoid == 1) {
  411. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  412. 0x01100014);
  413. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  414. 0x040C0C06);
  415. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  416. 0x03140A08);
  417. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  418. 0x00333333);
  419. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  420. 0x202C2820);
  421. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  422. 0x88888815);
  423. } else {
  424. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  425. 0x11100014);
  426. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  427. 0x040c0c06);
  428. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  429. 0x03000a08);
  430. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  431. 0x00000000);
  432. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  433. 0x200005c0);
  434. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  435. 0x88888815);
  436. }
  437. tmp = 1 << 10;
  438. break;
  439. default:
  440. bcma_err(bus, "Unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
  441. bus->chipinfo.id);
  442. break;
  443. }
  444. tmp |= bcma_cc_read32(cc, BCMA_CC_PMU_CTL);
  445. bcma_cc_write32(cc, BCMA_CC_PMU_CTL, tmp);
  446. }
  447. EXPORT_SYMBOL_GPL(bcma_pmu_spuravoid_pllupdate);