vmx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. #ifndef VMX_H
  2. #define VMX_H
  3. /*
  4. * vmx.h: VMX Architecture related definitions
  5. * Copyright (c) 2004, Intel Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  18. * Place - Suite 330, Boston, MA 02111-1307 USA.
  19. *
  20. * A few random additions are:
  21. * Copyright (C) 2006 Qumranet
  22. * Avi Kivity <avi@qumranet.com>
  23. * Yaniv Kamay <yaniv@qumranet.com>
  24. *
  25. */
  26. #define VMX_EXIT_REASONS_FAILED_VMENTRY 0x80000000
  27. #define EXIT_REASON_EXCEPTION_NMI 0
  28. #define EXIT_REASON_EXTERNAL_INTERRUPT 1
  29. #define EXIT_REASON_TRIPLE_FAULT 2
  30. #define EXIT_REASON_PENDING_INTERRUPT 7
  31. #define EXIT_REASON_NMI_WINDOW 8
  32. #define EXIT_REASON_TASK_SWITCH 9
  33. #define EXIT_REASON_CPUID 10
  34. #define EXIT_REASON_HLT 12
  35. #define EXIT_REASON_INVD 13
  36. #define EXIT_REASON_INVLPG 14
  37. #define EXIT_REASON_RDPMC 15
  38. #define EXIT_REASON_RDTSC 16
  39. #define EXIT_REASON_VMCALL 18
  40. #define EXIT_REASON_VMCLEAR 19
  41. #define EXIT_REASON_VMLAUNCH 20
  42. #define EXIT_REASON_VMPTRLD 21
  43. #define EXIT_REASON_VMPTRST 22
  44. #define EXIT_REASON_VMREAD 23
  45. #define EXIT_REASON_VMRESUME 24
  46. #define EXIT_REASON_VMWRITE 25
  47. #define EXIT_REASON_VMOFF 26
  48. #define EXIT_REASON_VMON 27
  49. #define EXIT_REASON_CR_ACCESS 28
  50. #define EXIT_REASON_DR_ACCESS 29
  51. #define EXIT_REASON_IO_INSTRUCTION 30
  52. #define EXIT_REASON_MSR_READ 31
  53. #define EXIT_REASON_MSR_WRITE 32
  54. #define EXIT_REASON_INVALID_STATE 33
  55. #define EXIT_REASON_MWAIT_INSTRUCTION 36
  56. #define EXIT_REASON_MONITOR_INSTRUCTION 39
  57. #define EXIT_REASON_PAUSE_INSTRUCTION 40
  58. #define EXIT_REASON_MCE_DURING_VMENTRY 41
  59. #define EXIT_REASON_TPR_BELOW_THRESHOLD 43
  60. #define EXIT_REASON_APIC_ACCESS 44
  61. #define EXIT_REASON_EPT_VIOLATION 48
  62. #define EXIT_REASON_EPT_MISCONFIG 49
  63. #define EXIT_REASON_WBINVD 54
  64. #define EXIT_REASON_XSETBV 55
  65. #define EXIT_REASON_INVPCID 58
  66. #define VMX_EXIT_REASONS \
  67. { EXIT_REASON_EXCEPTION_NMI, "EXCEPTION_NMI" }, \
  68. { EXIT_REASON_EXTERNAL_INTERRUPT, "EXTERNAL_INTERRUPT" }, \
  69. { EXIT_REASON_TRIPLE_FAULT, "TRIPLE_FAULT" }, \
  70. { EXIT_REASON_PENDING_INTERRUPT, "PENDING_INTERRUPT" }, \
  71. { EXIT_REASON_NMI_WINDOW, "NMI_WINDOW" }, \
  72. { EXIT_REASON_TASK_SWITCH, "TASK_SWITCH" }, \
  73. { EXIT_REASON_CPUID, "CPUID" }, \
  74. { EXIT_REASON_HLT, "HLT" }, \
  75. { EXIT_REASON_INVLPG, "INVLPG" }, \
  76. { EXIT_REASON_RDPMC, "RDPMC" }, \
  77. { EXIT_REASON_RDTSC, "RDTSC" }, \
  78. { EXIT_REASON_VMCALL, "VMCALL" }, \
  79. { EXIT_REASON_VMCLEAR, "VMCLEAR" }, \
  80. { EXIT_REASON_VMLAUNCH, "VMLAUNCH" }, \
  81. { EXIT_REASON_VMPTRLD, "VMPTRLD" }, \
  82. { EXIT_REASON_VMPTRST, "VMPTRST" }, \
  83. { EXIT_REASON_VMREAD, "VMREAD" }, \
  84. { EXIT_REASON_VMRESUME, "VMRESUME" }, \
  85. { EXIT_REASON_VMWRITE, "VMWRITE" }, \
  86. { EXIT_REASON_VMOFF, "VMOFF" }, \
  87. { EXIT_REASON_VMON, "VMON" }, \
  88. { EXIT_REASON_CR_ACCESS, "CR_ACCESS" }, \
  89. { EXIT_REASON_DR_ACCESS, "DR_ACCESS" }, \
  90. { EXIT_REASON_IO_INSTRUCTION, "IO_INSTRUCTION" }, \
  91. { EXIT_REASON_MSR_READ, "MSR_READ" }, \
  92. { EXIT_REASON_MSR_WRITE, "MSR_WRITE" }, \
  93. { EXIT_REASON_MWAIT_INSTRUCTION, "MWAIT_INSTRUCTION" }, \
  94. { EXIT_REASON_MONITOR_INSTRUCTION, "MONITOR_INSTRUCTION" }, \
  95. { EXIT_REASON_PAUSE_INSTRUCTION, "PAUSE_INSTRUCTION" }, \
  96. { EXIT_REASON_MCE_DURING_VMENTRY, "MCE_DURING_VMENTRY" }, \
  97. { EXIT_REASON_TPR_BELOW_THRESHOLD, "TPR_BELOW_THRESHOLD" }, \
  98. { EXIT_REASON_APIC_ACCESS, "APIC_ACCESS" }, \
  99. { EXIT_REASON_EPT_VIOLATION, "EPT_VIOLATION" }, \
  100. { EXIT_REASON_EPT_MISCONFIG, "EPT_MISCONFIG" }, \
  101. { EXIT_REASON_WBINVD, "WBINVD" }
  102. #ifdef __KERNEL__
  103. #include <linux/types.h>
  104. /*
  105. * Definitions of Primary Processor-Based VM-Execution Controls.
  106. */
  107. #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004
  108. #define CPU_BASED_USE_TSC_OFFSETING 0x00000008
  109. #define CPU_BASED_HLT_EXITING 0x00000080
  110. #define CPU_BASED_INVLPG_EXITING 0x00000200
  111. #define CPU_BASED_MWAIT_EXITING 0x00000400
  112. #define CPU_BASED_RDPMC_EXITING 0x00000800
  113. #define CPU_BASED_RDTSC_EXITING 0x00001000
  114. #define CPU_BASED_CR3_LOAD_EXITING 0x00008000
  115. #define CPU_BASED_CR3_STORE_EXITING 0x00010000
  116. #define CPU_BASED_CR8_LOAD_EXITING 0x00080000
  117. #define CPU_BASED_CR8_STORE_EXITING 0x00100000
  118. #define CPU_BASED_TPR_SHADOW 0x00200000
  119. #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000
  120. #define CPU_BASED_MOV_DR_EXITING 0x00800000
  121. #define CPU_BASED_UNCOND_IO_EXITING 0x01000000
  122. #define CPU_BASED_USE_IO_BITMAPS 0x02000000
  123. #define CPU_BASED_USE_MSR_BITMAPS 0x10000000
  124. #define CPU_BASED_MONITOR_EXITING 0x20000000
  125. #define CPU_BASED_PAUSE_EXITING 0x40000000
  126. #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000
  127. /*
  128. * Definitions of Secondary Processor-Based VM-Execution Controls.
  129. */
  130. #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001
  131. #define SECONDARY_EXEC_ENABLE_EPT 0x00000002
  132. #define SECONDARY_EXEC_RDTSCP 0x00000008
  133. #define SECONDARY_EXEC_ENABLE_VPID 0x00000020
  134. #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040
  135. #define SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080
  136. #define SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400
  137. #define SECONDARY_EXEC_ENABLE_INVPCID 0x00001000
  138. #define PIN_BASED_EXT_INTR_MASK 0x00000001
  139. #define PIN_BASED_NMI_EXITING 0x00000008
  140. #define PIN_BASED_VIRTUAL_NMIS 0x00000020
  141. #define VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000002
  142. #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200
  143. #define VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000
  144. #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000
  145. #define VM_EXIT_SAVE_IA32_PAT 0x00040000
  146. #define VM_EXIT_LOAD_IA32_PAT 0x00080000
  147. #define VM_EXIT_SAVE_IA32_EFER 0x00100000
  148. #define VM_EXIT_LOAD_IA32_EFER 0x00200000
  149. #define VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000
  150. #define VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000002
  151. #define VM_ENTRY_IA32E_MODE 0x00000200
  152. #define VM_ENTRY_SMM 0x00000400
  153. #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800
  154. #define VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000
  155. #define VM_ENTRY_LOAD_IA32_PAT 0x00004000
  156. #define VM_ENTRY_LOAD_IA32_EFER 0x00008000
  157. /* VMCS Encodings */
  158. enum vmcs_field {
  159. VIRTUAL_PROCESSOR_ID = 0x00000000,
  160. GUEST_ES_SELECTOR = 0x00000800,
  161. GUEST_CS_SELECTOR = 0x00000802,
  162. GUEST_SS_SELECTOR = 0x00000804,
  163. GUEST_DS_SELECTOR = 0x00000806,
  164. GUEST_FS_SELECTOR = 0x00000808,
  165. GUEST_GS_SELECTOR = 0x0000080a,
  166. GUEST_LDTR_SELECTOR = 0x0000080c,
  167. GUEST_TR_SELECTOR = 0x0000080e,
  168. HOST_ES_SELECTOR = 0x00000c00,
  169. HOST_CS_SELECTOR = 0x00000c02,
  170. HOST_SS_SELECTOR = 0x00000c04,
  171. HOST_DS_SELECTOR = 0x00000c06,
  172. HOST_FS_SELECTOR = 0x00000c08,
  173. HOST_GS_SELECTOR = 0x00000c0a,
  174. HOST_TR_SELECTOR = 0x00000c0c,
  175. IO_BITMAP_A = 0x00002000,
  176. IO_BITMAP_A_HIGH = 0x00002001,
  177. IO_BITMAP_B = 0x00002002,
  178. IO_BITMAP_B_HIGH = 0x00002003,
  179. MSR_BITMAP = 0x00002004,
  180. MSR_BITMAP_HIGH = 0x00002005,
  181. VM_EXIT_MSR_STORE_ADDR = 0x00002006,
  182. VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007,
  183. VM_EXIT_MSR_LOAD_ADDR = 0x00002008,
  184. VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009,
  185. VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a,
  186. VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b,
  187. TSC_OFFSET = 0x00002010,
  188. TSC_OFFSET_HIGH = 0x00002011,
  189. VIRTUAL_APIC_PAGE_ADDR = 0x00002012,
  190. VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013,
  191. APIC_ACCESS_ADDR = 0x00002014,
  192. APIC_ACCESS_ADDR_HIGH = 0x00002015,
  193. EPT_POINTER = 0x0000201a,
  194. EPT_POINTER_HIGH = 0x0000201b,
  195. GUEST_PHYSICAL_ADDRESS = 0x00002400,
  196. GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401,
  197. VMCS_LINK_POINTER = 0x00002800,
  198. VMCS_LINK_POINTER_HIGH = 0x00002801,
  199. GUEST_IA32_DEBUGCTL = 0x00002802,
  200. GUEST_IA32_DEBUGCTL_HIGH = 0x00002803,
  201. GUEST_IA32_PAT = 0x00002804,
  202. GUEST_IA32_PAT_HIGH = 0x00002805,
  203. GUEST_IA32_EFER = 0x00002806,
  204. GUEST_IA32_EFER_HIGH = 0x00002807,
  205. GUEST_IA32_PERF_GLOBAL_CTRL = 0x00002808,
  206. GUEST_IA32_PERF_GLOBAL_CTRL_HIGH= 0x00002809,
  207. GUEST_PDPTR0 = 0x0000280a,
  208. GUEST_PDPTR0_HIGH = 0x0000280b,
  209. GUEST_PDPTR1 = 0x0000280c,
  210. GUEST_PDPTR1_HIGH = 0x0000280d,
  211. GUEST_PDPTR2 = 0x0000280e,
  212. GUEST_PDPTR2_HIGH = 0x0000280f,
  213. GUEST_PDPTR3 = 0x00002810,
  214. GUEST_PDPTR3_HIGH = 0x00002811,
  215. HOST_IA32_PAT = 0x00002c00,
  216. HOST_IA32_PAT_HIGH = 0x00002c01,
  217. HOST_IA32_EFER = 0x00002c02,
  218. HOST_IA32_EFER_HIGH = 0x00002c03,
  219. HOST_IA32_PERF_GLOBAL_CTRL = 0x00002c04,
  220. HOST_IA32_PERF_GLOBAL_CTRL_HIGH = 0x00002c05,
  221. PIN_BASED_VM_EXEC_CONTROL = 0x00004000,
  222. CPU_BASED_VM_EXEC_CONTROL = 0x00004002,
  223. EXCEPTION_BITMAP = 0x00004004,
  224. PAGE_FAULT_ERROR_CODE_MASK = 0x00004006,
  225. PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008,
  226. CR3_TARGET_COUNT = 0x0000400a,
  227. VM_EXIT_CONTROLS = 0x0000400c,
  228. VM_EXIT_MSR_STORE_COUNT = 0x0000400e,
  229. VM_EXIT_MSR_LOAD_COUNT = 0x00004010,
  230. VM_ENTRY_CONTROLS = 0x00004012,
  231. VM_ENTRY_MSR_LOAD_COUNT = 0x00004014,
  232. VM_ENTRY_INTR_INFO_FIELD = 0x00004016,
  233. VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018,
  234. VM_ENTRY_INSTRUCTION_LEN = 0x0000401a,
  235. TPR_THRESHOLD = 0x0000401c,
  236. SECONDARY_VM_EXEC_CONTROL = 0x0000401e,
  237. PLE_GAP = 0x00004020,
  238. PLE_WINDOW = 0x00004022,
  239. VM_INSTRUCTION_ERROR = 0x00004400,
  240. VM_EXIT_REASON = 0x00004402,
  241. VM_EXIT_INTR_INFO = 0x00004404,
  242. VM_EXIT_INTR_ERROR_CODE = 0x00004406,
  243. IDT_VECTORING_INFO_FIELD = 0x00004408,
  244. IDT_VECTORING_ERROR_CODE = 0x0000440a,
  245. VM_EXIT_INSTRUCTION_LEN = 0x0000440c,
  246. VMX_INSTRUCTION_INFO = 0x0000440e,
  247. GUEST_ES_LIMIT = 0x00004800,
  248. GUEST_CS_LIMIT = 0x00004802,
  249. GUEST_SS_LIMIT = 0x00004804,
  250. GUEST_DS_LIMIT = 0x00004806,
  251. GUEST_FS_LIMIT = 0x00004808,
  252. GUEST_GS_LIMIT = 0x0000480a,
  253. GUEST_LDTR_LIMIT = 0x0000480c,
  254. GUEST_TR_LIMIT = 0x0000480e,
  255. GUEST_GDTR_LIMIT = 0x00004810,
  256. GUEST_IDTR_LIMIT = 0x00004812,
  257. GUEST_ES_AR_BYTES = 0x00004814,
  258. GUEST_CS_AR_BYTES = 0x00004816,
  259. GUEST_SS_AR_BYTES = 0x00004818,
  260. GUEST_DS_AR_BYTES = 0x0000481a,
  261. GUEST_FS_AR_BYTES = 0x0000481c,
  262. GUEST_GS_AR_BYTES = 0x0000481e,
  263. GUEST_LDTR_AR_BYTES = 0x00004820,
  264. GUEST_TR_AR_BYTES = 0x00004822,
  265. GUEST_INTERRUPTIBILITY_INFO = 0x00004824,
  266. GUEST_ACTIVITY_STATE = 0X00004826,
  267. GUEST_SYSENTER_CS = 0x0000482A,
  268. HOST_IA32_SYSENTER_CS = 0x00004c00,
  269. CR0_GUEST_HOST_MASK = 0x00006000,
  270. CR4_GUEST_HOST_MASK = 0x00006002,
  271. CR0_READ_SHADOW = 0x00006004,
  272. CR4_READ_SHADOW = 0x00006006,
  273. CR3_TARGET_VALUE0 = 0x00006008,
  274. CR3_TARGET_VALUE1 = 0x0000600a,
  275. CR3_TARGET_VALUE2 = 0x0000600c,
  276. CR3_TARGET_VALUE3 = 0x0000600e,
  277. EXIT_QUALIFICATION = 0x00006400,
  278. GUEST_LINEAR_ADDRESS = 0x0000640a,
  279. GUEST_CR0 = 0x00006800,
  280. GUEST_CR3 = 0x00006802,
  281. GUEST_CR4 = 0x00006804,
  282. GUEST_ES_BASE = 0x00006806,
  283. GUEST_CS_BASE = 0x00006808,
  284. GUEST_SS_BASE = 0x0000680a,
  285. GUEST_DS_BASE = 0x0000680c,
  286. GUEST_FS_BASE = 0x0000680e,
  287. GUEST_GS_BASE = 0x00006810,
  288. GUEST_LDTR_BASE = 0x00006812,
  289. GUEST_TR_BASE = 0x00006814,
  290. GUEST_GDTR_BASE = 0x00006816,
  291. GUEST_IDTR_BASE = 0x00006818,
  292. GUEST_DR7 = 0x0000681a,
  293. GUEST_RSP = 0x0000681c,
  294. GUEST_RIP = 0x0000681e,
  295. GUEST_RFLAGS = 0x00006820,
  296. GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822,
  297. GUEST_SYSENTER_ESP = 0x00006824,
  298. GUEST_SYSENTER_EIP = 0x00006826,
  299. HOST_CR0 = 0x00006c00,
  300. HOST_CR3 = 0x00006c02,
  301. HOST_CR4 = 0x00006c04,
  302. HOST_FS_BASE = 0x00006c06,
  303. HOST_GS_BASE = 0x00006c08,
  304. HOST_TR_BASE = 0x00006c0a,
  305. HOST_GDTR_BASE = 0x00006c0c,
  306. HOST_IDTR_BASE = 0x00006c0e,
  307. HOST_IA32_SYSENTER_ESP = 0x00006c10,
  308. HOST_IA32_SYSENTER_EIP = 0x00006c12,
  309. HOST_RSP = 0x00006c14,
  310. HOST_RIP = 0x00006c16,
  311. };
  312. /*
  313. * Interruption-information format
  314. */
  315. #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */
  316. #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */
  317. #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */
  318. #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */
  319. #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */
  320. #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000
  321. #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK
  322. #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK
  323. #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK
  324. #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK
  325. #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */
  326. #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */
  327. #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */
  328. #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */
  329. #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */
  330. /* GUEST_INTERRUPTIBILITY_INFO flags. */
  331. #define GUEST_INTR_STATE_STI 0x00000001
  332. #define GUEST_INTR_STATE_MOV_SS 0x00000002
  333. #define GUEST_INTR_STATE_SMI 0x00000004
  334. #define GUEST_INTR_STATE_NMI 0x00000008
  335. /* GUEST_ACTIVITY_STATE flags */
  336. #define GUEST_ACTIVITY_ACTIVE 0
  337. #define GUEST_ACTIVITY_HLT 1
  338. #define GUEST_ACTIVITY_SHUTDOWN 2
  339. #define GUEST_ACTIVITY_WAIT_SIPI 3
  340. /*
  341. * Exit Qualifications for MOV for Control Register Access
  342. */
  343. #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/
  344. #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */
  345. #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */
  346. #define LMSW_SOURCE_DATA_SHIFT 16
  347. #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */
  348. #define REG_EAX (0 << 8)
  349. #define REG_ECX (1 << 8)
  350. #define REG_EDX (2 << 8)
  351. #define REG_EBX (3 << 8)
  352. #define REG_ESP (4 << 8)
  353. #define REG_EBP (5 << 8)
  354. #define REG_ESI (6 << 8)
  355. #define REG_EDI (7 << 8)
  356. #define REG_R8 (8 << 8)
  357. #define REG_R9 (9 << 8)
  358. #define REG_R10 (10 << 8)
  359. #define REG_R11 (11 << 8)
  360. #define REG_R12 (12 << 8)
  361. #define REG_R13 (13 << 8)
  362. #define REG_R14 (14 << 8)
  363. #define REG_R15 (15 << 8)
  364. /*
  365. * Exit Qualifications for MOV for Debug Register Access
  366. */
  367. #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */
  368. #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */
  369. #define TYPE_MOV_TO_DR (0 << 4)
  370. #define TYPE_MOV_FROM_DR (1 << 4)
  371. #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */
  372. /*
  373. * Exit Qualifications for APIC-Access
  374. */
  375. #define APIC_ACCESS_OFFSET 0xfff /* 11:0, offset within the APIC page */
  376. #define APIC_ACCESS_TYPE 0xf000 /* 15:12, access type */
  377. #define TYPE_LINEAR_APIC_INST_READ (0 << 12)
  378. #define TYPE_LINEAR_APIC_INST_WRITE (1 << 12)
  379. #define TYPE_LINEAR_APIC_INST_FETCH (2 << 12)
  380. #define TYPE_LINEAR_APIC_EVENT (3 << 12)
  381. #define TYPE_PHYSICAL_APIC_EVENT (10 << 12)
  382. #define TYPE_PHYSICAL_APIC_INST (15 << 12)
  383. /* segment AR */
  384. #define SEGMENT_AR_L_MASK (1 << 13)
  385. #define AR_TYPE_ACCESSES_MASK 1
  386. #define AR_TYPE_READABLE_MASK (1 << 1)
  387. #define AR_TYPE_WRITEABLE_MASK (1 << 2)
  388. #define AR_TYPE_CODE_MASK (1 << 3)
  389. #define AR_TYPE_MASK 0x0f
  390. #define AR_TYPE_BUSY_64_TSS 11
  391. #define AR_TYPE_BUSY_32_TSS 11
  392. #define AR_TYPE_BUSY_16_TSS 3
  393. #define AR_TYPE_LDT 2
  394. #define AR_UNUSABLE_MASK (1 << 16)
  395. #define AR_S_MASK (1 << 4)
  396. #define AR_P_MASK (1 << 7)
  397. #define AR_L_MASK (1 << 13)
  398. #define AR_DB_MASK (1 << 14)
  399. #define AR_G_MASK (1 << 15)
  400. #define AR_DPL_SHIFT 5
  401. #define AR_DPL(ar) (((ar) >> AR_DPL_SHIFT) & 3)
  402. #define AR_RESERVD_MASK 0xfffe0f00
  403. #define TSS_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 0)
  404. #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 1)
  405. #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 2)
  406. #define VMX_NR_VPIDS (1 << 16)
  407. #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1
  408. #define VMX_VPID_EXTENT_ALL_CONTEXT 2
  409. #define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0
  410. #define VMX_EPT_EXTENT_CONTEXT 1
  411. #define VMX_EPT_EXTENT_GLOBAL 2
  412. #define VMX_EPT_EXECUTE_ONLY_BIT (1ull)
  413. #define VMX_EPT_PAGE_WALK_4_BIT (1ull << 6)
  414. #define VMX_EPTP_UC_BIT (1ull << 8)
  415. #define VMX_EPTP_WB_BIT (1ull << 14)
  416. #define VMX_EPT_2MB_PAGE_BIT (1ull << 16)
  417. #define VMX_EPT_1GB_PAGE_BIT (1ull << 17)
  418. #define VMX_EPT_AD_BIT (1ull << 21)
  419. #define VMX_EPT_EXTENT_INDIVIDUAL_BIT (1ull << 24)
  420. #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25)
  421. #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26)
  422. #define VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT (1ull << 9) /* (41 - 32) */
  423. #define VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT (1ull << 10) /* (42 - 32) */
  424. #define VMX_EPT_DEFAULT_GAW 3
  425. #define VMX_EPT_MAX_GAW 0x4
  426. #define VMX_EPT_MT_EPTE_SHIFT 3
  427. #define VMX_EPT_GAW_EPTP_SHIFT 3
  428. #define VMX_EPT_AD_ENABLE_BIT (1ull << 6)
  429. #define VMX_EPT_DEFAULT_MT 0x6ull
  430. #define VMX_EPT_READABLE_MASK 0x1ull
  431. #define VMX_EPT_WRITABLE_MASK 0x2ull
  432. #define VMX_EPT_EXECUTABLE_MASK 0x4ull
  433. #define VMX_EPT_IPAT_BIT (1ull << 6)
  434. #define VMX_EPT_ACCESS_BIT (1ull << 8)
  435. #define VMX_EPT_DIRTY_BIT (1ull << 9)
  436. #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul
  437. #define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30"
  438. #define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2"
  439. #define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3"
  440. #define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30"
  441. #define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0"
  442. #define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0"
  443. #define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4"
  444. #define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4"
  445. #define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30"
  446. #define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08"
  447. #define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08"
  448. struct vmx_msr_entry {
  449. u32 index;
  450. u32 reserved;
  451. u64 value;
  452. } __aligned(16);
  453. /*
  454. * Exit Qualifications for entry failure during or after loading guest state
  455. */
  456. #define ENTRY_FAIL_DEFAULT 0
  457. #define ENTRY_FAIL_PDPTE 2
  458. #define ENTRY_FAIL_NMI 3
  459. #define ENTRY_FAIL_VMCS_LINK_PTR 4
  460. /*
  461. * VM-instruction error numbers
  462. */
  463. enum vm_instruction_error_number {
  464. VMXERR_VMCALL_IN_VMX_ROOT_OPERATION = 1,
  465. VMXERR_VMCLEAR_INVALID_ADDRESS = 2,
  466. VMXERR_VMCLEAR_VMXON_POINTER = 3,
  467. VMXERR_VMLAUNCH_NONCLEAR_VMCS = 4,
  468. VMXERR_VMRESUME_NONLAUNCHED_VMCS = 5,
  469. VMXERR_VMRESUME_AFTER_VMXOFF = 6,
  470. VMXERR_ENTRY_INVALID_CONTROL_FIELD = 7,
  471. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD = 8,
  472. VMXERR_VMPTRLD_INVALID_ADDRESS = 9,
  473. VMXERR_VMPTRLD_VMXON_POINTER = 10,
  474. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID = 11,
  475. VMXERR_UNSUPPORTED_VMCS_COMPONENT = 12,
  476. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT = 13,
  477. VMXERR_VMXON_IN_VMX_ROOT_OPERATION = 15,
  478. VMXERR_ENTRY_INVALID_EXECUTIVE_VMCS_POINTER = 16,
  479. VMXERR_ENTRY_NONLAUNCHED_EXECUTIVE_VMCS = 17,
  480. VMXERR_ENTRY_EXECUTIVE_VMCS_POINTER_NOT_VMXON_POINTER = 18,
  481. VMXERR_VMCALL_NONCLEAR_VMCS = 19,
  482. VMXERR_VMCALL_INVALID_VM_EXIT_CONTROL_FIELDS = 20,
  483. VMXERR_VMCALL_INCORRECT_MSEG_REVISION_ID = 22,
  484. VMXERR_VMXOFF_UNDER_DUAL_MONITOR_TREATMENT_OF_SMIS_AND_SMM = 23,
  485. VMXERR_VMCALL_INVALID_SMM_MONITOR_FEATURES = 24,
  486. VMXERR_ENTRY_INVALID_VM_EXECUTION_CONTROL_FIELDS_IN_EXECUTIVE_VMCS = 25,
  487. VMXERR_ENTRY_EVENTS_BLOCKED_BY_MOV_SS = 26,
  488. VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID = 28,
  489. };
  490. #endif
  491. #endif